xref: /OK3568_Linux_fs/kernel/drivers/net/vmxnet3/vmxnet3_defs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Linux driver for VMware's vmxnet3 ethernet NIC.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2008-2020, VMware, Inc. All Rights Reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
7*4882a593Smuzhiyun  * under the terms of the GNU General Public License as published by the
8*4882a593Smuzhiyun  * Free Software Foundation; version 2 of the License and no later version.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but
11*4882a593Smuzhiyun  * WITHOUT ANY WARRANTY; without even the implied warranty of
12*4882a593Smuzhiyun  * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
13*4882a593Smuzhiyun  * NON INFRINGEMENT.  See the GNU General Public License for more
14*4882a593Smuzhiyun  * details.
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * You should have received a copy of the GNU General Public License
17*4882a593Smuzhiyun  * along with this program; if not, write to the Free Software
18*4882a593Smuzhiyun  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in
21*4882a593Smuzhiyun  * the file called "COPYING".
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Maintained by: pv-drivers@vmware.com
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #ifndef _VMXNET3_DEFS_H_
28*4882a593Smuzhiyun #define _VMXNET3_DEFS_H_
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "upt1_defs.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* all registers are 32 bit wide */
33*4882a593Smuzhiyun /* BAR 1 */
34*4882a593Smuzhiyun enum {
35*4882a593Smuzhiyun 	VMXNET3_REG_VRRS	= 0x0,	/* Vmxnet3 Revision Report Selection */
36*4882a593Smuzhiyun 	VMXNET3_REG_UVRS	= 0x8,	/* UPT Version Report Selection */
37*4882a593Smuzhiyun 	VMXNET3_REG_DSAL	= 0x10,	/* Driver Shared Address Low */
38*4882a593Smuzhiyun 	VMXNET3_REG_DSAH	= 0x18,	/* Driver Shared Address High */
39*4882a593Smuzhiyun 	VMXNET3_REG_CMD		= 0x20,	/* Command */
40*4882a593Smuzhiyun 	VMXNET3_REG_MACL	= 0x28,	/* MAC Address Low */
41*4882a593Smuzhiyun 	VMXNET3_REG_MACH	= 0x30,	/* MAC Address High */
42*4882a593Smuzhiyun 	VMXNET3_REG_ICR		= 0x38,	/* Interrupt Cause Register */
43*4882a593Smuzhiyun 	VMXNET3_REG_ECR		= 0x40	/* Event Cause Register */
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* BAR 0 */
47*4882a593Smuzhiyun enum {
48*4882a593Smuzhiyun 	VMXNET3_REG_IMR		= 0x0,	 /* Interrupt Mask Register */
49*4882a593Smuzhiyun 	VMXNET3_REG_TXPROD	= 0x600, /* Tx Producer Index */
50*4882a593Smuzhiyun 	VMXNET3_REG_RXPROD	= 0x800, /* Rx Producer Index for ring 1 */
51*4882a593Smuzhiyun 	VMXNET3_REG_RXPROD2	= 0xA00	 /* Rx Producer Index for ring 2 */
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define VMXNET3_PT_REG_SIZE     4096	/* BAR 0 */
55*4882a593Smuzhiyun #define VMXNET3_VD_REG_SIZE     4096	/* BAR 1 */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define VMXNET3_REG_ALIGN       8	/* All registers are 8-byte aligned. */
58*4882a593Smuzhiyun #define VMXNET3_REG_ALIGN_MASK  0x7
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* I/O Mapped access to registers */
61*4882a593Smuzhiyun #define VMXNET3_IO_TYPE_PT              0
62*4882a593Smuzhiyun #define VMXNET3_IO_TYPE_VD              1
63*4882a593Smuzhiyun #define VMXNET3_IO_ADDR(type, reg)      (((type) << 24) | ((reg) & 0xFFFFFF))
64*4882a593Smuzhiyun #define VMXNET3_IO_TYPE(addr)           ((addr) >> 24)
65*4882a593Smuzhiyun #define VMXNET3_IO_REG(addr)            ((addr) & 0xFFFFFF)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun enum {
68*4882a593Smuzhiyun 	VMXNET3_CMD_FIRST_SET = 0xCAFE0000,
69*4882a593Smuzhiyun 	VMXNET3_CMD_ACTIVATE_DEV = VMXNET3_CMD_FIRST_SET,
70*4882a593Smuzhiyun 	VMXNET3_CMD_QUIESCE_DEV,
71*4882a593Smuzhiyun 	VMXNET3_CMD_RESET_DEV,
72*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_RX_MODE,
73*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_MAC_FILTERS,
74*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_VLAN_FILTERS,
75*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_RSSIDT,
76*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_IML,
77*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_PMCFG,
78*4882a593Smuzhiyun 	VMXNET3_CMD_UPDATE_FEATURE,
79*4882a593Smuzhiyun 	VMXNET3_CMD_RESERVED1,
80*4882a593Smuzhiyun 	VMXNET3_CMD_LOAD_PLUGIN,
81*4882a593Smuzhiyun 	VMXNET3_CMD_RESERVED2,
82*4882a593Smuzhiyun 	VMXNET3_CMD_RESERVED3,
83*4882a593Smuzhiyun 	VMXNET3_CMD_SET_COALESCE,
84*4882a593Smuzhiyun 	VMXNET3_CMD_REGISTER_MEMREGS,
85*4882a593Smuzhiyun 	VMXNET3_CMD_SET_RSS_FIELDS,
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	VMXNET3_CMD_FIRST_GET = 0xF00D0000,
88*4882a593Smuzhiyun 	VMXNET3_CMD_GET_QUEUE_STATUS = VMXNET3_CMD_FIRST_GET,
89*4882a593Smuzhiyun 	VMXNET3_CMD_GET_STATS,
90*4882a593Smuzhiyun 	VMXNET3_CMD_GET_LINK,
91*4882a593Smuzhiyun 	VMXNET3_CMD_GET_PERM_MAC_LO,
92*4882a593Smuzhiyun 	VMXNET3_CMD_GET_PERM_MAC_HI,
93*4882a593Smuzhiyun 	VMXNET3_CMD_GET_DID_LO,
94*4882a593Smuzhiyun 	VMXNET3_CMD_GET_DID_HI,
95*4882a593Smuzhiyun 	VMXNET3_CMD_GET_DEV_EXTRA_INFO,
96*4882a593Smuzhiyun 	VMXNET3_CMD_GET_CONF_INTR,
97*4882a593Smuzhiyun 	VMXNET3_CMD_GET_RESERVED1,
98*4882a593Smuzhiyun 	VMXNET3_CMD_GET_TXDATA_DESC_SIZE,
99*4882a593Smuzhiyun 	VMXNET3_CMD_GET_COALESCE,
100*4882a593Smuzhiyun 	VMXNET3_CMD_GET_RSS_FIELDS,
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  *	Little Endian layout of bitfields -
105*4882a593Smuzhiyun  *	Byte 0 :	7.....len.....0
106*4882a593Smuzhiyun  *	Byte 1 :	oco gen 13.len.8
107*4882a593Smuzhiyun  *	Byte 2 : 	5.msscof.0 ext1  dtype
108*4882a593Smuzhiyun  *	Byte 3 : 	13...msscof...6
109*4882a593Smuzhiyun  *
110*4882a593Smuzhiyun  *	Big Endian layout of bitfields -
111*4882a593Smuzhiyun  *	Byte 0:		13...msscof...6
112*4882a593Smuzhiyun  *	Byte 1 : 	5.msscof.0 ext1  dtype
113*4882a593Smuzhiyun  *	Byte 2 :	oco gen 13.len.8
114*4882a593Smuzhiyun  *	Byte 3 :	7.....len.....0
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  *	Thus, le32_to_cpu on the dword will allow the big endian driver to read
117*4882a593Smuzhiyun  *	the bit fields correctly. And cpu_to_le32 will convert bitfields
118*4882a593Smuzhiyun  *	bit fields written by big endian driver to format required by device.
119*4882a593Smuzhiyun  */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct Vmxnet3_TxDesc {
122*4882a593Smuzhiyun 	__le64 addr;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
125*4882a593Smuzhiyun 	u32 msscof:14;  /* MSS, checksum offset, flags */
126*4882a593Smuzhiyun 	u32 ext1:1;
127*4882a593Smuzhiyun 	u32 dtype:1;    /* descriptor type */
128*4882a593Smuzhiyun 	u32 oco:1;
129*4882a593Smuzhiyun 	u32 gen:1;      /* generation bit */
130*4882a593Smuzhiyun 	u32 len:14;
131*4882a593Smuzhiyun #else
132*4882a593Smuzhiyun 	u32 len:14;
133*4882a593Smuzhiyun 	u32 gen:1;      /* generation bit */
134*4882a593Smuzhiyun 	u32 oco:1;
135*4882a593Smuzhiyun 	u32 dtype:1;    /* descriptor type */
136*4882a593Smuzhiyun 	u32 ext1:1;
137*4882a593Smuzhiyun 	u32 msscof:14;  /* MSS, checksum offset, flags */
138*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
141*4882a593Smuzhiyun 	u32 tci:16;     /* Tag to Insert */
142*4882a593Smuzhiyun 	u32 ti:1;       /* VLAN Tag Insertion */
143*4882a593Smuzhiyun 	u32 ext2:1;
144*4882a593Smuzhiyun 	u32 cq:1;       /* completion request */
145*4882a593Smuzhiyun 	u32 eop:1;      /* End Of Packet */
146*4882a593Smuzhiyun 	u32 om:2;       /* offload mode */
147*4882a593Smuzhiyun 	u32 hlen:10;    /* header len */
148*4882a593Smuzhiyun #else
149*4882a593Smuzhiyun 	u32 hlen:10;    /* header len */
150*4882a593Smuzhiyun 	u32 om:2;       /* offload mode */
151*4882a593Smuzhiyun 	u32 eop:1;      /* End Of Packet */
152*4882a593Smuzhiyun 	u32 cq:1;       /* completion request */
153*4882a593Smuzhiyun 	u32 ext2:1;
154*4882a593Smuzhiyun 	u32 ti:1;       /* VLAN Tag Insertion */
155*4882a593Smuzhiyun 	u32 tci:16;     /* Tag to Insert */
156*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun /* TxDesc.OM values */
160*4882a593Smuzhiyun #define VMXNET3_OM_NONE         0
161*4882a593Smuzhiyun #define VMXNET3_OM_ENCAP        1
162*4882a593Smuzhiyun #define VMXNET3_OM_CSUM         2
163*4882a593Smuzhiyun #define VMXNET3_OM_TSO          3
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* fields in TxDesc we access w/o using bit fields */
166*4882a593Smuzhiyun #define VMXNET3_TXD_EOP_SHIFT	12
167*4882a593Smuzhiyun #define VMXNET3_TXD_CQ_SHIFT	13
168*4882a593Smuzhiyun #define VMXNET3_TXD_GEN_SHIFT	14
169*4882a593Smuzhiyun #define VMXNET3_TXD_EOP_DWORD_SHIFT 3
170*4882a593Smuzhiyun #define VMXNET3_TXD_GEN_DWORD_SHIFT 2
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define VMXNET3_TXD_CQ		(1 << VMXNET3_TXD_CQ_SHIFT)
173*4882a593Smuzhiyun #define VMXNET3_TXD_EOP		(1 << VMXNET3_TXD_EOP_SHIFT)
174*4882a593Smuzhiyun #define VMXNET3_TXD_GEN		(1 << VMXNET3_TXD_GEN_SHIFT)
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #define VMXNET3_HDR_COPY_SIZE   128
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun struct Vmxnet3_TxDataDesc {
180*4882a593Smuzhiyun 	u8		data[VMXNET3_HDR_COPY_SIZE];
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun typedef u8 Vmxnet3_RxDataDesc;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun #define VMXNET3_TCD_GEN_SHIFT	31
186*4882a593Smuzhiyun #define VMXNET3_TCD_GEN_SIZE	1
187*4882a593Smuzhiyun #define VMXNET3_TCD_TXIDX_SHIFT	0
188*4882a593Smuzhiyun #define VMXNET3_TCD_TXIDX_SIZE	12
189*4882a593Smuzhiyun #define VMXNET3_TCD_GEN_DWORD_SHIFT	3
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun struct Vmxnet3_TxCompDesc {
192*4882a593Smuzhiyun 	u32		txdIdx:12;    /* Index of the EOP TxDesc */
193*4882a593Smuzhiyun 	u32		ext1:20;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	__le32		ext2;
196*4882a593Smuzhiyun 	__le32		ext3;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	u32		rsvd:24;
199*4882a593Smuzhiyun 	u32		type:7;       /* completion type */
200*4882a593Smuzhiyun 	u32		gen:1;        /* generation bit */
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun struct Vmxnet3_RxDesc {
204*4882a593Smuzhiyun 	__le64		addr;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
207*4882a593Smuzhiyun 	u32		gen:1;        /* Generation bit */
208*4882a593Smuzhiyun 	u32		rsvd:15;
209*4882a593Smuzhiyun 	u32		dtype:1;      /* Descriptor type */
210*4882a593Smuzhiyun 	u32		btype:1;      /* Buffer Type */
211*4882a593Smuzhiyun 	u32		len:14;
212*4882a593Smuzhiyun #else
213*4882a593Smuzhiyun 	u32		len:14;
214*4882a593Smuzhiyun 	u32		btype:1;      /* Buffer Type */
215*4882a593Smuzhiyun 	u32		dtype:1;      /* Descriptor type */
216*4882a593Smuzhiyun 	u32		rsvd:15;
217*4882a593Smuzhiyun 	u32		gen:1;        /* Generation bit */
218*4882a593Smuzhiyun #endif
219*4882a593Smuzhiyun 	u32		ext1;
220*4882a593Smuzhiyun };
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun /* values of RXD.BTYPE */
223*4882a593Smuzhiyun #define VMXNET3_RXD_BTYPE_HEAD   0    /* head only */
224*4882a593Smuzhiyun #define VMXNET3_RXD_BTYPE_BODY   1    /* body only */
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun /* fields in RxDesc we access w/o using bit fields */
227*4882a593Smuzhiyun #define VMXNET3_RXD_BTYPE_SHIFT  14
228*4882a593Smuzhiyun #define VMXNET3_RXD_GEN_SHIFT    31
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define VMXNET3_RCD_HDR_INNER_SHIFT  13
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun struct Vmxnet3_RxCompDesc {
233*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
234*4882a593Smuzhiyun 	u32		ext2:1;
235*4882a593Smuzhiyun 	u32		cnc:1;        /* Checksum Not Calculated */
236*4882a593Smuzhiyun 	u32		rssType:4;    /* RSS hash type used */
237*4882a593Smuzhiyun 	u32		rqID:10;      /* rx queue/ring ID */
238*4882a593Smuzhiyun 	u32		sop:1;        /* Start of Packet */
239*4882a593Smuzhiyun 	u32		eop:1;        /* End of Packet */
240*4882a593Smuzhiyun 	u32		ext1:2;
241*4882a593Smuzhiyun 	u32		rxdIdx:12;    /* Index of the RxDesc */
242*4882a593Smuzhiyun #else
243*4882a593Smuzhiyun 	u32		rxdIdx:12;    /* Index of the RxDesc */
244*4882a593Smuzhiyun 	u32		ext1:2;
245*4882a593Smuzhiyun 	u32		eop:1;        /* End of Packet */
246*4882a593Smuzhiyun 	u32		sop:1;        /* Start of Packet */
247*4882a593Smuzhiyun 	u32		rqID:10;      /* rx queue/ring ID */
248*4882a593Smuzhiyun 	u32		rssType:4;    /* RSS hash type used */
249*4882a593Smuzhiyun 	u32		cnc:1;        /* Checksum Not Calculated */
250*4882a593Smuzhiyun 	u32		ext2:1;
251*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	__le32		rssHash;      /* RSS hash value */
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
256*4882a593Smuzhiyun 	u32		tci:16;       /* Tag stripped */
257*4882a593Smuzhiyun 	u32		ts:1;         /* Tag is stripped */
258*4882a593Smuzhiyun 	u32		err:1;        /* Error */
259*4882a593Smuzhiyun 	u32		len:14;       /* data length */
260*4882a593Smuzhiyun #else
261*4882a593Smuzhiyun 	u32		len:14;       /* data length */
262*4882a593Smuzhiyun 	u32		err:1;        /* Error */
263*4882a593Smuzhiyun 	u32		ts:1;         /* Tag is stripped */
264*4882a593Smuzhiyun 	u32		tci:16;       /* Tag stripped */
265*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
269*4882a593Smuzhiyun 	u32		gen:1;        /* generation bit */
270*4882a593Smuzhiyun 	u32		type:7;       /* completion type */
271*4882a593Smuzhiyun 	u32		fcs:1;        /* Frame CRC correct */
272*4882a593Smuzhiyun 	u32		frg:1;        /* IP Fragment */
273*4882a593Smuzhiyun 	u32		v4:1;         /* IPv4 */
274*4882a593Smuzhiyun 	u32		v6:1;         /* IPv6 */
275*4882a593Smuzhiyun 	u32		ipc:1;        /* IP Checksum Correct */
276*4882a593Smuzhiyun 	u32		tcp:1;        /* TCP packet */
277*4882a593Smuzhiyun 	u32		udp:1;        /* UDP packet */
278*4882a593Smuzhiyun 	u32		tuc:1;        /* TCP/UDP Checksum Correct */
279*4882a593Smuzhiyun 	u32		csum:16;
280*4882a593Smuzhiyun #else
281*4882a593Smuzhiyun 	u32		csum:16;
282*4882a593Smuzhiyun 	u32		tuc:1;        /* TCP/UDP Checksum Correct */
283*4882a593Smuzhiyun 	u32		udp:1;        /* UDP packet */
284*4882a593Smuzhiyun 	u32		tcp:1;        /* TCP packet */
285*4882a593Smuzhiyun 	u32		ipc:1;        /* IP Checksum Correct */
286*4882a593Smuzhiyun 	u32		v6:1;         /* IPv6 */
287*4882a593Smuzhiyun 	u32		v4:1;         /* IPv4 */
288*4882a593Smuzhiyun 	u32		frg:1;        /* IP Fragment */
289*4882a593Smuzhiyun 	u32		fcs:1;        /* Frame CRC correct */
290*4882a593Smuzhiyun 	u32		type:7;       /* completion type */
291*4882a593Smuzhiyun 	u32		gen:1;        /* generation bit */
292*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun struct Vmxnet3_RxCompDescExt {
296*4882a593Smuzhiyun 	__le32		dword1;
297*4882a593Smuzhiyun 	u8		segCnt;       /* Number of aggregated packets */
298*4882a593Smuzhiyun 	u8		dupAckCnt;    /* Number of duplicate Acks */
299*4882a593Smuzhiyun 	__le16		tsDelta;      /* TCP timestamp difference */
300*4882a593Smuzhiyun 	__le32		dword2;
301*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
302*4882a593Smuzhiyun 	u32		gen:1;        /* generation bit */
303*4882a593Smuzhiyun 	u32		type:7;       /* completion type */
304*4882a593Smuzhiyun 	u32		fcs:1;        /* Frame CRC correct */
305*4882a593Smuzhiyun 	u32		frg:1;        /* IP Fragment */
306*4882a593Smuzhiyun 	u32		v4:1;         /* IPv4 */
307*4882a593Smuzhiyun 	u32		v6:1;         /* IPv6 */
308*4882a593Smuzhiyun 	u32		ipc:1;        /* IP Checksum Correct */
309*4882a593Smuzhiyun 	u32		tcp:1;        /* TCP packet */
310*4882a593Smuzhiyun 	u32		udp:1;        /* UDP packet */
311*4882a593Smuzhiyun 	u32		tuc:1;        /* TCP/UDP Checksum Correct */
312*4882a593Smuzhiyun 	u32		mss:16;
313*4882a593Smuzhiyun #else
314*4882a593Smuzhiyun 	u32		mss:16;
315*4882a593Smuzhiyun 	u32		tuc:1;        /* TCP/UDP Checksum Correct */
316*4882a593Smuzhiyun 	u32		udp:1;        /* UDP packet */
317*4882a593Smuzhiyun 	u32		tcp:1;        /* TCP packet */
318*4882a593Smuzhiyun 	u32		ipc:1;        /* IP Checksum Correct */
319*4882a593Smuzhiyun 	u32		v6:1;         /* IPv6 */
320*4882a593Smuzhiyun 	u32		v4:1;         /* IPv4 */
321*4882a593Smuzhiyun 	u32		frg:1;        /* IP Fragment */
322*4882a593Smuzhiyun 	u32		fcs:1;        /* Frame CRC correct */
323*4882a593Smuzhiyun 	u32		type:7;       /* completion type */
324*4882a593Smuzhiyun 	u32		gen:1;        /* generation bit */
325*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* fields in RxCompDesc we access via Vmxnet3_GenericDesc.dword[3] */
330*4882a593Smuzhiyun #define VMXNET3_RCD_TUC_SHIFT	16
331*4882a593Smuzhiyun #define VMXNET3_RCD_IPC_SHIFT	19
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun /* fields in RxCompDesc we access via Vmxnet3_GenericDesc.qword[1] */
334*4882a593Smuzhiyun #define VMXNET3_RCD_TYPE_SHIFT	56
335*4882a593Smuzhiyun #define VMXNET3_RCD_GEN_SHIFT	63
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* csum OK for TCP/UDP pkts over IP */
338*4882a593Smuzhiyun #define VMXNET3_RCD_CSUM_OK (1 << VMXNET3_RCD_TUC_SHIFT | \
339*4882a593Smuzhiyun 			     1 << VMXNET3_RCD_IPC_SHIFT)
340*4882a593Smuzhiyun #define VMXNET3_TXD_GEN_SIZE 1
341*4882a593Smuzhiyun #define VMXNET3_TXD_EOP_SIZE 1
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* value of RxCompDesc.rssType */
344*4882a593Smuzhiyun enum {
345*4882a593Smuzhiyun 	VMXNET3_RCD_RSS_TYPE_NONE     = 0,
346*4882a593Smuzhiyun 	VMXNET3_RCD_RSS_TYPE_IPV4     = 1,
347*4882a593Smuzhiyun 	VMXNET3_RCD_RSS_TYPE_TCPIPV4  = 2,
348*4882a593Smuzhiyun 	VMXNET3_RCD_RSS_TYPE_IPV6     = 3,
349*4882a593Smuzhiyun 	VMXNET3_RCD_RSS_TYPE_TCPIPV6  = 4,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /* a union for accessing all cmd/completion descriptors */
354*4882a593Smuzhiyun union Vmxnet3_GenericDesc {
355*4882a593Smuzhiyun 	__le64				qword[2];
356*4882a593Smuzhiyun 	__le32				dword[4];
357*4882a593Smuzhiyun 	__le16				word[8];
358*4882a593Smuzhiyun 	struct Vmxnet3_TxDesc		txd;
359*4882a593Smuzhiyun 	struct Vmxnet3_RxDesc		rxd;
360*4882a593Smuzhiyun 	struct Vmxnet3_TxCompDesc	tcd;
361*4882a593Smuzhiyun 	struct Vmxnet3_RxCompDesc	rcd;
362*4882a593Smuzhiyun 	struct Vmxnet3_RxCompDescExt 	rcdExt;
363*4882a593Smuzhiyun };
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #define VMXNET3_INIT_GEN       1
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /* Max size of a single tx buffer */
368*4882a593Smuzhiyun #define VMXNET3_MAX_TX_BUF_SIZE  (1 << 14)
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun /* # of tx desc needed for a tx buffer size */
371*4882a593Smuzhiyun #define VMXNET3_TXD_NEEDED(size) (((size) + VMXNET3_MAX_TX_BUF_SIZE - 1) / \
372*4882a593Smuzhiyun 				  VMXNET3_MAX_TX_BUF_SIZE)
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun /* max # of tx descs for a non-tso pkt */
375*4882a593Smuzhiyun #define VMXNET3_MAX_TXD_PER_PKT 16
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /* Max size of a single rx buffer */
378*4882a593Smuzhiyun #define VMXNET3_MAX_RX_BUF_SIZE  ((1 << 14) - 1)
379*4882a593Smuzhiyun /* Minimum size of a type 0 buffer */
380*4882a593Smuzhiyun #define VMXNET3_MIN_T0_BUF_SIZE  128
381*4882a593Smuzhiyun #define VMXNET3_MAX_CSUM_OFFSET  1024
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /* Ring base address alignment */
384*4882a593Smuzhiyun #define VMXNET3_RING_BA_ALIGN   512
385*4882a593Smuzhiyun #define VMXNET3_RING_BA_MASK    (VMXNET3_RING_BA_ALIGN - 1)
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /* Ring size must be a multiple of 32 */
388*4882a593Smuzhiyun #define VMXNET3_RING_SIZE_ALIGN 32
389*4882a593Smuzhiyun #define VMXNET3_RING_SIZE_MASK  (VMXNET3_RING_SIZE_ALIGN - 1)
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /* Tx Data Ring buffer size must be a multiple of 64 */
392*4882a593Smuzhiyun #define VMXNET3_TXDATA_DESC_SIZE_ALIGN 64
393*4882a593Smuzhiyun #define VMXNET3_TXDATA_DESC_SIZE_MASK  (VMXNET3_TXDATA_DESC_SIZE_ALIGN - 1)
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun /* Rx Data Ring buffer size must be a multiple of 64 */
396*4882a593Smuzhiyun #define VMXNET3_RXDATA_DESC_SIZE_ALIGN 64
397*4882a593Smuzhiyun #define VMXNET3_RXDATA_DESC_SIZE_MASK  (VMXNET3_RXDATA_DESC_SIZE_ALIGN - 1)
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun /* Max ring size */
400*4882a593Smuzhiyun #define VMXNET3_TX_RING_MAX_SIZE   4096
401*4882a593Smuzhiyun #define VMXNET3_TC_RING_MAX_SIZE   4096
402*4882a593Smuzhiyun #define VMXNET3_RX_RING_MAX_SIZE   4096
403*4882a593Smuzhiyun #define VMXNET3_RX_RING2_MAX_SIZE  4096
404*4882a593Smuzhiyun #define VMXNET3_RC_RING_MAX_SIZE   8192
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun #define VMXNET3_TXDATA_DESC_MIN_SIZE 128
407*4882a593Smuzhiyun #define VMXNET3_TXDATA_DESC_MAX_SIZE 2048
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define VMXNET3_RXDATA_DESC_MAX_SIZE 2048
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /* a list of reasons for queue stop */
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun enum {
414*4882a593Smuzhiyun  VMXNET3_ERR_NOEOP        = 0x80000000,  /* cannot find the EOP desc of a pkt */
415*4882a593Smuzhiyun  VMXNET3_ERR_TXD_REUSE    = 0x80000001,  /* reuse TxDesc before tx completion */
416*4882a593Smuzhiyun  VMXNET3_ERR_BIG_PKT      = 0x80000002,  /* too many TxDesc for a pkt */
417*4882a593Smuzhiyun  VMXNET3_ERR_DESC_NOT_SPT = 0x80000003,  /* descriptor type not supported */
418*4882a593Smuzhiyun  VMXNET3_ERR_SMALL_BUF    = 0x80000004,  /* type 0 buffer too small */
419*4882a593Smuzhiyun  VMXNET3_ERR_STRESS       = 0x80000005,  /* stress option firing in vmkernel */
420*4882a593Smuzhiyun  VMXNET3_ERR_SWITCH       = 0x80000006,  /* mode switch failure */
421*4882a593Smuzhiyun  VMXNET3_ERR_TXD_INVALID  = 0x80000007,  /* invalid TxDesc */
422*4882a593Smuzhiyun };
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun /* completion descriptor types */
425*4882a593Smuzhiyun #define VMXNET3_CDTYPE_TXCOMP      0    /* Tx Completion Descriptor */
426*4882a593Smuzhiyun #define VMXNET3_CDTYPE_RXCOMP      3    /* Rx Completion Descriptor */
427*4882a593Smuzhiyun #define VMXNET3_CDTYPE_RXCOMP_LRO  4    /* Rx Completion Descriptor for LRO */
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun enum {
430*4882a593Smuzhiyun 	VMXNET3_GOS_BITS_UNK    = 0,   /* unknown */
431*4882a593Smuzhiyun 	VMXNET3_GOS_BITS_32     = 1,
432*4882a593Smuzhiyun 	VMXNET3_GOS_BITS_64     = 2,
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define VMXNET3_GOS_TYPE_LINUX	1
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun struct Vmxnet3_GOSInfo {
439*4882a593Smuzhiyun #ifdef __BIG_ENDIAN_BITFIELD
440*4882a593Smuzhiyun 	u32		gosMisc:10;    /* other info about gos */
441*4882a593Smuzhiyun 	u32		gosVer:16;     /* gos version */
442*4882a593Smuzhiyun 	u32		gosType:4;     /* which guest */
443*4882a593Smuzhiyun 	u32		gosBits:2;    /* 32-bit or 64-bit? */
444*4882a593Smuzhiyun #else
445*4882a593Smuzhiyun 	u32		gosBits:2;     /* 32-bit or 64-bit? */
446*4882a593Smuzhiyun 	u32		gosType:4;     /* which guest */
447*4882a593Smuzhiyun 	u32		gosVer:16;     /* gos version */
448*4882a593Smuzhiyun 	u32		gosMisc:10;    /* other info about gos */
449*4882a593Smuzhiyun #endif  /* __BIG_ENDIAN_BITFIELD */
450*4882a593Smuzhiyun };
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun struct Vmxnet3_DriverInfo {
453*4882a593Smuzhiyun 	__le32				version;
454*4882a593Smuzhiyun 	struct Vmxnet3_GOSInfo		gos;
455*4882a593Smuzhiyun 	__le32				vmxnet3RevSpt;
456*4882a593Smuzhiyun 	__le32				uptVerSpt;
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun #define VMXNET3_REV1_MAGIC  3133079265u
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun /*
463*4882a593Smuzhiyun  * QueueDescPA must be 128 bytes aligned. It points to an array of
464*4882a593Smuzhiyun  * Vmxnet3_TxQueueDesc followed by an array of Vmxnet3_RxQueueDesc.
465*4882a593Smuzhiyun  * The number of Vmxnet3_TxQueueDesc/Vmxnet3_RxQueueDesc are specified by
466*4882a593Smuzhiyun  * Vmxnet3_MiscConf.numTxQueues/numRxQueues, respectively.
467*4882a593Smuzhiyun  */
468*4882a593Smuzhiyun #define VMXNET3_QUEUE_DESC_ALIGN  128
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun struct Vmxnet3_MiscConf {
472*4882a593Smuzhiyun 	struct Vmxnet3_DriverInfo driverInfo;
473*4882a593Smuzhiyun 	__le64		uptFeatures;
474*4882a593Smuzhiyun 	__le64		ddPA;         /* driver data PA */
475*4882a593Smuzhiyun 	__le64		queueDescPA;  /* queue descriptor table PA */
476*4882a593Smuzhiyun 	__le32		ddLen;        /* driver data len */
477*4882a593Smuzhiyun 	__le32		queueDescLen; /* queue desc. table len in bytes */
478*4882a593Smuzhiyun 	__le32		mtu;
479*4882a593Smuzhiyun 	__le16		maxNumRxSG;
480*4882a593Smuzhiyun 	u8		numTxQueues;
481*4882a593Smuzhiyun 	u8		numRxQueues;
482*4882a593Smuzhiyun 	__le32		reserved[4];
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun struct Vmxnet3_TxQueueConf {
487*4882a593Smuzhiyun 	__le64		txRingBasePA;
488*4882a593Smuzhiyun 	__le64		dataRingBasePA;
489*4882a593Smuzhiyun 	__le64		compRingBasePA;
490*4882a593Smuzhiyun 	__le64		ddPA;         /* driver data */
491*4882a593Smuzhiyun 	__le64		reserved;
492*4882a593Smuzhiyun 	__le32		txRingSize;   /* # of tx desc */
493*4882a593Smuzhiyun 	__le32		dataRingSize; /* # of data desc */
494*4882a593Smuzhiyun 	__le32		compRingSize; /* # of comp desc */
495*4882a593Smuzhiyun 	__le32		ddLen;        /* size of driver data */
496*4882a593Smuzhiyun 	u8		intrIdx;
497*4882a593Smuzhiyun 	u8		_pad1[1];
498*4882a593Smuzhiyun 	__le16		txDataRingDescSize;
499*4882a593Smuzhiyun 	u8		_pad2[4];
500*4882a593Smuzhiyun };
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun struct Vmxnet3_RxQueueConf {
504*4882a593Smuzhiyun 	__le64		rxRingBasePA[2];
505*4882a593Smuzhiyun 	__le64		compRingBasePA;
506*4882a593Smuzhiyun 	__le64		ddPA;            /* driver data */
507*4882a593Smuzhiyun 	__le64		rxDataRingBasePA;
508*4882a593Smuzhiyun 	__le32		rxRingSize[2];   /* # of rx desc */
509*4882a593Smuzhiyun 	__le32		compRingSize;    /* # of rx comp desc */
510*4882a593Smuzhiyun 	__le32		ddLen;           /* size of driver data */
511*4882a593Smuzhiyun 	u8		intrIdx;
512*4882a593Smuzhiyun 	u8		_pad1[1];
513*4882a593Smuzhiyun 	__le16		rxDataRingDescSize;  /* size of rx data ring buffer */
514*4882a593Smuzhiyun 	u8		_pad2[4];
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun enum vmxnet3_intr_mask_mode {
519*4882a593Smuzhiyun 	VMXNET3_IMM_AUTO   = 0,
520*4882a593Smuzhiyun 	VMXNET3_IMM_ACTIVE = 1,
521*4882a593Smuzhiyun 	VMXNET3_IMM_LAZY   = 2
522*4882a593Smuzhiyun };
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun enum vmxnet3_intr_type {
525*4882a593Smuzhiyun 	VMXNET3_IT_AUTO = 0,
526*4882a593Smuzhiyun 	VMXNET3_IT_INTX = 1,
527*4882a593Smuzhiyun 	VMXNET3_IT_MSI  = 2,
528*4882a593Smuzhiyun 	VMXNET3_IT_MSIX = 3
529*4882a593Smuzhiyun };
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun #define VMXNET3_MAX_TX_QUEUES  8
532*4882a593Smuzhiyun #define VMXNET3_MAX_RX_QUEUES  16
533*4882a593Smuzhiyun /* addition 1 for events */
534*4882a593Smuzhiyun #define VMXNET3_MAX_INTRS      25
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /* value of intrCtrl */
537*4882a593Smuzhiyun #define VMXNET3_IC_DISABLE_ALL  0x1   /* bit 0 */
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun struct Vmxnet3_IntrConf {
541*4882a593Smuzhiyun 	bool		autoMask;
542*4882a593Smuzhiyun 	u8		numIntrs;      /* # of interrupts */
543*4882a593Smuzhiyun 	u8		eventIntrIdx;
544*4882a593Smuzhiyun 	u8		modLevels[VMXNET3_MAX_INTRS];	/* moderation level for
545*4882a593Smuzhiyun 							 * each intr */
546*4882a593Smuzhiyun 	__le32		intrCtrl;
547*4882a593Smuzhiyun 	__le32		reserved[2];
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /* one bit per VLAN ID, the size is in the units of u32	*/
551*4882a593Smuzhiyun #define VMXNET3_VFT_SIZE  (4096 / (sizeof(u32) * 8))
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun struct Vmxnet3_QueueStatus {
555*4882a593Smuzhiyun 	bool		stopped;
556*4882a593Smuzhiyun 	u8		_pad[3];
557*4882a593Smuzhiyun 	__le32		error;
558*4882a593Smuzhiyun };
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun struct Vmxnet3_TxQueueCtrl {
562*4882a593Smuzhiyun 	__le32		txNumDeferred;
563*4882a593Smuzhiyun 	__le32		txThreshold;
564*4882a593Smuzhiyun 	__le64		reserved;
565*4882a593Smuzhiyun };
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun struct Vmxnet3_RxQueueCtrl {
569*4882a593Smuzhiyun 	bool		updateRxProd;
570*4882a593Smuzhiyun 	u8		_pad[7];
571*4882a593Smuzhiyun 	__le64		reserved;
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun enum {
575*4882a593Smuzhiyun 	VMXNET3_RXM_UCAST     = 0x01,  /* unicast only */
576*4882a593Smuzhiyun 	VMXNET3_RXM_MCAST     = 0x02,  /* multicast passing the filters */
577*4882a593Smuzhiyun 	VMXNET3_RXM_BCAST     = 0x04,  /* broadcast only */
578*4882a593Smuzhiyun 	VMXNET3_RXM_ALL_MULTI = 0x08,  /* all multicast */
579*4882a593Smuzhiyun 	VMXNET3_RXM_PROMISC   = 0x10  /* promiscuous */
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun struct Vmxnet3_RxFilterConf {
583*4882a593Smuzhiyun 	__le32		rxMode;       /* VMXNET3_RXM_xxx */
584*4882a593Smuzhiyun 	__le16		mfTableLen;   /* size of the multicast filter table */
585*4882a593Smuzhiyun 	__le16		_pad1;
586*4882a593Smuzhiyun 	__le64		mfTablePA;    /* PA of the multicast filters table */
587*4882a593Smuzhiyun 	__le32		vfTable[VMXNET3_VFT_SIZE]; /* vlan filter */
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun #define VMXNET3_PM_MAX_FILTERS        6
592*4882a593Smuzhiyun #define VMXNET3_PM_MAX_PATTERN_SIZE   128
593*4882a593Smuzhiyun #define VMXNET3_PM_MAX_MASK_SIZE      (VMXNET3_PM_MAX_PATTERN_SIZE / 8)
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun #define VMXNET3_PM_WAKEUP_MAGIC       cpu_to_le16(0x01)  /* wake up on magic pkts */
596*4882a593Smuzhiyun #define VMXNET3_PM_WAKEUP_FILTER      cpu_to_le16(0x02)  /* wake up on pkts matching
597*4882a593Smuzhiyun 							  * filters */
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun struct Vmxnet3_PM_PktFilter {
601*4882a593Smuzhiyun 	u8		maskSize;
602*4882a593Smuzhiyun 	u8		patternSize;
603*4882a593Smuzhiyun 	u8		mask[VMXNET3_PM_MAX_MASK_SIZE];
604*4882a593Smuzhiyun 	u8		pattern[VMXNET3_PM_MAX_PATTERN_SIZE];
605*4882a593Smuzhiyun 	u8		pad[6];
606*4882a593Smuzhiyun };
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun struct Vmxnet3_PMConf {
610*4882a593Smuzhiyun 	__le16		wakeUpEvents;  /* VMXNET3_PM_WAKEUP_xxx */
611*4882a593Smuzhiyun 	u8		numFilters;
612*4882a593Smuzhiyun 	u8		pad[5];
613*4882a593Smuzhiyun 	struct Vmxnet3_PM_PktFilter filters[VMXNET3_PM_MAX_FILTERS];
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun struct Vmxnet3_VariableLenConfDesc {
618*4882a593Smuzhiyun 	__le32		confVer;
619*4882a593Smuzhiyun 	__le32		confLen;
620*4882a593Smuzhiyun 	__le64		confPA;
621*4882a593Smuzhiyun };
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun struct Vmxnet3_TxQueueDesc {
625*4882a593Smuzhiyun 	struct Vmxnet3_TxQueueCtrl		ctrl;
626*4882a593Smuzhiyun 	struct Vmxnet3_TxQueueConf		conf;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Driver read after a GET command */
629*4882a593Smuzhiyun 	struct Vmxnet3_QueueStatus		status;
630*4882a593Smuzhiyun 	struct UPT1_TxStats			stats;
631*4882a593Smuzhiyun 	u8					_pad[88]; /* 128 aligned */
632*4882a593Smuzhiyun };
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun struct Vmxnet3_RxQueueDesc {
636*4882a593Smuzhiyun 	struct Vmxnet3_RxQueueCtrl		ctrl;
637*4882a593Smuzhiyun 	struct Vmxnet3_RxQueueConf		conf;
638*4882a593Smuzhiyun 	/* Driver read after a GET commad */
639*4882a593Smuzhiyun 	struct Vmxnet3_QueueStatus		status;
640*4882a593Smuzhiyun 	struct UPT1_RxStats			stats;
641*4882a593Smuzhiyun 	u8				      __pad[88]; /* 128 aligned */
642*4882a593Smuzhiyun };
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun struct Vmxnet3_SetPolling {
645*4882a593Smuzhiyun 	u8					enablePolling;
646*4882a593Smuzhiyun };
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun #define VMXNET3_COAL_STATIC_MAX_DEPTH		128
649*4882a593Smuzhiyun #define VMXNET3_COAL_RBC_MIN_RATE		100
650*4882a593Smuzhiyun #define VMXNET3_COAL_RBC_MAX_RATE		100000
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun enum Vmxnet3_CoalesceMode {
653*4882a593Smuzhiyun 	VMXNET3_COALESCE_DISABLED   = 0,
654*4882a593Smuzhiyun 	VMXNET3_COALESCE_ADAPT      = 1,
655*4882a593Smuzhiyun 	VMXNET3_COALESCE_STATIC     = 2,
656*4882a593Smuzhiyun 	VMXNET3_COALESCE_RBC        = 3
657*4882a593Smuzhiyun };
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun struct Vmxnet3_CoalesceRbc {
660*4882a593Smuzhiyun 	u32					rbc_rate;
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun struct Vmxnet3_CoalesceStatic {
664*4882a593Smuzhiyun 	u32					tx_depth;
665*4882a593Smuzhiyun 	u32					tx_comp_depth;
666*4882a593Smuzhiyun 	u32					rx_depth;
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun struct Vmxnet3_CoalesceScheme {
670*4882a593Smuzhiyun 	enum Vmxnet3_CoalesceMode		coalMode;
671*4882a593Smuzhiyun 	union {
672*4882a593Smuzhiyun 		struct Vmxnet3_CoalesceRbc	coalRbc;
673*4882a593Smuzhiyun 		struct Vmxnet3_CoalesceStatic	coalStatic;
674*4882a593Smuzhiyun 	} coalPara;
675*4882a593Smuzhiyun };
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun struct Vmxnet3_MemoryRegion {
678*4882a593Smuzhiyun 	__le64					startPA;
679*4882a593Smuzhiyun 	__le32					length;
680*4882a593Smuzhiyun 	__le16					txQueueBits;
681*4882a593Smuzhiyun 	__le16					rxQueueBits;
682*4882a593Smuzhiyun };
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun #define MAX_MEMORY_REGION_PER_QUEUE 16
685*4882a593Smuzhiyun #define MAX_MEMORY_REGION_PER_DEVICE 256
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun struct Vmxnet3_MemRegs {
688*4882a593Smuzhiyun 	__le16					numRegs;
689*4882a593Smuzhiyun 	__le16					pad[3];
690*4882a593Smuzhiyun 	struct Vmxnet3_MemoryRegion		memRegs[1];
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun enum Vmxnet3_RSSField {
694*4882a593Smuzhiyun 	VMXNET3_RSS_FIELDS_TCPIP4 = 0x0001,
695*4882a593Smuzhiyun 	VMXNET3_RSS_FIELDS_TCPIP6 = 0x0002,
696*4882a593Smuzhiyun 	VMXNET3_RSS_FIELDS_UDPIP4 = 0x0004,
697*4882a593Smuzhiyun 	VMXNET3_RSS_FIELDS_UDPIP6 = 0x0008,
698*4882a593Smuzhiyun 	VMXNET3_RSS_FIELDS_ESPIP4 = 0x0010,
699*4882a593Smuzhiyun 	VMXNET3_RSS_FIELDS_ESPIP6 = 0x0020,
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* If the command data <= 16 bytes, use the shared memory directly.
703*4882a593Smuzhiyun  * otherwise, use variable length configuration descriptor.
704*4882a593Smuzhiyun  */
705*4882a593Smuzhiyun union Vmxnet3_CmdInfo {
706*4882a593Smuzhiyun 	struct Vmxnet3_VariableLenConfDesc	varConf;
707*4882a593Smuzhiyun 	struct Vmxnet3_SetPolling		setPolling;
708*4882a593Smuzhiyun 	enum   Vmxnet3_RSSField                 setRssFields;
709*4882a593Smuzhiyun 	__le64					data[2];
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun struct Vmxnet3_DSDevRead {
713*4882a593Smuzhiyun 	/* read-only region for device, read by dev in response to a SET cmd */
714*4882a593Smuzhiyun 	struct Vmxnet3_MiscConf			misc;
715*4882a593Smuzhiyun 	struct Vmxnet3_IntrConf			intrConf;
716*4882a593Smuzhiyun 	struct Vmxnet3_RxFilterConf		rxFilterConf;
717*4882a593Smuzhiyun 	struct Vmxnet3_VariableLenConfDesc	rssConfDesc;
718*4882a593Smuzhiyun 	struct Vmxnet3_VariableLenConfDesc	pmConfDesc;
719*4882a593Smuzhiyun 	struct Vmxnet3_VariableLenConfDesc	pluginConfDesc;
720*4882a593Smuzhiyun };
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun /* All structures in DriverShared are padded to multiples of 8 bytes */
723*4882a593Smuzhiyun struct Vmxnet3_DriverShared {
724*4882a593Smuzhiyun 	__le32				magic;
725*4882a593Smuzhiyun 	/* make devRead start at 64bit boundaries */
726*4882a593Smuzhiyun 	__le32				pad;
727*4882a593Smuzhiyun 	struct Vmxnet3_DSDevRead	devRead;
728*4882a593Smuzhiyun 	__le32				ecr;
729*4882a593Smuzhiyun 	__le32				reserved;
730*4882a593Smuzhiyun 	union {
731*4882a593Smuzhiyun 		__le32			reserved1[4];
732*4882a593Smuzhiyun 		union Vmxnet3_CmdInfo	cmdInfo; /* only valid in the context of
733*4882a593Smuzhiyun 						  * executing the relevant
734*4882a593Smuzhiyun 						  * command
735*4882a593Smuzhiyun 						  */
736*4882a593Smuzhiyun 	} cu;
737*4882a593Smuzhiyun };
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun #define VMXNET3_ECR_RQERR       (1 << 0)
741*4882a593Smuzhiyun #define VMXNET3_ECR_TQERR       (1 << 1)
742*4882a593Smuzhiyun #define VMXNET3_ECR_LINK        (1 << 2)
743*4882a593Smuzhiyun #define VMXNET3_ECR_DIC         (1 << 3)
744*4882a593Smuzhiyun #define VMXNET3_ECR_DEBUG       (1 << 4)
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun /* flip the gen bit of a ring */
747*4882a593Smuzhiyun #define VMXNET3_FLIP_RING_GEN(gen) ((gen) = (gen) ^ 0x1)
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun /* only use this if moving the idx won't affect the gen bit */
750*4882a593Smuzhiyun #define VMXNET3_INC_RING_IDX_ONLY(idx, ring_size) \
751*4882a593Smuzhiyun 	do {\
752*4882a593Smuzhiyun 		(idx)++;\
753*4882a593Smuzhiyun 		if (unlikely((idx) == (ring_size))) {\
754*4882a593Smuzhiyun 			(idx) = 0;\
755*4882a593Smuzhiyun 		} \
756*4882a593Smuzhiyun 	} while (0)
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun #define VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid) \
759*4882a593Smuzhiyun 	(vfTable[vid >> 5] |= (1 << (vid & 31)))
760*4882a593Smuzhiyun #define VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid) \
761*4882a593Smuzhiyun 	(vfTable[vid >> 5] &= ~(1 << (vid & 31)))
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun #define VMXNET3_VFTABLE_ENTRY_IS_SET(vfTable, vid) \
764*4882a593Smuzhiyun 	((vfTable[vid >> 5] & (1 << (vid & 31))) != 0)
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun #define VMXNET3_MAX_MTU     9000
767*4882a593Smuzhiyun #define VMXNET3_MIN_MTU     60
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun #define VMXNET3_LINK_UP         (10000 << 16 | 1)    /* 10 Gbps, up */
770*4882a593Smuzhiyun #define VMXNET3_LINK_DOWN       0
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun #endif /* _VMXNET3_DEFS_H_ */
773