xref: /OK3568_Linux_fs/kernel/drivers/net/usb/smsc95xx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun  /***************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2007-2008 SMSC
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *****************************************************************************/
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _SMSC95XX_H
9*4882a593Smuzhiyun #define _SMSC95XX_H
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /* Tx command words */
12*4882a593Smuzhiyun #define TX_CMD_A_DATA_OFFSET_	(0x001F0000)	/* Data Start Offset */
13*4882a593Smuzhiyun #define TX_CMD_A_FIRST_SEG_	(0x00002000)	/* First Segment */
14*4882a593Smuzhiyun #define TX_CMD_A_LAST_SEG_	(0x00001000)	/* Last Segment */
15*4882a593Smuzhiyun #define TX_CMD_A_BUF_SIZE_	(0x000007FF)	/* Buffer Size */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define TX_CMD_B_CSUM_ENABLE	(0x00004000)	/* TX Checksum Enable */
18*4882a593Smuzhiyun #define TX_CMD_B_ADD_CRC_DIS_	(0x00002000)	/* Add CRC Disable */
19*4882a593Smuzhiyun #define TX_CMD_B_DIS_PADDING_	(0x00001000)	/* Disable Frame Padding */
20*4882a593Smuzhiyun #define TX_CMD_B_FRAME_LENGTH_	(0x000007FF)	/* Frame Length (bytes) */
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun /* Rx status word */
23*4882a593Smuzhiyun #define RX_STS_FF_		(0x40000000)	/* Filter Fail */
24*4882a593Smuzhiyun #define RX_STS_FL_		(0x3FFF0000)	/* Frame Length */
25*4882a593Smuzhiyun #define RX_STS_ES_		(0x00008000)	/* Error Summary */
26*4882a593Smuzhiyun #define RX_STS_BF_		(0x00002000)	/* Broadcast Frame */
27*4882a593Smuzhiyun #define RX_STS_LE_		(0x00001000)	/* Length Error */
28*4882a593Smuzhiyun #define RX_STS_RF_		(0x00000800)	/* Runt Frame */
29*4882a593Smuzhiyun #define RX_STS_MF_		(0x00000400)	/* Multicast Frame */
30*4882a593Smuzhiyun #define RX_STS_TL_		(0x00000080)	/* Frame too long */
31*4882a593Smuzhiyun #define RX_STS_CS_		(0x00000040)	/* Collision Seen */
32*4882a593Smuzhiyun #define RX_STS_FT_		(0x00000020)	/* Frame Type */
33*4882a593Smuzhiyun #define RX_STS_RW_		(0x00000010)	/* Receive Watchdog */
34*4882a593Smuzhiyun #define RX_STS_ME_		(0x00000008)	/* MII Error */
35*4882a593Smuzhiyun #define RX_STS_DB_		(0x00000004)	/* Dribbling */
36*4882a593Smuzhiyun #define RX_STS_CRC_		(0x00000002)	/* CRC Error */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* SCSRs - System Control and Status Registers */
39*4882a593Smuzhiyun /* Device ID and Revision Register */
40*4882a593Smuzhiyun #define ID_REV			(0x00)
41*4882a593Smuzhiyun #define ID_REV_CHIP_ID_MASK_	(0xFFFF0000)
42*4882a593Smuzhiyun #define ID_REV_CHIP_REV_MASK_	(0x0000FFFF)
43*4882a593Smuzhiyun #define ID_REV_CHIP_ID_9500_	(0x9500)
44*4882a593Smuzhiyun #define ID_REV_CHIP_ID_9500A_	(0x9E00)
45*4882a593Smuzhiyun #define ID_REV_CHIP_ID_9512_	(0xEC00)
46*4882a593Smuzhiyun #define ID_REV_CHIP_ID_9530_	(0x9530)
47*4882a593Smuzhiyun #define ID_REV_CHIP_ID_89530_	(0x9E08)
48*4882a593Smuzhiyun #define ID_REV_CHIP_ID_9730_	(0x9730)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Interrupt Status Register */
51*4882a593Smuzhiyun #define INT_STS			(0x08)
52*4882a593Smuzhiyun #define INT_STS_MAC_RTO_	(0x00040000)	/* MAC Reset Time Out */
53*4882a593Smuzhiyun #define INT_STS_TX_STOP_	(0x00020000)	/* TX Stopped */
54*4882a593Smuzhiyun #define INT_STS_RX_STOP_	(0x00010000)	/* RX Stopped */
55*4882a593Smuzhiyun #define INT_STS_PHY_INT_	(0x00008000)	/* PHY Interrupt */
56*4882a593Smuzhiyun #define INT_STS_TXE_		(0x00004000)	/* Transmitter Error */
57*4882a593Smuzhiyun #define INT_STS_TDFU_		(0x00002000)	/* TX Data FIFO Underrun */
58*4882a593Smuzhiyun #define INT_STS_TDFO_		(0x00001000)	/* TX Data FIFO Overrun */
59*4882a593Smuzhiyun #define INT_STS_RXDF_		(0x00000800)	/* RX Dropped Frame */
60*4882a593Smuzhiyun #define INT_STS_GPIOS_		(0x000007FF)	/* GPIOs Interrupts */
61*4882a593Smuzhiyun #define INT_STS_CLEAR_ALL_	(0xFFFFFFFF)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Receive Configuration Register */
64*4882a593Smuzhiyun #define RX_CFG			(0x0C)
65*4882a593Smuzhiyun #define RX_FIFO_FLUSH_		(0x00000001)	/* Receive FIFO Flush */
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Transmit Configuration Register */
68*4882a593Smuzhiyun #define TX_CFG			(0x10)
69*4882a593Smuzhiyun #define TX_CFG_ON_		(0x00000004)	/* Transmitter Enable */
70*4882a593Smuzhiyun #define TX_CFG_STOP_		(0x00000002)	/* Stop Transmitter */
71*4882a593Smuzhiyun #define TX_CFG_FIFO_FLUSH_	(0x00000001)	/* Transmit FIFO Flush */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* Hardware Configuration Register */
74*4882a593Smuzhiyun #define HW_CFG			(0x14)
75*4882a593Smuzhiyun #define HW_CFG_BIR_		(0x00001000)	/* Bulk In Empty Response */
76*4882a593Smuzhiyun #define HW_CFG_LEDB_		(0x00000800)	/* Activity LED 80ms Bypass */
77*4882a593Smuzhiyun #define HW_CFG_RXDOFF_		(0x00000600)	/* RX Data Offset */
78*4882a593Smuzhiyun #define HW_CFG_SBP_		(0x00000100)	/* Stall Bulk Out Pipe Dis. */
79*4882a593Smuzhiyun #define HW_CFG_IME_		(0x00000080)	/* Internal MII Visi. Enable */
80*4882a593Smuzhiyun #define HW_CFG_DRP_		(0x00000040)	/* Discard Errored RX Frame */
81*4882a593Smuzhiyun #define HW_CFG_MEF_		(0x00000020)	/* Mult. ETH Frames/USB pkt */
82*4882a593Smuzhiyun #define HW_CFG_ETC_		(0x00000010)	/* EEPROM Timeout Control */
83*4882a593Smuzhiyun #define HW_CFG_LRST_		(0x00000008)	/* Soft Lite Reset */
84*4882a593Smuzhiyun #define HW_CFG_PSEL_		(0x00000004)	/* External PHY Select */
85*4882a593Smuzhiyun #define HW_CFG_BCE_		(0x00000002)	/* Burst Cap Enable */
86*4882a593Smuzhiyun #define HW_CFG_SRST_		(0x00000001)	/* Soft Reset */
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Receive FIFO Information Register */
89*4882a593Smuzhiyun #define RX_FIFO_INF		(0x18)
90*4882a593Smuzhiyun #define RX_FIFO_INF_USED_	(0x0000FFFF)	/* RX Data FIFO Used Space */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Transmit FIFO Information Register */
93*4882a593Smuzhiyun #define TX_FIFO_INF		(0x1C)
94*4882a593Smuzhiyun #define TX_FIFO_INF_FREE_	(0x0000FFFF)	/* TX Data FIFO Free Space */
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun /* Power Management Control Register */
97*4882a593Smuzhiyun #define PM_CTRL			(0x20)
98*4882a593Smuzhiyun #define PM_CTL_RES_CLR_WKP_STS	(0x00000200)	/* Resume Clears Wakeup STS */
99*4882a593Smuzhiyun #define PM_CTL_RES_CLR_WKP_EN	(0x00000100)	/* Resume Clears Wkp Enables */
100*4882a593Smuzhiyun #define PM_CTL_DEV_RDY_		(0x00000080)	/* Device Ready */
101*4882a593Smuzhiyun #define PM_CTL_SUS_MODE_	(0x00000060)	/* Suspend Mode */
102*4882a593Smuzhiyun #define PM_CTL_SUS_MODE_0	(0x00000000)
103*4882a593Smuzhiyun #define PM_CTL_SUS_MODE_1	(0x00000020)
104*4882a593Smuzhiyun #define PM_CTL_SUS_MODE_2	(0x00000040)
105*4882a593Smuzhiyun #define PM_CTL_SUS_MODE_3	(0x00000060)
106*4882a593Smuzhiyun #define PM_CTL_PHY_RST_		(0x00000010)	/* PHY Reset */
107*4882a593Smuzhiyun #define PM_CTL_WOL_EN_		(0x00000008)	/* Wake On Lan Enable */
108*4882a593Smuzhiyun #define PM_CTL_ED_EN_		(0x00000004)	/* Energy Detect Enable */
109*4882a593Smuzhiyun #define PM_CTL_WUPS_		(0x00000003)	/* Wake Up Status */
110*4882a593Smuzhiyun #define PM_CTL_WUPS_NO_		(0x00000000)	/* No Wake Up Event Detected */
111*4882a593Smuzhiyun #define PM_CTL_WUPS_ED_		(0x00000001)	/* Energy Detect */
112*4882a593Smuzhiyun #define PM_CTL_WUPS_WOL_	(0x00000002)	/* Wake On Lan */
113*4882a593Smuzhiyun #define PM_CTL_WUPS_MULTI_	(0x00000003)	/* Multiple Events Occurred */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* LED General Purpose IO Configuration Register */
116*4882a593Smuzhiyun #define LED_GPIO_CFG		(0x24)
117*4882a593Smuzhiyun #define LED_GPIO_CFG_SPD_LED	(0x01000000)	/* GPIOz as Speed LED */
118*4882a593Smuzhiyun #define LED_GPIO_CFG_LNK_LED	(0x00100000)	/* GPIOy as Link LED */
119*4882a593Smuzhiyun #define LED_GPIO_CFG_FDX_LED	(0x00010000)	/* GPIOx as Full Duplex LED */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* General Purpose IO Configuration Register */
122*4882a593Smuzhiyun #define GPIO_CFG		(0x28)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* Automatic Flow Control Configuration Register */
125*4882a593Smuzhiyun #define AFC_CFG			(0x2C)
126*4882a593Smuzhiyun #define AFC_CFG_HI_		(0x00FF0000)	/* Auto Flow Ctrl High Level */
127*4882a593Smuzhiyun #define AFC_CFG_LO_		(0x0000FF00)	/* Auto Flow Ctrl Low Level */
128*4882a593Smuzhiyun #define AFC_CFG_BACK_DUR_	(0x000000F0)	/* Back Pressure Duration */
129*4882a593Smuzhiyun #define AFC_CFG_FC_MULT_	(0x00000008)	/* Flow Ctrl on Mcast Frame */
130*4882a593Smuzhiyun #define AFC_CFG_FC_BRD_		(0x00000004)	/* Flow Ctrl on Bcast Frame */
131*4882a593Smuzhiyun #define AFC_CFG_FC_ADD_		(0x00000002)	/* Flow Ctrl on Addr. Decode */
132*4882a593Smuzhiyun #define AFC_CFG_FC_ANY_		(0x00000001)	/* Flow Ctrl on Any Frame */
133*4882a593Smuzhiyun /* Hi watermark = 15.5Kb (~10 mtu pkts) */
134*4882a593Smuzhiyun /* low watermark = 3k (~2 mtu pkts) */
135*4882a593Smuzhiyun /* backpressure duration = ~ 350us */
136*4882a593Smuzhiyun /* Apply FC on any frame. */
137*4882a593Smuzhiyun #define AFC_CFG_DEFAULT		(0x00F830A1)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun /* EEPROM Command Register */
140*4882a593Smuzhiyun #define E2P_CMD			(0x30)
141*4882a593Smuzhiyun #define E2P_CMD_BUSY_		(0x80000000)	/* E2P Controller Busy */
142*4882a593Smuzhiyun #define E2P_CMD_MASK_		(0x70000000)	/* Command Mask (see below) */
143*4882a593Smuzhiyun #define E2P_CMD_READ_		(0x00000000)	/* Read Location */
144*4882a593Smuzhiyun #define E2P_CMD_EWDS_		(0x10000000)	/* Erase/Write Disable */
145*4882a593Smuzhiyun #define E2P_CMD_EWEN_		(0x20000000)	/* Erase/Write Enable */
146*4882a593Smuzhiyun #define E2P_CMD_WRITE_		(0x30000000)	/* Write Location */
147*4882a593Smuzhiyun #define E2P_CMD_WRAL_		(0x40000000)	/* Write All */
148*4882a593Smuzhiyun #define E2P_CMD_ERASE_		(0x50000000)	/* Erase Location */
149*4882a593Smuzhiyun #define E2P_CMD_ERAL_		(0x60000000)	/* Erase All */
150*4882a593Smuzhiyun #define E2P_CMD_RELOAD_		(0x70000000)	/* Data Reload */
151*4882a593Smuzhiyun #define E2P_CMD_TIMEOUT_	(0x00000400)	/* Set if no resp within 30ms */
152*4882a593Smuzhiyun #define E2P_CMD_LOADED_		(0x00000200)	/* Valid EEPROM found */
153*4882a593Smuzhiyun #define E2P_CMD_ADDR_		(0x000001FF)	/* Byte aligned address */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #define MAX_EEPROM_SIZE		(512)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* EEPROM Data Register */
158*4882a593Smuzhiyun #define E2P_DATA		(0x34)
159*4882a593Smuzhiyun #define E2P_DATA_MASK_		(0x000000FF)	/* EEPROM Data Mask */
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* Burst Cap Register */
162*4882a593Smuzhiyun #define BURST_CAP		(0x38)
163*4882a593Smuzhiyun #define BURST_CAP_MASK_		(0x000000FF)	/* Max burst sent by the UTX */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* Configuration Straps Status Register */
166*4882a593Smuzhiyun #define	STRAP_STATUS			(0x3C)
167*4882a593Smuzhiyun #define	STRAP_STATUS_PWR_SEL_		(0x00000020) /* Device self-powered */
168*4882a593Smuzhiyun #define	STRAP_STATUS_AMDIX_EN_		(0x00000010) /* Auto-MDIX Enabled */
169*4882a593Smuzhiyun #define	STRAP_STATUS_PORT_SWAP_		(0x00000008) /* USBD+/USBD- Swapped */
170*4882a593Smuzhiyun #define	STRAP_STATUS_EEP_SIZE_		(0x00000004) /* EEPROM Size */
171*4882a593Smuzhiyun #define	STRAP_STATUS_RMT_WKP_		(0x00000002) /* Remote Wkp supported */
172*4882a593Smuzhiyun #define	STRAP_STATUS_EEP_DISABLE_	(0x00000001) /* EEPROM Disabled */
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* Data Port Select Register */
175*4882a593Smuzhiyun #define DP_SEL			(0x40)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /* Data Port Command Register */
178*4882a593Smuzhiyun #define DP_CMD			(0x44)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* Data Port Address Register */
181*4882a593Smuzhiyun #define DP_ADDR			(0x48)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Data Port Data 0 Register */
184*4882a593Smuzhiyun #define DP_DATA0		(0x4C)
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun /* Data Port Data 1 Register */
187*4882a593Smuzhiyun #define DP_DATA1		(0x50)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /* General Purpose IO Wake Enable and Polarity Register */
190*4882a593Smuzhiyun #define GPIO_WAKE		(0x64)
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun /* Interrupt Endpoint Control Register */
193*4882a593Smuzhiyun #define INT_EP_CTL		(0x68)
194*4882a593Smuzhiyun #define INT_EP_CTL_INTEP_	(0x80000000)	/* Always TX Interrupt PKT */
195*4882a593Smuzhiyun #define INT_EP_CTL_MAC_RTO_	(0x00080000)	/* MAC Reset Time Out */
196*4882a593Smuzhiyun #define INT_EP_CTL_RX_FIFO_	(0x00040000)	/* RX FIFO Has Frame */
197*4882a593Smuzhiyun #define INT_EP_CTL_TX_STOP_	(0x00020000)	/* TX Stopped */
198*4882a593Smuzhiyun #define INT_EP_CTL_RX_STOP_	(0x00010000)	/* RX Stopped */
199*4882a593Smuzhiyun #define INT_EP_CTL_PHY_INT_	(0x00008000)	/* PHY Interrupt */
200*4882a593Smuzhiyun #define INT_EP_CTL_TXE_		(0x00004000)	/* TX Error */
201*4882a593Smuzhiyun #define INT_EP_CTL_TDFU_	(0x00002000)	/* TX Data FIFO Underrun */
202*4882a593Smuzhiyun #define INT_EP_CTL_TDFO_	(0x00001000)	/* TX Data FIFO Overrun */
203*4882a593Smuzhiyun #define INT_EP_CTL_RXDF_	(0x00000800)	/* RX Dropped Frame */
204*4882a593Smuzhiyun #define INT_EP_CTL_GPIOS_	(0x000007FF)	/* GPIOs Interrupt Enable */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* Bulk In Delay Register (units of 16.667ns, until ~1092µs) */
207*4882a593Smuzhiyun #define BULK_IN_DLY		(0x6C)
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* MAC CSRs - MAC Control and Status Registers */
210*4882a593Smuzhiyun /* MAC Control Register */
211*4882a593Smuzhiyun #define MAC_CR			(0x100)
212*4882a593Smuzhiyun #define MAC_CR_RXALL_		(0x80000000)	/* Receive All Mode */
213*4882a593Smuzhiyun #define MAC_CR_RCVOWN_		(0x00800000)	/* Disable Receive Own */
214*4882a593Smuzhiyun #define MAC_CR_LOOPBK_		(0x00200000)	/* Loopback Operation Mode */
215*4882a593Smuzhiyun #define MAC_CR_FDPX_		(0x00100000)	/* Full Duplex Mode */
216*4882a593Smuzhiyun #define MAC_CR_MCPAS_		(0x00080000)	/* Pass All Multicast */
217*4882a593Smuzhiyun #define MAC_CR_PRMS_		(0x00040000)	/* Promiscuous Mode */
218*4882a593Smuzhiyun #define MAC_CR_INVFILT_		(0x00020000)	/* Inverse Filtering */
219*4882a593Smuzhiyun #define MAC_CR_PASSBAD_		(0x00010000)	/* Pass Bad Frames */
220*4882a593Smuzhiyun #define MAC_CR_HFILT_		(0x00008000)	/* Hash Only Filtering Mode */
221*4882a593Smuzhiyun #define MAC_CR_HPFILT_		(0x00002000)	/* Hash/Perfect Filt. Mode */
222*4882a593Smuzhiyun #define MAC_CR_LCOLL_		(0x00001000)	/* Late Collision Control */
223*4882a593Smuzhiyun #define MAC_CR_BCAST_		(0x00000800)	/* Disable Broadcast Frames */
224*4882a593Smuzhiyun #define MAC_CR_DISRTY_		(0x00000400)	/* Disable Retry */
225*4882a593Smuzhiyun #define MAC_CR_PADSTR_		(0x00000100)	/* Automatic Pad Stripping */
226*4882a593Smuzhiyun #define MAC_CR_BOLMT_MASK	(0x000000C0)	/* BackOff Limit */
227*4882a593Smuzhiyun #define MAC_CR_DFCHK_		(0x00000020)	/* Deferral Check */
228*4882a593Smuzhiyun #define MAC_CR_TXEN_		(0x00000008)	/* Transmitter Enable */
229*4882a593Smuzhiyun #define MAC_CR_RXEN_		(0x00000004)	/* Receiver Enable */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* MAC Address High Register */
232*4882a593Smuzhiyun #define ADDRH			(0x104)
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun /* MAC Address Low Register */
235*4882a593Smuzhiyun #define ADDRL			(0x108)
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /* Multicast Hash Table High Register */
238*4882a593Smuzhiyun #define HASHH			(0x10C)
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* Multicast Hash Table Low Register */
241*4882a593Smuzhiyun #define HASHL			(0x110)
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /* MII Access Register */
244*4882a593Smuzhiyun #define MII_ADDR		(0x114)
245*4882a593Smuzhiyun #define MII_WRITE_		(0x02)
246*4882a593Smuzhiyun #define MII_BUSY_		(0x01)
247*4882a593Smuzhiyun #define MII_READ_		(0x00) /* ~of MII Write bit */
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun /* MII Data Register */
250*4882a593Smuzhiyun #define MII_DATA		(0x118)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Flow Control Register */
253*4882a593Smuzhiyun #define FLOW			(0x11C)
254*4882a593Smuzhiyun #define FLOW_FCPT_		(0xFFFF0000)	/* Pause Time */
255*4882a593Smuzhiyun #define FLOW_FCPASS_		(0x00000004)	/* Pass Control Frames */
256*4882a593Smuzhiyun #define FLOW_FCEN_		(0x00000002)	/* Flow Control Enable */
257*4882a593Smuzhiyun #define FLOW_FCBSY_		(0x00000001)	/* Flow Control Busy */
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /* VLAN1 Tag Register */
260*4882a593Smuzhiyun #define VLAN1			(0x120)
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun /* VLAN2 Tag Register */
263*4882a593Smuzhiyun #define VLAN2			(0x124)
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Wake Up Frame Filter Register */
266*4882a593Smuzhiyun #define WUFF			(0x128)
267*4882a593Smuzhiyun #define LAN9500_WUFF_NUM	(4)
268*4882a593Smuzhiyun #define LAN9500A_WUFF_NUM	(8)
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun /* Wake Up Control and Status Register */
271*4882a593Smuzhiyun #define WUCSR			(0x12C)
272*4882a593Smuzhiyun #define WUCSR_WFF_PTR_RST_	(0x80000000)	/* WFrame Filter Pointer Rst */
273*4882a593Smuzhiyun #define WUCSR_GUE_		(0x00000200)	/* Global Unicast Enable */
274*4882a593Smuzhiyun #define WUCSR_WUFR_		(0x00000040)	/* Wakeup Frame Received */
275*4882a593Smuzhiyun #define WUCSR_MPR_		(0x00000020)	/* Magic Packet Received */
276*4882a593Smuzhiyun #define WUCSR_WAKE_EN_		(0x00000004)	/* Wakeup Frame Enable */
277*4882a593Smuzhiyun #define WUCSR_MPEN_		(0x00000002)	/* Magic Packet Enable */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* Checksum Offload Engine Control Register */
280*4882a593Smuzhiyun #define COE_CR			(0x130)
281*4882a593Smuzhiyun #define Tx_COE_EN_		(0x00010000)	/* TX Csum Offload Enable */
282*4882a593Smuzhiyun #define Rx_COE_MODE_		(0x00000002)	/* RX Csum Offload Mode */
283*4882a593Smuzhiyun #define Rx_COE_EN_		(0x00000001)	/* RX Csum Offload Enable */
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* Vendor-specific PHY Definitions (via MII access) */
286*4882a593Smuzhiyun /* EDPD NLP / crossover time configuration (LAN9500A only) */
287*4882a593Smuzhiyun #define PHY_EDPD_CONFIG			(16)
288*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_TX_NLP_EN_	((u16)0x8000)
289*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_TX_NLP_1000_	((u16)0x0000)
290*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_TX_NLP_768_	((u16)0x2000)
291*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_TX_NLP_512_	((u16)0x4000)
292*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_TX_NLP_256_	((u16)0x6000)
293*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_RX_1_NLP_	((u16)0x1000)
294*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_RX_NLP_64_	((u16)0x0000)
295*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_RX_NLP_256_	((u16)0x0400)
296*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_RX_NLP_512_	((u16)0x0800)
297*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_RX_NLP_1000_	((u16)0x0C00)
298*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_EXT_CROSSOVER_	((u16)0x0001)
299*4882a593Smuzhiyun #define PHY_EDPD_CONFIG_DEFAULT		(PHY_EDPD_CONFIG_TX_NLP_EN_ | \
300*4882a593Smuzhiyun 					 PHY_EDPD_CONFIG_TX_NLP_768_ | \
301*4882a593Smuzhiyun 					 PHY_EDPD_CONFIG_RX_1_NLP_)
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun /* Mode Control/Status Register */
304*4882a593Smuzhiyun #define PHY_MODE_CTRL_STS		(17)
305*4882a593Smuzhiyun #define MODE_CTRL_STS_EDPWRDOWN_	((u16)0x2000)
306*4882a593Smuzhiyun #define MODE_CTRL_STS_ENERGYON_		((u16)0x0002)
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun /* Control/Status Indication Register */
309*4882a593Smuzhiyun #define SPECIAL_CTRL_STS		(27)
310*4882a593Smuzhiyun #define SPECIAL_CTRL_STS_OVRRD_AMDIX_	((u16)0x8000)
311*4882a593Smuzhiyun #define SPECIAL_CTRL_STS_AMDIX_ENABLE_	((u16)0x4000)
312*4882a593Smuzhiyun #define SPECIAL_CTRL_STS_AMDIX_STATE_	((u16)0x2000)
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /* Interrupt Source Register */
315*4882a593Smuzhiyun #define PHY_INT_SRC			(29)
316*4882a593Smuzhiyun #define PHY_INT_SRC_ENERGY_ON_		((u16)0x0080)
317*4882a593Smuzhiyun #define PHY_INT_SRC_ANEG_COMP_		((u16)0x0040)
318*4882a593Smuzhiyun #define PHY_INT_SRC_REMOTE_FAULT_	((u16)0x0020)
319*4882a593Smuzhiyun #define PHY_INT_SRC_LINK_DOWN_		((u16)0x0010)
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /* Interrupt Mask Register */
322*4882a593Smuzhiyun #define PHY_INT_MASK			(30)
323*4882a593Smuzhiyun #define PHY_INT_MASK_ENERGY_ON_		((u16)0x0080)
324*4882a593Smuzhiyun #define PHY_INT_MASK_ANEG_COMP_		((u16)0x0040)
325*4882a593Smuzhiyun #define PHY_INT_MASK_REMOTE_FAULT_	((u16)0x0020)
326*4882a593Smuzhiyun #define PHY_INT_MASK_LINK_DOWN_		((u16)0x0010)
327*4882a593Smuzhiyun #define PHY_INT_MASK_DEFAULT_		(PHY_INT_MASK_ANEG_COMP_ | \
328*4882a593Smuzhiyun 					 PHY_INT_MASK_LINK_DOWN_)
329*4882a593Smuzhiyun /* PHY Special Control/Status Register */
330*4882a593Smuzhiyun #define PHY_SPECIAL			(31)
331*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_		((u16)0x001C)
332*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_10HALF_		((u16)0x0004)
333*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_10FULL_		((u16)0x0014)
334*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_100HALF_	((u16)0x0008)
335*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_100FULL_	((u16)0x0018)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* USB Vendor Requests */
338*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_WRITE_REGISTER	0xA0
339*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_READ_REGISTER	0xA1
340*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_GET_STATS		0xA2
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* Interrupt Endpoint status word bitfields */
343*4882a593Smuzhiyun #define INT_ENP_MAC_RTO_		((u32)BIT(18))	/* MAC Reset Time Out */
344*4882a593Smuzhiyun #define INT_ENP_TX_STOP_		((u32)BIT(17))	/* TX Stopped */
345*4882a593Smuzhiyun #define INT_ENP_RX_STOP_		((u32)BIT(16))	/* RX Stopped */
346*4882a593Smuzhiyun #define INT_ENP_PHY_INT_		((u32)BIT(15))	/* PHY Interrupt */
347*4882a593Smuzhiyun #define INT_ENP_TXE_			((u32)BIT(14))	/* TX Error */
348*4882a593Smuzhiyun #define INT_ENP_TDFU_			((u32)BIT(13))	/* TX FIFO Underrun */
349*4882a593Smuzhiyun #define INT_ENP_TDFO_			((u32)BIT(12))	/* TX FIFO Overrun */
350*4882a593Smuzhiyun #define INT_ENP_RXDF_			((u32)BIT(11))	/* RX Dropped Frame */
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun #endif /* _SMSC95XX_H */
353