1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /*************************************************************************** 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2007-2010 SMSC 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun *****************************************************************************/ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _SMSC75XX_H 9*4882a593Smuzhiyun #define _SMSC75XX_H 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* Tx command words */ 12*4882a593Smuzhiyun #define TX_CMD_A_LSO (0x08000000) 13*4882a593Smuzhiyun #define TX_CMD_A_IPE (0x04000000) 14*4882a593Smuzhiyun #define TX_CMD_A_TPE (0x02000000) 15*4882a593Smuzhiyun #define TX_CMD_A_IVTG (0x01000000) 16*4882a593Smuzhiyun #define TX_CMD_A_RVTG (0x00800000) 17*4882a593Smuzhiyun #define TX_CMD_A_FCS (0x00400000) 18*4882a593Smuzhiyun #define TX_CMD_A_LEN (0x000FFFFF) 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define TX_CMD_B_MSS (0x3FFF0000) 21*4882a593Smuzhiyun #define TX_CMD_B_MSS_SHIFT (16) 22*4882a593Smuzhiyun #define TX_MSS_MIN ((u16)8) 23*4882a593Smuzhiyun #define TX_CMD_B_VTAG (0x0000FFFF) 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun /* Rx command words */ 26*4882a593Smuzhiyun #define RX_CMD_A_ICE (0x80000000) 27*4882a593Smuzhiyun #define RX_CMD_A_TCE (0x40000000) 28*4882a593Smuzhiyun #define RX_CMD_A_IPV (0x20000000) 29*4882a593Smuzhiyun #define RX_CMD_A_PID (0x18000000) 30*4882a593Smuzhiyun #define RX_CMD_A_PID_NIP (0x00000000) 31*4882a593Smuzhiyun #define RX_CMD_A_PID_TCP (0x08000000) 32*4882a593Smuzhiyun #define RX_CMD_A_PID_UDP (0x10000000) 33*4882a593Smuzhiyun #define RX_CMD_A_PID_PP (0x18000000) 34*4882a593Smuzhiyun #define RX_CMD_A_PFF (0x04000000) 35*4882a593Smuzhiyun #define RX_CMD_A_BAM (0x02000000) 36*4882a593Smuzhiyun #define RX_CMD_A_MAM (0x01000000) 37*4882a593Smuzhiyun #define RX_CMD_A_FVTG (0x00800000) 38*4882a593Smuzhiyun #define RX_CMD_A_RED (0x00400000) 39*4882a593Smuzhiyun #define RX_CMD_A_RWT (0x00200000) 40*4882a593Smuzhiyun #define RX_CMD_A_RUNT (0x00100000) 41*4882a593Smuzhiyun #define RX_CMD_A_LONG (0x00080000) 42*4882a593Smuzhiyun #define RX_CMD_A_RXE (0x00040000) 43*4882a593Smuzhiyun #define RX_CMD_A_DRB (0x00020000) 44*4882a593Smuzhiyun #define RX_CMD_A_FCS (0x00010000) 45*4882a593Smuzhiyun #define RX_CMD_A_UAM (0x00008000) 46*4882a593Smuzhiyun #define RX_CMD_A_LCSM (0x00004000) 47*4882a593Smuzhiyun #define RX_CMD_A_LEN (0x00003FFF) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #define RX_CMD_B_CSUM (0xFFFF0000) 50*4882a593Smuzhiyun #define RX_CMD_B_CSUM_SHIFT (16) 51*4882a593Smuzhiyun #define RX_CMD_B_VTAG (0x0000FFFF) 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* SCSRs */ 54*4882a593Smuzhiyun #define ID_REV (0x0000) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define FPGA_REV (0x0004) 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define BOND_CTL (0x0008) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun #define INT_STS (0x000C) 61*4882a593Smuzhiyun #define INT_STS_RDFO_INT (0x00400000) 62*4882a593Smuzhiyun #define INT_STS_TXE_INT (0x00200000) 63*4882a593Smuzhiyun #define INT_STS_MACRTO_INT (0x00100000) 64*4882a593Smuzhiyun #define INT_STS_TX_DIS_INT (0x00080000) 65*4882a593Smuzhiyun #define INT_STS_RX_DIS_INT (0x00040000) 66*4882a593Smuzhiyun #define INT_STS_PHY_INT_ (0x00020000) 67*4882a593Smuzhiyun #define INT_STS_MAC_ERR_INT (0x00008000) 68*4882a593Smuzhiyun #define INT_STS_TDFU (0x00004000) 69*4882a593Smuzhiyun #define INT_STS_TDFO (0x00002000) 70*4882a593Smuzhiyun #define INT_STS_GPIOS (0x00000FFF) 71*4882a593Smuzhiyun #define INT_STS_CLEAR_ALL (0xFFFFFFFF) 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define HW_CFG (0x0010) 74*4882a593Smuzhiyun #define HW_CFG_SMDET_STS (0x00008000) 75*4882a593Smuzhiyun #define HW_CFG_SMDET_EN (0x00004000) 76*4882a593Smuzhiyun #define HW_CFG_EEM (0x00002000) 77*4882a593Smuzhiyun #define HW_CFG_RST_PROTECT (0x00001000) 78*4882a593Smuzhiyun #define HW_CFG_PORT_SWAP (0x00000800) 79*4882a593Smuzhiyun #define HW_CFG_PHY_BOOST (0x00000600) 80*4882a593Smuzhiyun #define HW_CFG_PHY_BOOST_NORMAL (0x00000000) 81*4882a593Smuzhiyun #define HW_CFG_PHY_BOOST_4 (0x00002000) 82*4882a593Smuzhiyun #define HW_CFG_PHY_BOOST_8 (0x00004000) 83*4882a593Smuzhiyun #define HW_CFG_PHY_BOOST_12 (0x00006000) 84*4882a593Smuzhiyun #define HW_CFG_LEDB (0x00000100) 85*4882a593Smuzhiyun #define HW_CFG_BIR (0x00000080) 86*4882a593Smuzhiyun #define HW_CFG_SBP (0x00000040) 87*4882a593Smuzhiyun #define HW_CFG_IME (0x00000020) 88*4882a593Smuzhiyun #define HW_CFG_MEF (0x00000010) 89*4882a593Smuzhiyun #define HW_CFG_ETC (0x00000008) 90*4882a593Smuzhiyun #define HW_CFG_BCE (0x00000004) 91*4882a593Smuzhiyun #define HW_CFG_LRST (0x00000002) 92*4882a593Smuzhiyun #define HW_CFG_SRST (0x00000001) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define PMT_CTL (0x0014) 95*4882a593Smuzhiyun #define PMT_CTL_PHY_PWRUP (0x00000400) 96*4882a593Smuzhiyun #define PMT_CTL_RES_CLR_WKP_EN (0x00000100) 97*4882a593Smuzhiyun #define PMT_CTL_DEV_RDY (0x00000080) 98*4882a593Smuzhiyun #define PMT_CTL_SUS_MODE (0x00000060) 99*4882a593Smuzhiyun #define PMT_CTL_SUS_MODE_0 (0x00000000) 100*4882a593Smuzhiyun #define PMT_CTL_SUS_MODE_1 (0x00000020) 101*4882a593Smuzhiyun #define PMT_CTL_SUS_MODE_2 (0x00000040) 102*4882a593Smuzhiyun #define PMT_CTL_SUS_MODE_3 (0x00000060) 103*4882a593Smuzhiyun #define PMT_CTL_PHY_RST (0x00000010) 104*4882a593Smuzhiyun #define PMT_CTL_WOL_EN (0x00000008) 105*4882a593Smuzhiyun #define PMT_CTL_ED_EN (0x00000004) 106*4882a593Smuzhiyun #define PMT_CTL_WUPS (0x00000003) 107*4882a593Smuzhiyun #define PMT_CTL_WUPS_NO (0x00000000) 108*4882a593Smuzhiyun #define PMT_CTL_WUPS_ED (0x00000001) 109*4882a593Smuzhiyun #define PMT_CTL_WUPS_WOL (0x00000002) 110*4882a593Smuzhiyun #define PMT_CTL_WUPS_MULTI (0x00000003) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define LED_GPIO_CFG (0x0018) 113*4882a593Smuzhiyun #define LED_GPIO_CFG_LED2_FUN_SEL (0x80000000) 114*4882a593Smuzhiyun #define LED_GPIO_CFG_LED10_FUN_SEL (0x40000000) 115*4882a593Smuzhiyun #define LED_GPIO_CFG_LEDGPIO_EN (0x0000F000) 116*4882a593Smuzhiyun #define LED_GPIO_CFG_LEDGPIO_EN_0 (0x00001000) 117*4882a593Smuzhiyun #define LED_GPIO_CFG_LEDGPIO_EN_1 (0x00002000) 118*4882a593Smuzhiyun #define LED_GPIO_CFG_LEDGPIO_EN_2 (0x00004000) 119*4882a593Smuzhiyun #define LED_GPIO_CFG_LEDGPIO_EN_3 (0x00008000) 120*4882a593Smuzhiyun #define LED_GPIO_CFG_GPBUF (0x00000F00) 121*4882a593Smuzhiyun #define LED_GPIO_CFG_GPBUF_0 (0x00000100) 122*4882a593Smuzhiyun #define LED_GPIO_CFG_GPBUF_1 (0x00000200) 123*4882a593Smuzhiyun #define LED_GPIO_CFG_GPBUF_2 (0x00000400) 124*4882a593Smuzhiyun #define LED_GPIO_CFG_GPBUF_3 (0x00000800) 125*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDIR (0x000000F0) 126*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDIR_0 (0x00000010) 127*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDIR_1 (0x00000020) 128*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDIR_2 (0x00000040) 129*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDIR_3 (0x00000080) 130*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDATA (0x0000000F) 131*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDATA_0 (0x00000001) 132*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDATA_1 (0x00000002) 133*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDATA_2 (0x00000004) 134*4882a593Smuzhiyun #define LED_GPIO_CFG_GPDATA_3 (0x00000008) 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun #define GPIO_CFG (0x001C) 137*4882a593Smuzhiyun #define GPIO_CFG_SHIFT (24) 138*4882a593Smuzhiyun #define GPIO_CFG_GPEN (0xFF000000) 139*4882a593Smuzhiyun #define GPIO_CFG_GPBUF (0x00FF0000) 140*4882a593Smuzhiyun #define GPIO_CFG_GPDIR (0x0000FF00) 141*4882a593Smuzhiyun #define GPIO_CFG_GPDATA (0x000000FF) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define GPIO_WAKE (0x0020) 144*4882a593Smuzhiyun #define GPIO_WAKE_PHY_LINKUP_EN (0x80000000) 145*4882a593Smuzhiyun #define GPIO_WAKE_POL (0x0FFF0000) 146*4882a593Smuzhiyun #define GPIO_WAKE_POL_SHIFT (16) 147*4882a593Smuzhiyun #define GPIO_WAKE_WK (0x00000FFF) 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define DP_SEL (0x0024) 150*4882a593Smuzhiyun #define DP_SEL_DPRDY (0x80000000) 151*4882a593Smuzhiyun #define DP_SEL_RSEL (0x0000000F) 152*4882a593Smuzhiyun #define DP_SEL_URX (0x00000000) 153*4882a593Smuzhiyun #define DP_SEL_VHF (0x00000001) 154*4882a593Smuzhiyun #define DP_SEL_VHF_HASH_LEN (16) 155*4882a593Smuzhiyun #define DP_SEL_VHF_VLAN_LEN (128) 156*4882a593Smuzhiyun #define DP_SEL_LSO_HEAD (0x00000002) 157*4882a593Smuzhiyun #define DP_SEL_FCT_RX (0x00000003) 158*4882a593Smuzhiyun #define DP_SEL_FCT_TX (0x00000004) 159*4882a593Smuzhiyun #define DP_SEL_DESCRIPTOR (0x00000005) 160*4882a593Smuzhiyun #define DP_SEL_WOL (0x00000006) 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun #define DP_CMD (0x0028) 163*4882a593Smuzhiyun #define DP_CMD_WRITE (0x01) 164*4882a593Smuzhiyun #define DP_CMD_READ (0x00) 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun #define DP_ADDR (0x002C) 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define DP_DATA (0x0030) 169*4882a593Smuzhiyun 170*4882a593Smuzhiyun #define BURST_CAP (0x0034) 171*4882a593Smuzhiyun #define BURST_CAP_MASK (0x0000000F) 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define INT_EP_CTL (0x0038) 174*4882a593Smuzhiyun #define INT_EP_CTL_INTEP_ON (0x80000000) 175*4882a593Smuzhiyun #define INT_EP_CTL_RDFO_EN (0x00400000) 176*4882a593Smuzhiyun #define INT_EP_CTL_TXE_EN (0x00200000) 177*4882a593Smuzhiyun #define INT_EP_CTL_MACROTO_EN (0x00100000) 178*4882a593Smuzhiyun #define INT_EP_CTL_TX_DIS_EN (0x00080000) 179*4882a593Smuzhiyun #define INT_EP_CTL_RX_DIS_EN (0x00040000) 180*4882a593Smuzhiyun #define INT_EP_CTL_PHY_EN_ (0x00020000) 181*4882a593Smuzhiyun #define INT_EP_CTL_MAC_ERR_EN (0x00008000) 182*4882a593Smuzhiyun #define INT_EP_CTL_TDFU_EN (0x00004000) 183*4882a593Smuzhiyun #define INT_EP_CTL_TDFO_EN (0x00002000) 184*4882a593Smuzhiyun #define INT_EP_CTL_RX_FIFO_EN (0x00001000) 185*4882a593Smuzhiyun #define INT_EP_CTL_GPIOX_EN (0x00000FFF) 186*4882a593Smuzhiyun 187*4882a593Smuzhiyun #define BULK_IN_DLY (0x003C) 188*4882a593Smuzhiyun #define BULK_IN_DLY_MASK (0xFFFF) 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun #define E2P_CMD (0x0040) 191*4882a593Smuzhiyun #define E2P_CMD_BUSY (0x80000000) 192*4882a593Smuzhiyun #define E2P_CMD_MASK (0x70000000) 193*4882a593Smuzhiyun #define E2P_CMD_READ (0x00000000) 194*4882a593Smuzhiyun #define E2P_CMD_EWDS (0x10000000) 195*4882a593Smuzhiyun #define E2P_CMD_EWEN (0x20000000) 196*4882a593Smuzhiyun #define E2P_CMD_WRITE (0x30000000) 197*4882a593Smuzhiyun #define E2P_CMD_WRAL (0x40000000) 198*4882a593Smuzhiyun #define E2P_CMD_ERASE (0x50000000) 199*4882a593Smuzhiyun #define E2P_CMD_ERAL (0x60000000) 200*4882a593Smuzhiyun #define E2P_CMD_RELOAD (0x70000000) 201*4882a593Smuzhiyun #define E2P_CMD_TIMEOUT (0x00000400) 202*4882a593Smuzhiyun #define E2P_CMD_LOADED (0x00000200) 203*4882a593Smuzhiyun #define E2P_CMD_ADDR (0x000001FF) 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define MAX_EEPROM_SIZE (512) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define E2P_DATA (0x0044) 208*4882a593Smuzhiyun #define E2P_DATA_MASK_ (0x000000FF) 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun #define RFE_CTL (0x0060) 211*4882a593Smuzhiyun #define RFE_CTL_TCPUDP_CKM (0x00001000) 212*4882a593Smuzhiyun #define RFE_CTL_IP_CKM (0x00000800) 213*4882a593Smuzhiyun #define RFE_CTL_AB (0x00000400) 214*4882a593Smuzhiyun #define RFE_CTL_AM (0x00000200) 215*4882a593Smuzhiyun #define RFE_CTL_AU (0x00000100) 216*4882a593Smuzhiyun #define RFE_CTL_VS (0x00000080) 217*4882a593Smuzhiyun #define RFE_CTL_UF (0x00000040) 218*4882a593Smuzhiyun #define RFE_CTL_VF (0x00000020) 219*4882a593Smuzhiyun #define RFE_CTL_SPF (0x00000010) 220*4882a593Smuzhiyun #define RFE_CTL_MHF (0x00000008) 221*4882a593Smuzhiyun #define RFE_CTL_DHF (0x00000004) 222*4882a593Smuzhiyun #define RFE_CTL_DPF (0x00000002) 223*4882a593Smuzhiyun #define RFE_CTL_RST_RF (0x00000001) 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun #define VLAN_TYPE (0x0064) 226*4882a593Smuzhiyun #define VLAN_TYPE_MASK (0x0000FFFF) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define FCT_RX_CTL (0x0090) 229*4882a593Smuzhiyun #define FCT_RX_CTL_EN (0x80000000) 230*4882a593Smuzhiyun #define FCT_RX_CTL_RST (0x40000000) 231*4882a593Smuzhiyun #define FCT_RX_CTL_SBF (0x02000000) 232*4882a593Smuzhiyun #define FCT_RX_CTL_OVERFLOW (0x01000000) 233*4882a593Smuzhiyun #define FCT_RX_CTL_FRM_DROP (0x00800000) 234*4882a593Smuzhiyun #define FCT_RX_CTL_RX_NOT_EMPTY (0x00400000) 235*4882a593Smuzhiyun #define FCT_RX_CTL_RX_EMPTY (0x00200000) 236*4882a593Smuzhiyun #define FCT_RX_CTL_RX_DISABLED (0x00100000) 237*4882a593Smuzhiyun #define FCT_RX_CTL_RXUSED (0x0000FFFF) 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define FCT_TX_CTL (0x0094) 240*4882a593Smuzhiyun #define FCT_TX_CTL_EN (0x80000000) 241*4882a593Smuzhiyun #define FCT_TX_CTL_RST (0x40000000) 242*4882a593Smuzhiyun #define FCT_TX_CTL_TX_NOT_EMPTY (0x00400000) 243*4882a593Smuzhiyun #define FCT_TX_CTL_TX_EMPTY (0x00200000) 244*4882a593Smuzhiyun #define FCT_TX_CTL_TX_DISABLED (0x00100000) 245*4882a593Smuzhiyun #define FCT_TX_CTL_TXUSED (0x0000FFFF) 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun #define FCT_RX_FIFO_END (0x0098) 248*4882a593Smuzhiyun #define FCT_RX_FIFO_END_MASK (0x0000007F) 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun #define FCT_TX_FIFO_END (0x009C) 251*4882a593Smuzhiyun #define FCT_TX_FIFO_END_MASK (0x0000003F) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define FCT_FLOW (0x00A0) 254*4882a593Smuzhiyun #define FCT_FLOW_THRESHOLD_OFF (0x00007F00) 255*4882a593Smuzhiyun #define FCT_FLOW_THRESHOLD_OFF_SHIFT (8) 256*4882a593Smuzhiyun #define FCT_FLOW_THRESHOLD_ON (0x0000007F) 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun /* MAC CSRs */ 259*4882a593Smuzhiyun #define MAC_CR (0x100) 260*4882a593Smuzhiyun #define MAC_CR_ADP (0x00002000) 261*4882a593Smuzhiyun #define MAC_CR_ADD (0x00001000) 262*4882a593Smuzhiyun #define MAC_CR_ASD (0x00000800) 263*4882a593Smuzhiyun #define MAC_CR_INT_LOOP (0x00000400) 264*4882a593Smuzhiyun #define MAC_CR_BOLMT (0x000000C0) 265*4882a593Smuzhiyun #define MAC_CR_FDPX (0x00000008) 266*4882a593Smuzhiyun #define MAC_CR_CFG (0x00000006) 267*4882a593Smuzhiyun #define MAC_CR_CFG_10 (0x00000000) 268*4882a593Smuzhiyun #define MAC_CR_CFG_100 (0x00000002) 269*4882a593Smuzhiyun #define MAC_CR_CFG_1000 (0x00000004) 270*4882a593Smuzhiyun #define MAC_CR_RST (0x00000001) 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #define MAC_RX (0x104) 273*4882a593Smuzhiyun #define MAC_RX_MAX_SIZE (0x3FFF0000) 274*4882a593Smuzhiyun #define MAC_RX_MAX_SIZE_SHIFT (16) 275*4882a593Smuzhiyun #define MAC_RX_FCS_STRIP (0x00000010) 276*4882a593Smuzhiyun #define MAC_RX_FSE (0x00000004) 277*4882a593Smuzhiyun #define MAC_RX_RXD (0x00000002) 278*4882a593Smuzhiyun #define MAC_RX_RXEN (0x00000001) 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define MAC_TX (0x108) 281*4882a593Smuzhiyun #define MAC_TX_BFCS (0x00000004) 282*4882a593Smuzhiyun #define MAC_TX_TXD (0x00000002) 283*4882a593Smuzhiyun #define MAC_TX_TXEN (0x00000001) 284*4882a593Smuzhiyun 285*4882a593Smuzhiyun #define FLOW (0x10C) 286*4882a593Smuzhiyun #define FLOW_FORCE_FC (0x80000000) 287*4882a593Smuzhiyun #define FLOW_TX_FCEN (0x40000000) 288*4882a593Smuzhiyun #define FLOW_RX_FCEN (0x20000000) 289*4882a593Smuzhiyun #define FLOW_FPF (0x10000000) 290*4882a593Smuzhiyun #define FLOW_PAUSE_TIME (0x0000FFFF) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define RAND_SEED (0x110) 293*4882a593Smuzhiyun #define RAND_SEED_MASK (0x0000FFFF) 294*4882a593Smuzhiyun 295*4882a593Smuzhiyun #define ERR_STS (0x114) 296*4882a593Smuzhiyun #define ERR_STS_FCS_ERR (0x00000100) 297*4882a593Smuzhiyun #define ERR_STS_LFRM_ERR (0x00000080) 298*4882a593Smuzhiyun #define ERR_STS_RUNT_ERR (0x00000040) 299*4882a593Smuzhiyun #define ERR_STS_COLLISION_ERR (0x00000010) 300*4882a593Smuzhiyun #define ERR_STS_ALIGN_ERR (0x00000008) 301*4882a593Smuzhiyun #define ERR_STS_URUN_ERR (0x00000004) 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define RX_ADDRH (0x118) 304*4882a593Smuzhiyun #define RX_ADDRH_MASK (0x0000FFFF) 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun #define RX_ADDRL (0x11C) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun #define MII_ACCESS (0x120) 309*4882a593Smuzhiyun #define MII_ACCESS_PHY_ADDR (0x0000F800) 310*4882a593Smuzhiyun #define MII_ACCESS_PHY_ADDR_SHIFT (11) 311*4882a593Smuzhiyun #define MII_ACCESS_REG_ADDR (0x000007C0) 312*4882a593Smuzhiyun #define MII_ACCESS_REG_ADDR_SHIFT (6) 313*4882a593Smuzhiyun #define MII_ACCESS_READ (0x00000000) 314*4882a593Smuzhiyun #define MII_ACCESS_WRITE (0x00000002) 315*4882a593Smuzhiyun #define MII_ACCESS_BUSY (0x00000001) 316*4882a593Smuzhiyun 317*4882a593Smuzhiyun #define MII_DATA (0x124) 318*4882a593Smuzhiyun #define MII_DATA_MASK (0x0000FFFF) 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun #define WUCSR (0x140) 321*4882a593Smuzhiyun #define WUCSR_PFDA_FR (0x00000080) 322*4882a593Smuzhiyun #define WUCSR_WUFR (0x00000040) 323*4882a593Smuzhiyun #define WUCSR_MPR (0x00000020) 324*4882a593Smuzhiyun #define WUCSR_BCAST_FR (0x00000010) 325*4882a593Smuzhiyun #define WUCSR_PFDA_EN (0x00000008) 326*4882a593Smuzhiyun #define WUCSR_WUEN (0x00000004) 327*4882a593Smuzhiyun #define WUCSR_MPEN (0x00000002) 328*4882a593Smuzhiyun #define WUCSR_BCST_EN (0x00000001) 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun #define WUF_CFGX (0x144) 331*4882a593Smuzhiyun #define WUF_CFGX_EN (0x80000000) 332*4882a593Smuzhiyun #define WUF_CFGX_ATYPE (0x03000000) 333*4882a593Smuzhiyun #define WUF_CFGX_ATYPE_UNICAST (0x00000000) 334*4882a593Smuzhiyun #define WUF_CFGX_ATYPE_MULTICAST (0x02000000) 335*4882a593Smuzhiyun #define WUF_CFGX_ATYPE_ALL (0x03000000) 336*4882a593Smuzhiyun #define WUF_CFGX_PATTERN_OFFSET (0x007F0000) 337*4882a593Smuzhiyun #define WUF_CFGX_PATTERN_OFFSET_SHIFT (16) 338*4882a593Smuzhiyun #define WUF_CFGX_CRC16 (0x0000FFFF) 339*4882a593Smuzhiyun #define WUF_NUM (8) 340*4882a593Smuzhiyun 341*4882a593Smuzhiyun #define WUF_MASKX (0x170) 342*4882a593Smuzhiyun #define WUF_MASKX_AVALID (0x80000000) 343*4882a593Smuzhiyun #define WUF_MASKX_ATYPE (0x40000000) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun #define ADDR_FILTX (0x300) 346*4882a593Smuzhiyun #define ADDR_FILTX_FB_VALID (0x80000000) 347*4882a593Smuzhiyun #define ADDR_FILTX_FB_TYPE (0x40000000) 348*4882a593Smuzhiyun #define ADDR_FILTX_FB_ADDRHI (0x0000FFFF) 349*4882a593Smuzhiyun #define ADDR_FILTX_SB_ADDRLO (0xFFFFFFFF) 350*4882a593Smuzhiyun 351*4882a593Smuzhiyun #define WUCSR2 (0x500) 352*4882a593Smuzhiyun #define WUCSR2_NS_RCD (0x00000040) 353*4882a593Smuzhiyun #define WUCSR2_ARP_RCD (0x00000020) 354*4882a593Smuzhiyun #define WUCSR2_TCPSYN_RCD (0x00000010) 355*4882a593Smuzhiyun #define WUCSR2_NS_OFFLOAD (0x00000004) 356*4882a593Smuzhiyun #define WUCSR2_ARP_OFFLOAD (0x00000002) 357*4882a593Smuzhiyun #define WUCSR2_TCPSYN_OFFLOAD (0x00000001) 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun #define WOL_FIFO_STS (0x504) 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define IPV6_ADDRX (0x510) 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun #define IPV4_ADDRX (0x590) 364*4882a593Smuzhiyun 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun /* Vendor-specific PHY Definitions */ 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun /* Mode Control/Status Register */ 369*4882a593Smuzhiyun #define PHY_MODE_CTRL_STS (17) 370*4882a593Smuzhiyun #define MODE_CTRL_STS_EDPWRDOWN ((u16)0x2000) 371*4882a593Smuzhiyun #define MODE_CTRL_STS_ENERGYON ((u16)0x0002) 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define PHY_INT_SRC (29) 374*4882a593Smuzhiyun #define PHY_INT_SRC_ENERGY_ON ((u16)0x0080) 375*4882a593Smuzhiyun #define PHY_INT_SRC_ANEG_COMP ((u16)0x0040) 376*4882a593Smuzhiyun #define PHY_INT_SRC_REMOTE_FAULT ((u16)0x0020) 377*4882a593Smuzhiyun #define PHY_INT_SRC_LINK_DOWN ((u16)0x0010) 378*4882a593Smuzhiyun #define PHY_INT_SRC_CLEAR_ALL ((u16)0xffff) 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun #define PHY_INT_MASK (30) 381*4882a593Smuzhiyun #define PHY_INT_MASK_ENERGY_ON ((u16)0x0080) 382*4882a593Smuzhiyun #define PHY_INT_MASK_ANEG_COMP ((u16)0x0040) 383*4882a593Smuzhiyun #define PHY_INT_MASK_REMOTE_FAULT ((u16)0x0020) 384*4882a593Smuzhiyun #define PHY_INT_MASK_LINK_DOWN ((u16)0x0010) 385*4882a593Smuzhiyun #define PHY_INT_MASK_DEFAULT (PHY_INT_MASK_ANEG_COMP | \ 386*4882a593Smuzhiyun PHY_INT_MASK_LINK_DOWN) 387*4882a593Smuzhiyun 388*4882a593Smuzhiyun #define PHY_SPECIAL (31) 389*4882a593Smuzhiyun #define PHY_SPECIAL_SPD ((u16)0x001C) 390*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_10HALF ((u16)0x0004) 391*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_10FULL ((u16)0x0014) 392*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_100HALF ((u16)0x0008) 393*4882a593Smuzhiyun #define PHY_SPECIAL_SPD_100FULL ((u16)0x0018) 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun /* USB Vendor Requests */ 396*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_WRITE_REGISTER 0xA0 397*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_READ_REGISTER 0xA1 398*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_GET_STATS 0xA2 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun /* Interrupt Endpoint status word bitfields */ 401*4882a593Smuzhiyun #define INT_ENP_RDFO_INT ((u32)BIT(22)) 402*4882a593Smuzhiyun #define INT_ENP_TXE_INT ((u32)BIT(21)) 403*4882a593Smuzhiyun #define INT_ENP_TX_DIS_INT ((u32)BIT(19)) 404*4882a593Smuzhiyun #define INT_ENP_RX_DIS_INT ((u32)BIT(18)) 405*4882a593Smuzhiyun #define INT_ENP_PHY_INT ((u32)BIT(17)) 406*4882a593Smuzhiyun #define INT_ENP_MAC_ERR_INT ((u32)BIT(15)) 407*4882a593Smuzhiyun #define INT_ENP_RX_FIFO_DATA_INT ((u32)BIT(12)) 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #endif /* _SMSC75XX_H */ 410