xref: /OK3568_Linux_fs/kernel/drivers/net/usb/smsc75xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun  /***************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2007-2010 SMSC
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *****************************************************************************/
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/kmod.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/etherdevice.h>
12*4882a593Smuzhiyun #include <linux/ethtool.h>
13*4882a593Smuzhiyun #include <linux/mii.h>
14*4882a593Smuzhiyun #include <linux/usb.h>
15*4882a593Smuzhiyun #include <linux/bitrev.h>
16*4882a593Smuzhiyun #include <linux/crc16.h>
17*4882a593Smuzhiyun #include <linux/crc32.h>
18*4882a593Smuzhiyun #include <linux/usb/usbnet.h>
19*4882a593Smuzhiyun #include <linux/slab.h>
20*4882a593Smuzhiyun #include <linux/of_net.h>
21*4882a593Smuzhiyun #include "smsc75xx.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SMSC_CHIPNAME			"smsc75xx"
24*4882a593Smuzhiyun #define SMSC_DRIVER_VERSION		"1.0.0"
25*4882a593Smuzhiyun #define HS_USB_PKT_SIZE			(512)
26*4882a593Smuzhiyun #define FS_USB_PKT_SIZE			(64)
27*4882a593Smuzhiyun #define DEFAULT_HS_BURST_CAP_SIZE	(16 * 1024 + 5 * HS_USB_PKT_SIZE)
28*4882a593Smuzhiyun #define DEFAULT_FS_BURST_CAP_SIZE	(6 * 1024 + 33 * FS_USB_PKT_SIZE)
29*4882a593Smuzhiyun #define DEFAULT_BULK_IN_DELAY		(0x00002000)
30*4882a593Smuzhiyun #define MAX_SINGLE_PACKET_SIZE		(9000)
31*4882a593Smuzhiyun #define LAN75XX_EEPROM_MAGIC		(0x7500)
32*4882a593Smuzhiyun #define EEPROM_MAC_OFFSET		(0x01)
33*4882a593Smuzhiyun #define DEFAULT_TX_CSUM_ENABLE		(true)
34*4882a593Smuzhiyun #define DEFAULT_RX_CSUM_ENABLE		(true)
35*4882a593Smuzhiyun #define SMSC75XX_INTERNAL_PHY_ID	(1)
36*4882a593Smuzhiyun #define SMSC75XX_TX_OVERHEAD		(8)
37*4882a593Smuzhiyun #define MAX_RX_FIFO_SIZE		(20 * 1024)
38*4882a593Smuzhiyun #define MAX_TX_FIFO_SIZE		(12 * 1024)
39*4882a593Smuzhiyun #define USB_VENDOR_ID_SMSC		(0x0424)
40*4882a593Smuzhiyun #define USB_PRODUCT_ID_LAN7500		(0x7500)
41*4882a593Smuzhiyun #define USB_PRODUCT_ID_LAN7505		(0x7505)
42*4882a593Smuzhiyun #define RXW_PADDING			2
43*4882a593Smuzhiyun #define SUPPORTED_WAKE			(WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
44*4882a593Smuzhiyun 					 WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define SUSPEND_SUSPEND0		(0x01)
47*4882a593Smuzhiyun #define SUSPEND_SUSPEND1		(0x02)
48*4882a593Smuzhiyun #define SUSPEND_SUSPEND2		(0x04)
49*4882a593Smuzhiyun #define SUSPEND_SUSPEND3		(0x08)
50*4882a593Smuzhiyun #define SUSPEND_ALLMODES		(SUSPEND_SUSPEND0 | SUSPEND_SUSPEND1 | \
51*4882a593Smuzhiyun 					 SUSPEND_SUSPEND2 | SUSPEND_SUSPEND3)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun struct smsc75xx_priv {
54*4882a593Smuzhiyun 	struct usbnet *dev;
55*4882a593Smuzhiyun 	u32 rfe_ctl;
56*4882a593Smuzhiyun 	u32 wolopts;
57*4882a593Smuzhiyun 	u32 multicast_hash_table[DP_SEL_VHF_HASH_LEN];
58*4882a593Smuzhiyun 	struct mutex dataport_mutex;
59*4882a593Smuzhiyun 	spinlock_t rfe_ctl_lock;
60*4882a593Smuzhiyun 	struct work_struct set_multicast;
61*4882a593Smuzhiyun 	u8 suspend_flags;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun struct usb_context {
65*4882a593Smuzhiyun 	struct usb_ctrlrequest req;
66*4882a593Smuzhiyun 	struct usbnet *dev;
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static bool turbo_mode = true;
70*4882a593Smuzhiyun module_param(turbo_mode, bool, 0644);
71*4882a593Smuzhiyun MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static int smsc75xx_link_ok_nopm(struct usbnet *dev);
74*4882a593Smuzhiyun static int smsc75xx_phy_gig_workaround(struct usbnet *dev);
75*4882a593Smuzhiyun 
__smsc75xx_read_reg(struct usbnet * dev,u32 index,u32 * data,int in_pm)76*4882a593Smuzhiyun static int __must_check __smsc75xx_read_reg(struct usbnet *dev, u32 index,
77*4882a593Smuzhiyun 					    u32 *data, int in_pm)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	u32 buf;
80*4882a593Smuzhiyun 	int ret;
81*4882a593Smuzhiyun 	int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	BUG_ON(!dev);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (!in_pm)
86*4882a593Smuzhiyun 		fn = usbnet_read_cmd;
87*4882a593Smuzhiyun 	else
88*4882a593Smuzhiyun 		fn = usbnet_read_cmd_nopm;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
91*4882a593Smuzhiyun 		 | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
92*4882a593Smuzhiyun 		 0, index, &buf, 4);
93*4882a593Smuzhiyun 	if (unlikely(ret < 0)) {
94*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
95*4882a593Smuzhiyun 			    index, ret);
96*4882a593Smuzhiyun 		return ret;
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	le32_to_cpus(&buf);
100*4882a593Smuzhiyun 	*data = buf;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	return ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
__smsc75xx_write_reg(struct usbnet * dev,u32 index,u32 data,int in_pm)105*4882a593Smuzhiyun static int __must_check __smsc75xx_write_reg(struct usbnet *dev, u32 index,
106*4882a593Smuzhiyun 					     u32 data, int in_pm)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	u32 buf;
109*4882a593Smuzhiyun 	int ret;
110*4882a593Smuzhiyun 	int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	BUG_ON(!dev);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (!in_pm)
115*4882a593Smuzhiyun 		fn = usbnet_write_cmd;
116*4882a593Smuzhiyun 	else
117*4882a593Smuzhiyun 		fn = usbnet_write_cmd_nopm;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	buf = data;
120*4882a593Smuzhiyun 	cpu_to_le32s(&buf);
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
123*4882a593Smuzhiyun 		 | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
124*4882a593Smuzhiyun 		 0, index, &buf, 4);
125*4882a593Smuzhiyun 	if (unlikely(ret < 0))
126*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
127*4882a593Smuzhiyun 			    index, ret);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	return ret;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
smsc75xx_read_reg_nopm(struct usbnet * dev,u32 index,u32 * data)132*4882a593Smuzhiyun static int __must_check smsc75xx_read_reg_nopm(struct usbnet *dev, u32 index,
133*4882a593Smuzhiyun 					       u32 *data)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	return __smsc75xx_read_reg(dev, index, data, 1);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
smsc75xx_write_reg_nopm(struct usbnet * dev,u32 index,u32 data)138*4882a593Smuzhiyun static int __must_check smsc75xx_write_reg_nopm(struct usbnet *dev, u32 index,
139*4882a593Smuzhiyun 						u32 data)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	return __smsc75xx_write_reg(dev, index, data, 1);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
smsc75xx_read_reg(struct usbnet * dev,u32 index,u32 * data)144*4882a593Smuzhiyun static int __must_check smsc75xx_read_reg(struct usbnet *dev, u32 index,
145*4882a593Smuzhiyun 					  u32 *data)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	return __smsc75xx_read_reg(dev, index, data, 0);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
smsc75xx_write_reg(struct usbnet * dev,u32 index,u32 data)150*4882a593Smuzhiyun static int __must_check smsc75xx_write_reg(struct usbnet *dev, u32 index,
151*4882a593Smuzhiyun 					   u32 data)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	return __smsc75xx_write_reg(dev, index, data, 0);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* Loop until the read is completed with timeout
157*4882a593Smuzhiyun  * called with phy_mutex held */
__smsc75xx_phy_wait_not_busy(struct usbnet * dev,int in_pm)158*4882a593Smuzhiyun static __must_check int __smsc75xx_phy_wait_not_busy(struct usbnet *dev,
159*4882a593Smuzhiyun 						     int in_pm)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	unsigned long start_time = jiffies;
162*4882a593Smuzhiyun 	u32 val;
163*4882a593Smuzhiyun 	int ret;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	do {
166*4882a593Smuzhiyun 		ret = __smsc75xx_read_reg(dev, MII_ACCESS, &val, in_pm);
167*4882a593Smuzhiyun 		if (ret < 0) {
168*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading MII_ACCESS\n");
169*4882a593Smuzhiyun 			return ret;
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		if (!(val & MII_ACCESS_BUSY))
173*4882a593Smuzhiyun 			return 0;
174*4882a593Smuzhiyun 	} while (!time_after(jiffies, start_time + HZ));
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	return -EIO;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
__smsc75xx_mdio_read(struct net_device * netdev,int phy_id,int idx,int in_pm)179*4882a593Smuzhiyun static int __smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
180*4882a593Smuzhiyun 				int in_pm)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
183*4882a593Smuzhiyun 	u32 val, addr;
184*4882a593Smuzhiyun 	int ret;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	mutex_lock(&dev->phy_mutex);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* confirm MII not busy */
189*4882a593Smuzhiyun 	ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
190*4882a593Smuzhiyun 	if (ret < 0) {
191*4882a593Smuzhiyun 		netdev_warn(dev->net, "MII is busy in smsc75xx_mdio_read\n");
192*4882a593Smuzhiyun 		goto done;
193*4882a593Smuzhiyun 	}
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* set the address, index & direction (read from PHY) */
196*4882a593Smuzhiyun 	phy_id &= dev->mii.phy_id_mask;
197*4882a593Smuzhiyun 	idx &= dev->mii.reg_num_mask;
198*4882a593Smuzhiyun 	addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
199*4882a593Smuzhiyun 		| ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
200*4882a593Smuzhiyun 		| MII_ACCESS_READ | MII_ACCESS_BUSY;
201*4882a593Smuzhiyun 	ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
202*4882a593Smuzhiyun 	if (ret < 0) {
203*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing MII_ACCESS\n");
204*4882a593Smuzhiyun 		goto done;
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
208*4882a593Smuzhiyun 	if (ret < 0) {
209*4882a593Smuzhiyun 		netdev_warn(dev->net, "Timed out reading MII reg %02X\n", idx);
210*4882a593Smuzhiyun 		goto done;
211*4882a593Smuzhiyun 	}
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	ret = __smsc75xx_read_reg(dev, MII_DATA, &val, in_pm);
214*4882a593Smuzhiyun 	if (ret < 0) {
215*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading MII_DATA\n");
216*4882a593Smuzhiyun 		goto done;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	ret = (u16)(val & 0xFFFF);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun done:
222*4882a593Smuzhiyun 	mutex_unlock(&dev->phy_mutex);
223*4882a593Smuzhiyun 	return ret;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
__smsc75xx_mdio_write(struct net_device * netdev,int phy_id,int idx,int regval,int in_pm)226*4882a593Smuzhiyun static void __smsc75xx_mdio_write(struct net_device *netdev, int phy_id,
227*4882a593Smuzhiyun 				  int idx, int regval, int in_pm)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
230*4882a593Smuzhiyun 	u32 val, addr;
231*4882a593Smuzhiyun 	int ret;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	mutex_lock(&dev->phy_mutex);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* confirm MII not busy */
236*4882a593Smuzhiyun 	ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
237*4882a593Smuzhiyun 	if (ret < 0) {
238*4882a593Smuzhiyun 		netdev_warn(dev->net, "MII is busy in smsc75xx_mdio_write\n");
239*4882a593Smuzhiyun 		goto done;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	val = regval;
243*4882a593Smuzhiyun 	ret = __smsc75xx_write_reg(dev, MII_DATA, val, in_pm);
244*4882a593Smuzhiyun 	if (ret < 0) {
245*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing MII_DATA\n");
246*4882a593Smuzhiyun 		goto done;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* set the address, index & direction (write to PHY) */
250*4882a593Smuzhiyun 	phy_id &= dev->mii.phy_id_mask;
251*4882a593Smuzhiyun 	idx &= dev->mii.reg_num_mask;
252*4882a593Smuzhiyun 	addr = ((phy_id << MII_ACCESS_PHY_ADDR_SHIFT) & MII_ACCESS_PHY_ADDR)
253*4882a593Smuzhiyun 		| ((idx << MII_ACCESS_REG_ADDR_SHIFT) & MII_ACCESS_REG_ADDR)
254*4882a593Smuzhiyun 		| MII_ACCESS_WRITE | MII_ACCESS_BUSY;
255*4882a593Smuzhiyun 	ret = __smsc75xx_write_reg(dev, MII_ACCESS, addr, in_pm);
256*4882a593Smuzhiyun 	if (ret < 0) {
257*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing MII_ACCESS\n");
258*4882a593Smuzhiyun 		goto done;
259*4882a593Smuzhiyun 	}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	ret = __smsc75xx_phy_wait_not_busy(dev, in_pm);
262*4882a593Smuzhiyun 	if (ret < 0) {
263*4882a593Smuzhiyun 		netdev_warn(dev->net, "Timed out writing MII reg %02X\n", idx);
264*4882a593Smuzhiyun 		goto done;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun done:
268*4882a593Smuzhiyun 	mutex_unlock(&dev->phy_mutex);
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
smsc75xx_mdio_read_nopm(struct net_device * netdev,int phy_id,int idx)271*4882a593Smuzhiyun static int smsc75xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
272*4882a593Smuzhiyun 				   int idx)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	return __smsc75xx_mdio_read(netdev, phy_id, idx, 1);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
smsc75xx_mdio_write_nopm(struct net_device * netdev,int phy_id,int idx,int regval)277*4882a593Smuzhiyun static void smsc75xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
278*4882a593Smuzhiyun 				     int idx, int regval)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	__smsc75xx_mdio_write(netdev, phy_id, idx, regval, 1);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
smsc75xx_mdio_read(struct net_device * netdev,int phy_id,int idx)283*4882a593Smuzhiyun static int smsc75xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	return __smsc75xx_mdio_read(netdev, phy_id, idx, 0);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
smsc75xx_mdio_write(struct net_device * netdev,int phy_id,int idx,int regval)288*4882a593Smuzhiyun static void smsc75xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
289*4882a593Smuzhiyun 				int regval)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	__smsc75xx_mdio_write(netdev, phy_id, idx, regval, 0);
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
smsc75xx_wait_eeprom(struct usbnet * dev)294*4882a593Smuzhiyun static int smsc75xx_wait_eeprom(struct usbnet *dev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	unsigned long start_time = jiffies;
297*4882a593Smuzhiyun 	u32 val;
298*4882a593Smuzhiyun 	int ret;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	do {
301*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
302*4882a593Smuzhiyun 		if (ret < 0) {
303*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading E2P_CMD\n");
304*4882a593Smuzhiyun 			return ret;
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		if (!(val & E2P_CMD_BUSY) || (val & E2P_CMD_TIMEOUT))
308*4882a593Smuzhiyun 			break;
309*4882a593Smuzhiyun 		udelay(40);
310*4882a593Smuzhiyun 	} while (!time_after(jiffies, start_time + HZ));
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (val & (E2P_CMD_TIMEOUT | E2P_CMD_BUSY)) {
313*4882a593Smuzhiyun 		netdev_warn(dev->net, "EEPROM read operation timeout\n");
314*4882a593Smuzhiyun 		return -EIO;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
smsc75xx_eeprom_confirm_not_busy(struct usbnet * dev)320*4882a593Smuzhiyun static int smsc75xx_eeprom_confirm_not_busy(struct usbnet *dev)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	unsigned long start_time = jiffies;
323*4882a593Smuzhiyun 	u32 val;
324*4882a593Smuzhiyun 	int ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	do {
327*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, E2P_CMD, &val);
328*4882a593Smuzhiyun 		if (ret < 0) {
329*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading E2P_CMD\n");
330*4882a593Smuzhiyun 			return ret;
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 		if (!(val & E2P_CMD_BUSY))
334*4882a593Smuzhiyun 			return 0;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 		udelay(40);
337*4882a593Smuzhiyun 	} while (!time_after(jiffies, start_time + HZ));
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	netdev_warn(dev->net, "EEPROM is busy\n");
340*4882a593Smuzhiyun 	return -EIO;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
smsc75xx_read_eeprom(struct usbnet * dev,u32 offset,u32 length,u8 * data)343*4882a593Smuzhiyun static int smsc75xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
344*4882a593Smuzhiyun 				u8 *data)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	u32 val;
347*4882a593Smuzhiyun 	int i, ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	BUG_ON(!dev);
350*4882a593Smuzhiyun 	BUG_ON(!data);
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	ret = smsc75xx_eeprom_confirm_not_busy(dev);
353*4882a593Smuzhiyun 	if (ret)
354*4882a593Smuzhiyun 		return ret;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	for (i = 0; i < length; i++) {
357*4882a593Smuzhiyun 		val = E2P_CMD_BUSY | E2P_CMD_READ | (offset & E2P_CMD_ADDR);
358*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, E2P_CMD, val);
359*4882a593Smuzhiyun 		if (ret < 0) {
360*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing E2P_CMD\n");
361*4882a593Smuzhiyun 			return ret;
362*4882a593Smuzhiyun 		}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 		ret = smsc75xx_wait_eeprom(dev);
365*4882a593Smuzhiyun 		if (ret < 0)
366*4882a593Smuzhiyun 			return ret;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, E2P_DATA, &val);
369*4882a593Smuzhiyun 		if (ret < 0) {
370*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading E2P_DATA\n");
371*4882a593Smuzhiyun 			return ret;
372*4882a593Smuzhiyun 		}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		data[i] = val & 0xFF;
375*4882a593Smuzhiyun 		offset++;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
smsc75xx_write_eeprom(struct usbnet * dev,u32 offset,u32 length,u8 * data)381*4882a593Smuzhiyun static int smsc75xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
382*4882a593Smuzhiyun 				 u8 *data)
383*4882a593Smuzhiyun {
384*4882a593Smuzhiyun 	u32 val;
385*4882a593Smuzhiyun 	int i, ret;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	BUG_ON(!dev);
388*4882a593Smuzhiyun 	BUG_ON(!data);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	ret = smsc75xx_eeprom_confirm_not_busy(dev);
391*4882a593Smuzhiyun 	if (ret)
392*4882a593Smuzhiyun 		return ret;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	/* Issue write/erase enable command */
395*4882a593Smuzhiyun 	val = E2P_CMD_BUSY | E2P_CMD_EWEN;
396*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, E2P_CMD, val);
397*4882a593Smuzhiyun 	if (ret < 0) {
398*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing E2P_CMD\n");
399*4882a593Smuzhiyun 		return ret;
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	ret = smsc75xx_wait_eeprom(dev);
403*4882a593Smuzhiyun 	if (ret < 0)
404*4882a593Smuzhiyun 		return ret;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	for (i = 0; i < length; i++) {
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		/* Fill data register */
409*4882a593Smuzhiyun 		val = data[i];
410*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, E2P_DATA, val);
411*4882a593Smuzhiyun 		if (ret < 0) {
412*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing E2P_DATA\n");
413*4882a593Smuzhiyun 			return ret;
414*4882a593Smuzhiyun 		}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 		/* Send "write" command */
417*4882a593Smuzhiyun 		val = E2P_CMD_BUSY | E2P_CMD_WRITE | (offset & E2P_CMD_ADDR);
418*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, E2P_CMD, val);
419*4882a593Smuzhiyun 		if (ret < 0) {
420*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing E2P_CMD\n");
421*4882a593Smuzhiyun 			return ret;
422*4882a593Smuzhiyun 		}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		ret = smsc75xx_wait_eeprom(dev);
425*4882a593Smuzhiyun 		if (ret < 0)
426*4882a593Smuzhiyun 			return ret;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 		offset++;
429*4882a593Smuzhiyun 	}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun 
smsc75xx_dataport_wait_not_busy(struct usbnet * dev)434*4882a593Smuzhiyun static int smsc75xx_dataport_wait_not_busy(struct usbnet *dev)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun 	int i, ret;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
439*4882a593Smuzhiyun 		u32 dp_sel;
440*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
441*4882a593Smuzhiyun 		if (ret < 0) {
442*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading DP_SEL\n");
443*4882a593Smuzhiyun 			return ret;
444*4882a593Smuzhiyun 		}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		if (dp_sel & DP_SEL_DPRDY)
447*4882a593Smuzhiyun 			return 0;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 		udelay(40);
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	netdev_warn(dev->net, "smsc75xx_dataport_wait_not_busy timed out\n");
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	return -EIO;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun 
smsc75xx_dataport_write(struct usbnet * dev,u32 ram_select,u32 addr,u32 length,u32 * buf)457*4882a593Smuzhiyun static int smsc75xx_dataport_write(struct usbnet *dev, u32 ram_select, u32 addr,
458*4882a593Smuzhiyun 				   u32 length, u32 *buf)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
461*4882a593Smuzhiyun 	u32 dp_sel;
462*4882a593Smuzhiyun 	int i, ret;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	mutex_lock(&pdata->dataport_mutex);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	ret = smsc75xx_dataport_wait_not_busy(dev);
467*4882a593Smuzhiyun 	if (ret < 0) {
468*4882a593Smuzhiyun 		netdev_warn(dev->net, "smsc75xx_dataport_write busy on entry\n");
469*4882a593Smuzhiyun 		goto done;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, DP_SEL, &dp_sel);
473*4882a593Smuzhiyun 	if (ret < 0) {
474*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading DP_SEL\n");
475*4882a593Smuzhiyun 		goto done;
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	dp_sel &= ~DP_SEL_RSEL;
479*4882a593Smuzhiyun 	dp_sel |= ram_select;
480*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, DP_SEL, dp_sel);
481*4882a593Smuzhiyun 	if (ret < 0) {
482*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing DP_SEL\n");
483*4882a593Smuzhiyun 		goto done;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	for (i = 0; i < length; i++) {
487*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, DP_ADDR, addr + i);
488*4882a593Smuzhiyun 		if (ret < 0) {
489*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing DP_ADDR\n");
490*4882a593Smuzhiyun 			goto done;
491*4882a593Smuzhiyun 		}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, DP_DATA, buf[i]);
494*4882a593Smuzhiyun 		if (ret < 0) {
495*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing DP_DATA\n");
496*4882a593Smuzhiyun 			goto done;
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, DP_CMD, DP_CMD_WRITE);
500*4882a593Smuzhiyun 		if (ret < 0) {
501*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing DP_CMD\n");
502*4882a593Smuzhiyun 			goto done;
503*4882a593Smuzhiyun 		}
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		ret = smsc75xx_dataport_wait_not_busy(dev);
506*4882a593Smuzhiyun 		if (ret < 0) {
507*4882a593Smuzhiyun 			netdev_warn(dev->net, "smsc75xx_dataport_write timeout\n");
508*4882a593Smuzhiyun 			goto done;
509*4882a593Smuzhiyun 		}
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun done:
513*4882a593Smuzhiyun 	mutex_unlock(&pdata->dataport_mutex);
514*4882a593Smuzhiyun 	return ret;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /* returns hash bit number for given MAC address */
smsc75xx_hash(char addr[ETH_ALEN])518*4882a593Smuzhiyun static u32 smsc75xx_hash(char addr[ETH_ALEN])
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	return (ether_crc(ETH_ALEN, addr) >> 23) & 0x1ff;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
smsc75xx_deferred_multicast_write(struct work_struct * param)523*4882a593Smuzhiyun static void smsc75xx_deferred_multicast_write(struct work_struct *param)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata =
526*4882a593Smuzhiyun 		container_of(param, struct smsc75xx_priv, set_multicast);
527*4882a593Smuzhiyun 	struct usbnet *dev = pdata->dev;
528*4882a593Smuzhiyun 	int ret;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	netif_dbg(dev, drv, dev->net, "deferred multicast write 0x%08x\n",
531*4882a593Smuzhiyun 		  pdata->rfe_ctl);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	smsc75xx_dataport_write(dev, DP_SEL_VHF, DP_SEL_VHF_VLAN_LEN,
534*4882a593Smuzhiyun 		DP_SEL_VHF_HASH_LEN, pdata->multicast_hash_table);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
537*4882a593Smuzhiyun 	if (ret < 0)
538*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing RFE_CRL\n");
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
smsc75xx_set_multicast(struct net_device * netdev)541*4882a593Smuzhiyun static void smsc75xx_set_multicast(struct net_device *netdev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
544*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
545*4882a593Smuzhiyun 	unsigned long flags;
546*4882a593Smuzhiyun 	int i;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	pdata->rfe_ctl &=
551*4882a593Smuzhiyun 		~(RFE_CTL_AU | RFE_CTL_AM | RFE_CTL_DPF | RFE_CTL_MHF);
552*4882a593Smuzhiyun 	pdata->rfe_ctl |= RFE_CTL_AB;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	for (i = 0; i < DP_SEL_VHF_HASH_LEN; i++)
555*4882a593Smuzhiyun 		pdata->multicast_hash_table[i] = 0;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	if (dev->net->flags & IFF_PROMISC) {
558*4882a593Smuzhiyun 		netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
559*4882a593Smuzhiyun 		pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_AU;
560*4882a593Smuzhiyun 	} else if (dev->net->flags & IFF_ALLMULTI) {
561*4882a593Smuzhiyun 		netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
562*4882a593Smuzhiyun 		pdata->rfe_ctl |= RFE_CTL_AM | RFE_CTL_DPF;
563*4882a593Smuzhiyun 	} else if (!netdev_mc_empty(dev->net)) {
564*4882a593Smuzhiyun 		struct netdev_hw_addr *ha;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 		netif_dbg(dev, drv, dev->net, "receive multicast hash filter\n");
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		pdata->rfe_ctl |= RFE_CTL_MHF | RFE_CTL_DPF;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, netdev) {
571*4882a593Smuzhiyun 			u32 bitnum = smsc75xx_hash(ha->addr);
572*4882a593Smuzhiyun 			pdata->multicast_hash_table[bitnum / 32] |=
573*4882a593Smuzhiyun 				(1 << (bitnum % 32));
574*4882a593Smuzhiyun 		}
575*4882a593Smuzhiyun 	} else {
576*4882a593Smuzhiyun 		netif_dbg(dev, drv, dev->net, "receive own packets only\n");
577*4882a593Smuzhiyun 		pdata->rfe_ctl |= RFE_CTL_DPF;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* defer register writes to a sleepable context */
583*4882a593Smuzhiyun 	schedule_work(&pdata->set_multicast);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun 
smsc75xx_update_flowcontrol(struct usbnet * dev,u8 duplex,u16 lcladv,u16 rmtadv)586*4882a593Smuzhiyun static int smsc75xx_update_flowcontrol(struct usbnet *dev, u8 duplex,
587*4882a593Smuzhiyun 					    u16 lcladv, u16 rmtadv)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	u32 flow = 0, fct_flow = 0;
590*4882a593Smuzhiyun 	int ret;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	if (duplex == DUPLEX_FULL) {
593*4882a593Smuzhiyun 		u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		if (cap & FLOW_CTRL_TX) {
596*4882a593Smuzhiyun 			flow = (FLOW_TX_FCEN | 0xFFFF);
597*4882a593Smuzhiyun 			/* set fct_flow thresholds to 20% and 80% */
598*4882a593Smuzhiyun 			fct_flow = (8 << 8) | 32;
599*4882a593Smuzhiyun 		}
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		if (cap & FLOW_CTRL_RX)
602*4882a593Smuzhiyun 			flow |= FLOW_RX_FCEN;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
605*4882a593Smuzhiyun 			  (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
606*4882a593Smuzhiyun 			  (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
607*4882a593Smuzhiyun 	} else {
608*4882a593Smuzhiyun 		netif_dbg(dev, link, dev->net, "half duplex\n");
609*4882a593Smuzhiyun 	}
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FLOW, flow);
612*4882a593Smuzhiyun 	if (ret < 0) {
613*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing FLOW\n");
614*4882a593Smuzhiyun 		return ret;
615*4882a593Smuzhiyun 	}
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FCT_FLOW, fct_flow);
618*4882a593Smuzhiyun 	if (ret < 0) {
619*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing FCT_FLOW\n");
620*4882a593Smuzhiyun 		return ret;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
smsc75xx_link_reset(struct usbnet * dev)626*4882a593Smuzhiyun static int smsc75xx_link_reset(struct usbnet *dev)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct mii_if_info *mii = &dev->mii;
629*4882a593Smuzhiyun 	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
630*4882a593Smuzhiyun 	u16 lcladv, rmtadv;
631*4882a593Smuzhiyun 	int ret;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* write to clear phy interrupt status */
634*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, mii->phy_id, PHY_INT_SRC,
635*4882a593Smuzhiyun 		PHY_INT_SRC_CLEAR_ALL);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
638*4882a593Smuzhiyun 	if (ret < 0) {
639*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing INT_STS\n");
640*4882a593Smuzhiyun 		return ret;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	mii_check_media(mii, 1, 1);
644*4882a593Smuzhiyun 	mii_ethtool_gset(&dev->mii, &ecmd);
645*4882a593Smuzhiyun 	lcladv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
646*4882a593Smuzhiyun 	rmtadv = smsc75xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	netif_dbg(dev, link, dev->net, "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
649*4882a593Smuzhiyun 		  ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	return smsc75xx_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
smsc75xx_status(struct usbnet * dev,struct urb * urb)654*4882a593Smuzhiyun static void smsc75xx_status(struct usbnet *dev, struct urb *urb)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	u32 intdata;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	if (urb->actual_length != 4) {
659*4882a593Smuzhiyun 		netdev_warn(dev->net, "unexpected urb length %d\n",
660*4882a593Smuzhiyun 			    urb->actual_length);
661*4882a593Smuzhiyun 		return;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	intdata = get_unaligned_le32(urb->transfer_buffer);
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	if (intdata & INT_ENP_PHY_INT)
669*4882a593Smuzhiyun 		usbnet_defer_kevent(dev, EVENT_LINK_RESET);
670*4882a593Smuzhiyun 	else
671*4882a593Smuzhiyun 		netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
672*4882a593Smuzhiyun 			    intdata);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
smsc75xx_ethtool_get_eeprom_len(struct net_device * net)675*4882a593Smuzhiyun static int smsc75xx_ethtool_get_eeprom_len(struct net_device *net)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	return MAX_EEPROM_SIZE;
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun 
smsc75xx_ethtool_get_eeprom(struct net_device * netdev,struct ethtool_eeprom * ee,u8 * data)680*4882a593Smuzhiyun static int smsc75xx_ethtool_get_eeprom(struct net_device *netdev,
681*4882a593Smuzhiyun 				       struct ethtool_eeprom *ee, u8 *data)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun 	ee->magic = LAN75XX_EEPROM_MAGIC;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	return smsc75xx_read_eeprom(dev, ee->offset, ee->len, data);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
smsc75xx_ethtool_set_eeprom(struct net_device * netdev,struct ethtool_eeprom * ee,u8 * data)690*4882a593Smuzhiyun static int smsc75xx_ethtool_set_eeprom(struct net_device *netdev,
691*4882a593Smuzhiyun 				       struct ethtool_eeprom *ee, u8 *data)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (ee->magic != LAN75XX_EEPROM_MAGIC) {
696*4882a593Smuzhiyun 		netdev_warn(dev->net, "EEPROM: magic value mismatch: 0x%x\n",
697*4882a593Smuzhiyun 			    ee->magic);
698*4882a593Smuzhiyun 		return -EINVAL;
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	return smsc75xx_write_eeprom(dev, ee->offset, ee->len, data);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
smsc75xx_ethtool_get_wol(struct net_device * net,struct ethtool_wolinfo * wolinfo)704*4882a593Smuzhiyun static void smsc75xx_ethtool_get_wol(struct net_device *net,
705*4882a593Smuzhiyun 				     struct ethtool_wolinfo *wolinfo)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(net);
708*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	wolinfo->supported = SUPPORTED_WAKE;
711*4882a593Smuzhiyun 	wolinfo->wolopts = pdata->wolopts;
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun 
smsc75xx_ethtool_set_wol(struct net_device * net,struct ethtool_wolinfo * wolinfo)714*4882a593Smuzhiyun static int smsc75xx_ethtool_set_wol(struct net_device *net,
715*4882a593Smuzhiyun 				    struct ethtool_wolinfo *wolinfo)
716*4882a593Smuzhiyun {
717*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(net);
718*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
719*4882a593Smuzhiyun 	int ret;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	if (wolinfo->wolopts & ~SUPPORTED_WAKE)
722*4882a593Smuzhiyun 		return -EINVAL;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
727*4882a593Smuzhiyun 	if (ret < 0)
728*4882a593Smuzhiyun 		netdev_warn(dev->net, "device_set_wakeup_enable error %d\n", ret);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	return ret;
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun static const struct ethtool_ops smsc75xx_ethtool_ops = {
734*4882a593Smuzhiyun 	.get_link	= usbnet_get_link,
735*4882a593Smuzhiyun 	.nway_reset	= usbnet_nway_reset,
736*4882a593Smuzhiyun 	.get_drvinfo	= usbnet_get_drvinfo,
737*4882a593Smuzhiyun 	.get_msglevel	= usbnet_get_msglevel,
738*4882a593Smuzhiyun 	.set_msglevel	= usbnet_set_msglevel,
739*4882a593Smuzhiyun 	.get_eeprom_len	= smsc75xx_ethtool_get_eeprom_len,
740*4882a593Smuzhiyun 	.get_eeprom	= smsc75xx_ethtool_get_eeprom,
741*4882a593Smuzhiyun 	.set_eeprom	= smsc75xx_ethtool_set_eeprom,
742*4882a593Smuzhiyun 	.get_wol	= smsc75xx_ethtool_get_wol,
743*4882a593Smuzhiyun 	.set_wol	= smsc75xx_ethtool_set_wol,
744*4882a593Smuzhiyun 	.get_link_ksettings	= usbnet_get_link_ksettings,
745*4882a593Smuzhiyun 	.set_link_ksettings	= usbnet_set_link_ksettings,
746*4882a593Smuzhiyun };
747*4882a593Smuzhiyun 
smsc75xx_ioctl(struct net_device * netdev,struct ifreq * rq,int cmd)748*4882a593Smuzhiyun static int smsc75xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	if (!netif_running(netdev))
753*4882a593Smuzhiyun 		return -EINVAL;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
smsc75xx_init_mac_address(struct usbnet * dev)758*4882a593Smuzhiyun static void smsc75xx_init_mac_address(struct usbnet *dev)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	/* maybe the boot loader passed the MAC address in devicetree */
761*4882a593Smuzhiyun 	if (!eth_platform_get_mac_address(&dev->udev->dev,
762*4882a593Smuzhiyun 			dev->net->dev_addr)) {
763*4882a593Smuzhiyun 		if (is_valid_ether_addr(dev->net->dev_addr)) {
764*4882a593Smuzhiyun 			/* device tree values are valid so use them */
765*4882a593Smuzhiyun 			netif_dbg(dev, ifup, dev->net, "MAC address read from the device tree\n");
766*4882a593Smuzhiyun 			return;
767*4882a593Smuzhiyun 		}
768*4882a593Smuzhiyun 	}
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	/* try reading mac address from EEPROM */
771*4882a593Smuzhiyun 	if (smsc75xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
772*4882a593Smuzhiyun 			dev->net->dev_addr) == 0) {
773*4882a593Smuzhiyun 		if (is_valid_ether_addr(dev->net->dev_addr)) {
774*4882a593Smuzhiyun 			/* eeprom values are valid so use them */
775*4882a593Smuzhiyun 			netif_dbg(dev, ifup, dev->net,
776*4882a593Smuzhiyun 				  "MAC address read from EEPROM\n");
777*4882a593Smuzhiyun 			return;
778*4882a593Smuzhiyun 		}
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	/* no useful static MAC address found. generate a random one */
782*4882a593Smuzhiyun 	eth_hw_addr_random(dev->net);
783*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
smsc75xx_set_mac_address(struct usbnet * dev)786*4882a593Smuzhiyun static int smsc75xx_set_mac_address(struct usbnet *dev)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
789*4882a593Smuzhiyun 		dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
790*4882a593Smuzhiyun 	u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	int ret = smsc75xx_write_reg(dev, RX_ADDRH, addr_hi);
793*4882a593Smuzhiyun 	if (ret < 0) {
794*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write RX_ADDRH: %d\n", ret);
795*4882a593Smuzhiyun 		return ret;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, RX_ADDRL, addr_lo);
799*4882a593Smuzhiyun 	if (ret < 0) {
800*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write RX_ADDRL: %d\n", ret);
801*4882a593Smuzhiyun 		return ret;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	addr_hi |= ADDR_FILTX_FB_VALID;
805*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, ADDR_FILTX, addr_hi);
806*4882a593Smuzhiyun 	if (ret < 0) {
807*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write ADDR_FILTX: %d\n", ret);
808*4882a593Smuzhiyun 		return ret;
809*4882a593Smuzhiyun 	}
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, ADDR_FILTX + 4, addr_lo);
812*4882a593Smuzhiyun 	if (ret < 0)
813*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write ADDR_FILTX+4: %d\n", ret);
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return ret;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
smsc75xx_phy_initialize(struct usbnet * dev)818*4882a593Smuzhiyun static int smsc75xx_phy_initialize(struct usbnet *dev)
819*4882a593Smuzhiyun {
820*4882a593Smuzhiyun 	int bmcr, ret, timeout = 0;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* Initialize MII structure */
823*4882a593Smuzhiyun 	dev->mii.dev = dev->net;
824*4882a593Smuzhiyun 	dev->mii.mdio_read = smsc75xx_mdio_read;
825*4882a593Smuzhiyun 	dev->mii.mdio_write = smsc75xx_mdio_write;
826*4882a593Smuzhiyun 	dev->mii.phy_id_mask = 0x1f;
827*4882a593Smuzhiyun 	dev->mii.reg_num_mask = 0x1f;
828*4882a593Smuzhiyun 	dev->mii.supports_gmii = 1;
829*4882a593Smuzhiyun 	dev->mii.phy_id = SMSC75XX_INTERNAL_PHY_ID;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	/* reset phy and wait for reset to complete */
832*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	do {
835*4882a593Smuzhiyun 		msleep(10);
836*4882a593Smuzhiyun 		bmcr = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
837*4882a593Smuzhiyun 		if (bmcr < 0) {
838*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading MII_BMCR\n");
839*4882a593Smuzhiyun 			return bmcr;
840*4882a593Smuzhiyun 		}
841*4882a593Smuzhiyun 		timeout++;
842*4882a593Smuzhiyun 	} while ((bmcr & BMCR_RESET) && (timeout < 100));
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	if (timeout >= 100) {
845*4882a593Smuzhiyun 		netdev_warn(dev->net, "timeout on PHY Reset\n");
846*4882a593Smuzhiyun 		return -EIO;
847*4882a593Smuzhiyun 	}
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* phy workaround for gig link */
850*4882a593Smuzhiyun 	smsc75xx_phy_gig_workaround(dev);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
853*4882a593Smuzhiyun 		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
854*4882a593Smuzhiyun 		ADVERTISE_PAUSE_ASYM);
855*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
856*4882a593Smuzhiyun 		ADVERTISE_1000FULL);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	/* read and write to clear phy interrupt status */
859*4882a593Smuzhiyun 	ret = smsc75xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
860*4882a593Smuzhiyun 	if (ret < 0) {
861*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
862*4882a593Smuzhiyun 		return ret;
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_SRC, 0xffff);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
868*4882a593Smuzhiyun 		PHY_INT_MASK_DEFAULT);
869*4882a593Smuzhiyun 	mii_nway_restart(&dev->mii);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
872*4882a593Smuzhiyun 	return 0;
873*4882a593Smuzhiyun }
874*4882a593Smuzhiyun 
smsc75xx_set_rx_max_frame_length(struct usbnet * dev,int size)875*4882a593Smuzhiyun static int smsc75xx_set_rx_max_frame_length(struct usbnet *dev, int size)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	int ret = 0;
878*4882a593Smuzhiyun 	u32 buf;
879*4882a593Smuzhiyun 	bool rxenabled;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
882*4882a593Smuzhiyun 	if (ret < 0) {
883*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read MAC_RX: %d\n", ret);
884*4882a593Smuzhiyun 		return ret;
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	rxenabled = ((buf & MAC_RX_RXEN) != 0);
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	if (rxenabled) {
890*4882a593Smuzhiyun 		buf &= ~MAC_RX_RXEN;
891*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, MAC_RX, buf);
892*4882a593Smuzhiyun 		if (ret < 0) {
893*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
894*4882a593Smuzhiyun 			return ret;
895*4882a593Smuzhiyun 		}
896*4882a593Smuzhiyun 	}
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	/* add 4 to size for FCS */
899*4882a593Smuzhiyun 	buf &= ~MAC_RX_MAX_SIZE;
900*4882a593Smuzhiyun 	buf |= (((size + 4) << MAC_RX_MAX_SIZE_SHIFT) & MAC_RX_MAX_SIZE);
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, MAC_RX, buf);
903*4882a593Smuzhiyun 	if (ret < 0) {
904*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
905*4882a593Smuzhiyun 		return ret;
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	if (rxenabled) {
909*4882a593Smuzhiyun 		buf |= MAC_RX_RXEN;
910*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, MAC_RX, buf);
911*4882a593Smuzhiyun 		if (ret < 0) {
912*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
913*4882a593Smuzhiyun 			return ret;
914*4882a593Smuzhiyun 		}
915*4882a593Smuzhiyun 	}
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	return 0;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
smsc75xx_change_mtu(struct net_device * netdev,int new_mtu)920*4882a593Smuzhiyun static int smsc75xx_change_mtu(struct net_device *netdev, int new_mtu)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
923*4882a593Smuzhiyun 	int ret;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	ret = smsc75xx_set_rx_max_frame_length(dev, new_mtu + ETH_HLEN);
926*4882a593Smuzhiyun 	if (ret < 0) {
927*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to set mac rx frame length\n");
928*4882a593Smuzhiyun 		return ret;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	return usbnet_change_mtu(netdev, new_mtu);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun /* Enable or disable Rx checksum offload engine */
smsc75xx_set_features(struct net_device * netdev,netdev_features_t features)935*4882a593Smuzhiyun static int smsc75xx_set_features(struct net_device *netdev,
936*4882a593Smuzhiyun 	netdev_features_t features)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(netdev);
939*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
940*4882a593Smuzhiyun 	unsigned long flags;
941*4882a593Smuzhiyun 	int ret;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	spin_lock_irqsave(&pdata->rfe_ctl_lock, flags);
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if (features & NETIF_F_RXCSUM)
946*4882a593Smuzhiyun 		pdata->rfe_ctl |= RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM;
947*4882a593Smuzhiyun 	else
948*4882a593Smuzhiyun 		pdata->rfe_ctl &= ~(RFE_CTL_TCPUDP_CKM | RFE_CTL_IP_CKM);
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	spin_unlock_irqrestore(&pdata->rfe_ctl_lock, flags);
951*4882a593Smuzhiyun 	/* it's racing here! */
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
954*4882a593Smuzhiyun 	if (ret < 0) {
955*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing RFE_CTL\n");
956*4882a593Smuzhiyun 		return ret;
957*4882a593Smuzhiyun 	}
958*4882a593Smuzhiyun 	return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
smsc75xx_wait_ready(struct usbnet * dev,int in_pm)961*4882a593Smuzhiyun static int smsc75xx_wait_ready(struct usbnet *dev, int in_pm)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	int timeout = 0;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	do {
966*4882a593Smuzhiyun 		u32 buf;
967*4882a593Smuzhiyun 		int ret;
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 		ret = __smsc75xx_read_reg(dev, PMT_CTL, &buf, in_pm);
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 		if (ret < 0) {
972*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
973*4882a593Smuzhiyun 			return ret;
974*4882a593Smuzhiyun 		}
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 		if (buf & PMT_CTL_DEV_RDY)
977*4882a593Smuzhiyun 			return 0;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		msleep(10);
980*4882a593Smuzhiyun 		timeout++;
981*4882a593Smuzhiyun 	} while (timeout < 100);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	netdev_warn(dev->net, "timeout waiting for device ready\n");
984*4882a593Smuzhiyun 	return -EIO;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
smsc75xx_phy_gig_workaround(struct usbnet * dev)987*4882a593Smuzhiyun static int smsc75xx_phy_gig_workaround(struct usbnet *dev)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	struct mii_if_info *mii = &dev->mii;
990*4882a593Smuzhiyun 	int ret = 0, timeout = 0;
991*4882a593Smuzhiyun 	u32 buf, link_up = 0;
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	/* Set the phy in Gig loopback */
994*4882a593Smuzhiyun 	smsc75xx_mdio_write(dev->net, mii->phy_id, MII_BMCR, 0x4040);
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	/* Wait for the link up */
997*4882a593Smuzhiyun 	do {
998*4882a593Smuzhiyun 		link_up = smsc75xx_link_ok_nopm(dev);
999*4882a593Smuzhiyun 		usleep_range(10000, 20000);
1000*4882a593Smuzhiyun 		timeout++;
1001*4882a593Smuzhiyun 	} while ((!link_up) && (timeout < 1000));
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	if (timeout >= 1000) {
1004*4882a593Smuzhiyun 		netdev_warn(dev->net, "Timeout waiting for PHY link up\n");
1005*4882a593Smuzhiyun 		return -EIO;
1006*4882a593Smuzhiyun 	}
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* phy reset */
1009*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
1010*4882a593Smuzhiyun 	if (ret < 0) {
1011*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
1012*4882a593Smuzhiyun 		return ret;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	buf |= PMT_CTL_PHY_RST;
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
1018*4882a593Smuzhiyun 	if (ret < 0) {
1019*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write PMT_CTL: %d\n", ret);
1020*4882a593Smuzhiyun 		return ret;
1021*4882a593Smuzhiyun 	}
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	timeout = 0;
1024*4882a593Smuzhiyun 	do {
1025*4882a593Smuzhiyun 		usleep_range(10000, 20000);
1026*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
1027*4882a593Smuzhiyun 		if (ret < 0) {
1028*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n",
1029*4882a593Smuzhiyun 				    ret);
1030*4882a593Smuzhiyun 			return ret;
1031*4882a593Smuzhiyun 		}
1032*4882a593Smuzhiyun 		timeout++;
1033*4882a593Smuzhiyun 	} while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if (timeout >= 100) {
1036*4882a593Smuzhiyun 		netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
1037*4882a593Smuzhiyun 		return -EIO;
1038*4882a593Smuzhiyun 	}
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	return 0;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
smsc75xx_reset(struct usbnet * dev)1043*4882a593Smuzhiyun static int smsc75xx_reset(struct usbnet *dev)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1046*4882a593Smuzhiyun 	u32 buf;
1047*4882a593Smuzhiyun 	int ret = 0, timeout;
1048*4882a593Smuzhiyun 
1049*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "entering smsc75xx_reset\n");
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	ret = smsc75xx_wait_ready(dev, 0);
1052*4882a593Smuzhiyun 	if (ret < 0) {
1053*4882a593Smuzhiyun 		netdev_warn(dev->net, "device not ready in smsc75xx_reset\n");
1054*4882a593Smuzhiyun 		return ret;
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
1058*4882a593Smuzhiyun 	if (ret < 0) {
1059*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
1060*4882a593Smuzhiyun 		return ret;
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	buf |= HW_CFG_LRST;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, HW_CFG, buf);
1066*4882a593Smuzhiyun 	if (ret < 0) {
1067*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
1068*4882a593Smuzhiyun 		return ret;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	timeout = 0;
1072*4882a593Smuzhiyun 	do {
1073*4882a593Smuzhiyun 		msleep(10);
1074*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
1075*4882a593Smuzhiyun 		if (ret < 0) {
1076*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
1077*4882a593Smuzhiyun 			return ret;
1078*4882a593Smuzhiyun 		}
1079*4882a593Smuzhiyun 		timeout++;
1080*4882a593Smuzhiyun 	} while ((buf & HW_CFG_LRST) && (timeout < 100));
1081*4882a593Smuzhiyun 
1082*4882a593Smuzhiyun 	if (timeout >= 100) {
1083*4882a593Smuzhiyun 		netdev_warn(dev->net, "timeout on completion of Lite Reset\n");
1084*4882a593Smuzhiyun 		return -EIO;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "Lite reset complete, resetting PHY\n");
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
1090*4882a593Smuzhiyun 	if (ret < 0) {
1091*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
1092*4882a593Smuzhiyun 		return ret;
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	buf |= PMT_CTL_PHY_RST;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, PMT_CTL, buf);
1098*4882a593Smuzhiyun 	if (ret < 0) {
1099*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write PMT_CTL: %d\n", ret);
1100*4882a593Smuzhiyun 		return ret;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	timeout = 0;
1104*4882a593Smuzhiyun 	do {
1105*4882a593Smuzhiyun 		msleep(10);
1106*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, PMT_CTL, &buf);
1107*4882a593Smuzhiyun 		if (ret < 0) {
1108*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read PMT_CTL: %d\n", ret);
1109*4882a593Smuzhiyun 			return ret;
1110*4882a593Smuzhiyun 		}
1111*4882a593Smuzhiyun 		timeout++;
1112*4882a593Smuzhiyun 	} while ((buf & PMT_CTL_PHY_RST) && (timeout < 100));
1113*4882a593Smuzhiyun 
1114*4882a593Smuzhiyun 	if (timeout >= 100) {
1115*4882a593Smuzhiyun 		netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
1116*4882a593Smuzhiyun 		return -EIO;
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "PHY reset complete\n");
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun 	ret = smsc75xx_set_mac_address(dev);
1122*4882a593Smuzhiyun 	if (ret < 0) {
1123*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to set mac address\n");
1124*4882a593Smuzhiyun 		return ret;
1125*4882a593Smuzhiyun 	}
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
1128*4882a593Smuzhiyun 		  dev->net->dev_addr);
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
1131*4882a593Smuzhiyun 	if (ret < 0) {
1132*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
1133*4882a593Smuzhiyun 		return ret;
1134*4882a593Smuzhiyun 	}
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
1137*4882a593Smuzhiyun 		  buf);
1138*4882a593Smuzhiyun 
1139*4882a593Smuzhiyun 	buf |= HW_CFG_BIR;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, HW_CFG, buf);
1142*4882a593Smuzhiyun 	if (ret < 0) {
1143*4882a593Smuzhiyun 		netdev_warn(dev->net,  "Failed to write HW_CFG: %d\n", ret);
1144*4882a593Smuzhiyun 		return ret;
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
1148*4882a593Smuzhiyun 	if (ret < 0) {
1149*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
1150*4882a593Smuzhiyun 		return ret;
1151*4882a593Smuzhiyun 	}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG after writing HW_CFG_BIR: 0x%08x\n",
1154*4882a593Smuzhiyun 		  buf);
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 	if (!turbo_mode) {
1157*4882a593Smuzhiyun 		buf = 0;
1158*4882a593Smuzhiyun 		dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
1159*4882a593Smuzhiyun 	} else if (dev->udev->speed == USB_SPEED_HIGH) {
1160*4882a593Smuzhiyun 		buf = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
1161*4882a593Smuzhiyun 		dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
1162*4882a593Smuzhiyun 	} else {
1163*4882a593Smuzhiyun 		buf = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
1164*4882a593Smuzhiyun 		dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
1168*4882a593Smuzhiyun 		  (ulong)dev->rx_urb_size);
1169*4882a593Smuzhiyun 
1170*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, BURST_CAP, buf);
1171*4882a593Smuzhiyun 	if (ret < 0) {
1172*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write BURST_CAP: %d\n", ret);
1173*4882a593Smuzhiyun 		return ret;
1174*4882a593Smuzhiyun 	}
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, BURST_CAP, &buf);
1177*4882a593Smuzhiyun 	if (ret < 0) {
1178*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read BURST_CAP: %d\n", ret);
1179*4882a593Smuzhiyun 		return ret;
1180*4882a593Smuzhiyun 	}
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net,
1183*4882a593Smuzhiyun 		  "Read Value from BURST_CAP after writing: 0x%08x\n", buf);
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
1186*4882a593Smuzhiyun 	if (ret < 0) {
1187*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write BULK_IN_DLY: %d\n", ret);
1188*4882a593Smuzhiyun 		return ret;
1189*4882a593Smuzhiyun 	}
1190*4882a593Smuzhiyun 
1191*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, BULK_IN_DLY, &buf);
1192*4882a593Smuzhiyun 	if (ret < 0) {
1193*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read BULK_IN_DLY: %d\n", ret);
1194*4882a593Smuzhiyun 		return ret;
1195*4882a593Smuzhiyun 	}
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net,
1198*4882a593Smuzhiyun 		  "Read Value from BULK_IN_DLY after writing: 0x%08x\n", buf);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 	if (turbo_mode) {
1201*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
1202*4882a593Smuzhiyun 		if (ret < 0) {
1203*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
1204*4882a593Smuzhiyun 			return ret;
1205*4882a593Smuzhiyun 		}
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 		netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 		buf |= (HW_CFG_MEF | HW_CFG_BCE);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, HW_CFG, buf);
1212*4882a593Smuzhiyun 		if (ret < 0) {
1213*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to write HW_CFG: %d\n", ret);
1214*4882a593Smuzhiyun 			return ret;
1215*4882a593Smuzhiyun 		}
1216*4882a593Smuzhiyun 
1217*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, HW_CFG, &buf);
1218*4882a593Smuzhiyun 		if (ret < 0) {
1219*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read HW_CFG: %d\n", ret);
1220*4882a593Smuzhiyun 			return ret;
1221*4882a593Smuzhiyun 		}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 		netif_dbg(dev, ifup, dev->net, "HW_CFG: 0x%08x\n", buf);
1224*4882a593Smuzhiyun 	}
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	/* set FIFO sizes */
1227*4882a593Smuzhiyun 	buf = (MAX_RX_FIFO_SIZE - 512) / 512;
1228*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FCT_RX_FIFO_END, buf);
1229*4882a593Smuzhiyun 	if (ret < 0) {
1230*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write FCT_RX_FIFO_END: %d\n", ret);
1231*4882a593Smuzhiyun 		return ret;
1232*4882a593Smuzhiyun 	}
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "FCT_RX_FIFO_END set to 0x%08x\n", buf);
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	buf = (MAX_TX_FIFO_SIZE - 512) / 512;
1237*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FCT_TX_FIFO_END, buf);
1238*4882a593Smuzhiyun 	if (ret < 0) {
1239*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write FCT_TX_FIFO_END: %d\n", ret);
1240*4882a593Smuzhiyun 		return ret;
1241*4882a593Smuzhiyun 	}
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "FCT_TX_FIFO_END set to 0x%08x\n", buf);
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL);
1246*4882a593Smuzhiyun 	if (ret < 0) {
1247*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write INT_STS: %d\n", ret);
1248*4882a593Smuzhiyun 		return ret;
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, ID_REV, &buf);
1252*4882a593Smuzhiyun 	if (ret < 0) {
1253*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read ID_REV: %d\n", ret);
1254*4882a593Smuzhiyun 		return ret;
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", buf);
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, E2P_CMD, &buf);
1260*4882a593Smuzhiyun 	if (ret < 0) {
1261*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read E2P_CMD: %d\n", ret);
1262*4882a593Smuzhiyun 		return ret;
1263*4882a593Smuzhiyun 	}
1264*4882a593Smuzhiyun 
1265*4882a593Smuzhiyun 	/* only set default GPIO/LED settings if no EEPROM is detected */
1266*4882a593Smuzhiyun 	if (!(buf & E2P_CMD_LOADED)) {
1267*4882a593Smuzhiyun 		ret = smsc75xx_read_reg(dev, LED_GPIO_CFG, &buf);
1268*4882a593Smuzhiyun 		if (ret < 0) {
1269*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to read LED_GPIO_CFG: %d\n", ret);
1270*4882a593Smuzhiyun 			return ret;
1271*4882a593Smuzhiyun 		}
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 		buf &= ~(LED_GPIO_CFG_LED2_FUN_SEL | LED_GPIO_CFG_LED10_FUN_SEL);
1274*4882a593Smuzhiyun 		buf |= LED_GPIO_CFG_LEDGPIO_EN | LED_GPIO_CFG_LED2_FUN_SEL;
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		ret = smsc75xx_write_reg(dev, LED_GPIO_CFG, buf);
1277*4882a593Smuzhiyun 		if (ret < 0) {
1278*4882a593Smuzhiyun 			netdev_warn(dev->net, "Failed to write LED_GPIO_CFG: %d\n", ret);
1279*4882a593Smuzhiyun 			return ret;
1280*4882a593Smuzhiyun 		}
1281*4882a593Smuzhiyun 	}
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FLOW, 0);
1284*4882a593Smuzhiyun 	if (ret < 0) {
1285*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write FLOW: %d\n", ret);
1286*4882a593Smuzhiyun 		return ret;
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FCT_FLOW, 0);
1290*4882a593Smuzhiyun 	if (ret < 0) {
1291*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write FCT_FLOW: %d\n", ret);
1292*4882a593Smuzhiyun 		return ret;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun 	/* Don't need rfe_ctl_lock during initialisation */
1296*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
1297*4882a593Smuzhiyun 	if (ret < 0) {
1298*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read RFE_CTL: %d\n", ret);
1299*4882a593Smuzhiyun 		return ret;
1300*4882a593Smuzhiyun 	}
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	pdata->rfe_ctl |= RFE_CTL_AB | RFE_CTL_DPF;
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, RFE_CTL, pdata->rfe_ctl);
1305*4882a593Smuzhiyun 	if (ret < 0) {
1306*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write RFE_CTL: %d\n", ret);
1307*4882a593Smuzhiyun 		return ret;
1308*4882a593Smuzhiyun 	}
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, RFE_CTL, &pdata->rfe_ctl);
1311*4882a593Smuzhiyun 	if (ret < 0) {
1312*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read RFE_CTL: %d\n", ret);
1313*4882a593Smuzhiyun 		return ret;
1314*4882a593Smuzhiyun 	}
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "RFE_CTL set to 0x%08x\n",
1317*4882a593Smuzhiyun 		  pdata->rfe_ctl);
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 	/* Enable or disable checksum offload engines */
1320*4882a593Smuzhiyun 	smsc75xx_set_features(dev->net, dev->net->features);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	smsc75xx_set_multicast(dev->net);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	ret = smsc75xx_phy_initialize(dev);
1325*4882a593Smuzhiyun 	if (ret < 0) {
1326*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to initialize PHY: %d\n", ret);
1327*4882a593Smuzhiyun 		return ret;
1328*4882a593Smuzhiyun 	}
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, INT_EP_CTL, &buf);
1331*4882a593Smuzhiyun 	if (ret < 0) {
1332*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read INT_EP_CTL: %d\n", ret);
1333*4882a593Smuzhiyun 		return ret;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/* enable PHY interrupts */
1337*4882a593Smuzhiyun 	buf |= INT_ENP_PHY_INT;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, INT_EP_CTL, buf);
1340*4882a593Smuzhiyun 	if (ret < 0) {
1341*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write INT_EP_CTL: %d\n", ret);
1342*4882a593Smuzhiyun 		return ret;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	/* allow mac to detect speed and duplex from phy */
1346*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, MAC_CR, &buf);
1347*4882a593Smuzhiyun 	if (ret < 0) {
1348*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read MAC_CR: %d\n", ret);
1349*4882a593Smuzhiyun 		return ret;
1350*4882a593Smuzhiyun 	}
1351*4882a593Smuzhiyun 
1352*4882a593Smuzhiyun 	buf |= (MAC_CR_ADD | MAC_CR_ASD);
1353*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, MAC_CR, buf);
1354*4882a593Smuzhiyun 	if (ret < 0) {
1355*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write MAC_CR: %d\n", ret);
1356*4882a593Smuzhiyun 		return ret;
1357*4882a593Smuzhiyun 	}
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, MAC_TX, &buf);
1360*4882a593Smuzhiyun 	if (ret < 0) {
1361*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read MAC_TX: %d\n", ret);
1362*4882a593Smuzhiyun 		return ret;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	buf |= MAC_TX_TXEN;
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, MAC_TX, buf);
1368*4882a593Smuzhiyun 	if (ret < 0) {
1369*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write MAC_TX: %d\n", ret);
1370*4882a593Smuzhiyun 		return ret;
1371*4882a593Smuzhiyun 	}
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "MAC_TX set to 0x%08x\n", buf);
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, FCT_TX_CTL, &buf);
1376*4882a593Smuzhiyun 	if (ret < 0) {
1377*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read FCT_TX_CTL: %d\n", ret);
1378*4882a593Smuzhiyun 		return ret;
1379*4882a593Smuzhiyun 	}
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	buf |= FCT_TX_CTL_EN;
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FCT_TX_CTL, buf);
1384*4882a593Smuzhiyun 	if (ret < 0) {
1385*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write FCT_TX_CTL: %d\n", ret);
1386*4882a593Smuzhiyun 		return ret;
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "FCT_TX_CTL set to 0x%08x\n", buf);
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	ret = smsc75xx_set_rx_max_frame_length(dev, dev->net->mtu + ETH_HLEN);
1392*4882a593Smuzhiyun 	if (ret < 0) {
1393*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to set max rx frame length\n");
1394*4882a593Smuzhiyun 		return ret;
1395*4882a593Smuzhiyun 	}
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, MAC_RX, &buf);
1398*4882a593Smuzhiyun 	if (ret < 0) {
1399*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read MAC_RX: %d\n", ret);
1400*4882a593Smuzhiyun 		return ret;
1401*4882a593Smuzhiyun 	}
1402*4882a593Smuzhiyun 
1403*4882a593Smuzhiyun 	buf |= MAC_RX_RXEN;
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, MAC_RX, buf);
1406*4882a593Smuzhiyun 	if (ret < 0) {
1407*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
1408*4882a593Smuzhiyun 		return ret;
1409*4882a593Smuzhiyun 	}
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "MAC_RX set to 0x%08x\n", buf);
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	ret = smsc75xx_read_reg(dev, FCT_RX_CTL, &buf);
1414*4882a593Smuzhiyun 	if (ret < 0) {
1415*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read FCT_RX_CTL: %d\n", ret);
1416*4882a593Smuzhiyun 		return ret;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	buf |= FCT_RX_CTL_EN;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, FCT_RX_CTL, buf);
1422*4882a593Smuzhiyun 	if (ret < 0) {
1423*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write FCT_RX_CTL: %d\n", ret);
1424*4882a593Smuzhiyun 		return ret;
1425*4882a593Smuzhiyun 	}
1426*4882a593Smuzhiyun 
1427*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "FCT_RX_CTL set to 0x%08x\n", buf);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	netif_dbg(dev, ifup, dev->net, "smsc75xx_reset, return 0\n");
1430*4882a593Smuzhiyun 	return 0;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun static const struct net_device_ops smsc75xx_netdev_ops = {
1434*4882a593Smuzhiyun 	.ndo_open		= usbnet_open,
1435*4882a593Smuzhiyun 	.ndo_stop		= usbnet_stop,
1436*4882a593Smuzhiyun 	.ndo_start_xmit		= usbnet_start_xmit,
1437*4882a593Smuzhiyun 	.ndo_tx_timeout		= usbnet_tx_timeout,
1438*4882a593Smuzhiyun 	.ndo_get_stats64	= usbnet_get_stats64,
1439*4882a593Smuzhiyun 	.ndo_change_mtu		= smsc75xx_change_mtu,
1440*4882a593Smuzhiyun 	.ndo_set_mac_address 	= eth_mac_addr,
1441*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1442*4882a593Smuzhiyun 	.ndo_do_ioctl 		= smsc75xx_ioctl,
1443*4882a593Smuzhiyun 	.ndo_set_rx_mode	= smsc75xx_set_multicast,
1444*4882a593Smuzhiyun 	.ndo_set_features	= smsc75xx_set_features,
1445*4882a593Smuzhiyun };
1446*4882a593Smuzhiyun 
smsc75xx_bind(struct usbnet * dev,struct usb_interface * intf)1447*4882a593Smuzhiyun static int smsc75xx_bind(struct usbnet *dev, struct usb_interface *intf)
1448*4882a593Smuzhiyun {
1449*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = NULL;
1450*4882a593Smuzhiyun 	int ret;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	ret = usbnet_get_endpoints(dev, intf);
1455*4882a593Smuzhiyun 	if (ret < 0) {
1456*4882a593Smuzhiyun 		netdev_warn(dev->net, "usbnet_get_endpoints failed: %d\n", ret);
1457*4882a593Smuzhiyun 		return ret;
1458*4882a593Smuzhiyun 	}
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 	dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc75xx_priv),
1461*4882a593Smuzhiyun 					      GFP_KERNEL);
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	pdata = (struct smsc75xx_priv *)(dev->data[0]);
1464*4882a593Smuzhiyun 	if (!pdata)
1465*4882a593Smuzhiyun 		return -ENOMEM;
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	pdata->dev = dev;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	spin_lock_init(&pdata->rfe_ctl_lock);
1470*4882a593Smuzhiyun 	mutex_init(&pdata->dataport_mutex);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	INIT_WORK(&pdata->set_multicast, smsc75xx_deferred_multicast_write);
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	if (DEFAULT_TX_CSUM_ENABLE)
1475*4882a593Smuzhiyun 		dev->net->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	if (DEFAULT_RX_CSUM_ENABLE)
1478*4882a593Smuzhiyun 		dev->net->features |= NETIF_F_RXCSUM;
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	dev->net->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
1481*4882a593Smuzhiyun 				NETIF_F_RXCSUM;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	ret = smsc75xx_wait_ready(dev, 0);
1484*4882a593Smuzhiyun 	if (ret < 0) {
1485*4882a593Smuzhiyun 		netdev_warn(dev->net, "device not ready in smsc75xx_bind\n");
1486*4882a593Smuzhiyun 		goto free_pdata;
1487*4882a593Smuzhiyun 	}
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	smsc75xx_init_mac_address(dev);
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	/* Init all registers */
1492*4882a593Smuzhiyun 	ret = smsc75xx_reset(dev);
1493*4882a593Smuzhiyun 	if (ret < 0) {
1494*4882a593Smuzhiyun 		netdev_warn(dev->net, "smsc75xx_reset error %d\n", ret);
1495*4882a593Smuzhiyun 		goto cancel_work;
1496*4882a593Smuzhiyun 	}
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	dev->net->netdev_ops = &smsc75xx_netdev_ops;
1499*4882a593Smuzhiyun 	dev->net->ethtool_ops = &smsc75xx_ethtool_ops;
1500*4882a593Smuzhiyun 	dev->net->flags |= IFF_MULTICAST;
1501*4882a593Smuzhiyun 	dev->net->hard_header_len += SMSC75XX_TX_OVERHEAD;
1502*4882a593Smuzhiyun 	dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
1503*4882a593Smuzhiyun 	dev->net->max_mtu = MAX_SINGLE_PACKET_SIZE;
1504*4882a593Smuzhiyun 	return 0;
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun cancel_work:
1507*4882a593Smuzhiyun 	cancel_work_sync(&pdata->set_multicast);
1508*4882a593Smuzhiyun free_pdata:
1509*4882a593Smuzhiyun 	kfree(pdata);
1510*4882a593Smuzhiyun 	dev->data[0] = 0;
1511*4882a593Smuzhiyun 	return ret;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
smsc75xx_unbind(struct usbnet * dev,struct usb_interface * intf)1514*4882a593Smuzhiyun static void smsc75xx_unbind(struct usbnet *dev, struct usb_interface *intf)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1517*4882a593Smuzhiyun 	if (pdata) {
1518*4882a593Smuzhiyun 		cancel_work_sync(&pdata->set_multicast);
1519*4882a593Smuzhiyun 		netif_dbg(dev, ifdown, dev->net, "free pdata\n");
1520*4882a593Smuzhiyun 		kfree(pdata);
1521*4882a593Smuzhiyun 		dev->data[0] = 0;
1522*4882a593Smuzhiyun 	}
1523*4882a593Smuzhiyun }
1524*4882a593Smuzhiyun 
smsc_crc(const u8 * buffer,size_t len)1525*4882a593Smuzhiyun static u16 smsc_crc(const u8 *buffer, size_t len)
1526*4882a593Smuzhiyun {
1527*4882a593Smuzhiyun 	return bitrev16(crc16(0xFFFF, buffer, len));
1528*4882a593Smuzhiyun }
1529*4882a593Smuzhiyun 
smsc75xx_write_wuff(struct usbnet * dev,int filter,u32 wuf_cfg,u32 wuf_mask1)1530*4882a593Smuzhiyun static int smsc75xx_write_wuff(struct usbnet *dev, int filter, u32 wuf_cfg,
1531*4882a593Smuzhiyun 			       u32 wuf_mask1)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun 	int cfg_base = WUF_CFGX + filter * 4;
1534*4882a593Smuzhiyun 	int mask_base = WUF_MASKX + filter * 16;
1535*4882a593Smuzhiyun 	int ret;
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, cfg_base, wuf_cfg);
1538*4882a593Smuzhiyun 	if (ret < 0) {
1539*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing WUF_CFGX\n");
1540*4882a593Smuzhiyun 		return ret;
1541*4882a593Smuzhiyun 	}
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, mask_base, wuf_mask1);
1544*4882a593Smuzhiyun 	if (ret < 0) {
1545*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing WUF_MASKX\n");
1546*4882a593Smuzhiyun 		return ret;
1547*4882a593Smuzhiyun 	}
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, mask_base + 4, 0);
1550*4882a593Smuzhiyun 	if (ret < 0) {
1551*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing WUF_MASKX\n");
1552*4882a593Smuzhiyun 		return ret;
1553*4882a593Smuzhiyun 	}
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, mask_base + 8, 0);
1556*4882a593Smuzhiyun 	if (ret < 0) {
1557*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing WUF_MASKX\n");
1558*4882a593Smuzhiyun 		return ret;
1559*4882a593Smuzhiyun 	}
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	ret = smsc75xx_write_reg(dev, mask_base + 12, 0);
1562*4882a593Smuzhiyun 	if (ret < 0) {
1563*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing WUF_MASKX\n");
1564*4882a593Smuzhiyun 		return ret;
1565*4882a593Smuzhiyun 	}
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	return 0;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
smsc75xx_enter_suspend0(struct usbnet * dev)1570*4882a593Smuzhiyun static int smsc75xx_enter_suspend0(struct usbnet *dev)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1573*4882a593Smuzhiyun 	u32 val;
1574*4882a593Smuzhiyun 	int ret;
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
1577*4882a593Smuzhiyun 	if (ret < 0) {
1578*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PMT_CTL\n");
1579*4882a593Smuzhiyun 		return ret;
1580*4882a593Smuzhiyun 	}
1581*4882a593Smuzhiyun 
1582*4882a593Smuzhiyun 	val &= (~(PMT_CTL_SUS_MODE | PMT_CTL_PHY_RST));
1583*4882a593Smuzhiyun 	val |= PMT_CTL_SUS_MODE_0 | PMT_CTL_WOL_EN | PMT_CTL_WUPS;
1584*4882a593Smuzhiyun 
1585*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1586*4882a593Smuzhiyun 	if (ret < 0) {
1587*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing PMT_CTL\n");
1588*4882a593Smuzhiyun 		return ret;
1589*4882a593Smuzhiyun 	}
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	pdata->suspend_flags |= SUSPEND_SUSPEND0;
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	return 0;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun 
smsc75xx_enter_suspend1(struct usbnet * dev)1596*4882a593Smuzhiyun static int smsc75xx_enter_suspend1(struct usbnet *dev)
1597*4882a593Smuzhiyun {
1598*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1599*4882a593Smuzhiyun 	u32 val;
1600*4882a593Smuzhiyun 	int ret;
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
1603*4882a593Smuzhiyun 	if (ret < 0) {
1604*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PMT_CTL\n");
1605*4882a593Smuzhiyun 		return ret;
1606*4882a593Smuzhiyun 	}
1607*4882a593Smuzhiyun 
1608*4882a593Smuzhiyun 	val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
1609*4882a593Smuzhiyun 	val |= PMT_CTL_SUS_MODE_1;
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1612*4882a593Smuzhiyun 	if (ret < 0) {
1613*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing PMT_CTL\n");
1614*4882a593Smuzhiyun 		return ret;
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/* clear wol status, enable energy detection */
1618*4882a593Smuzhiyun 	val &= ~PMT_CTL_WUPS;
1619*4882a593Smuzhiyun 	val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
1620*4882a593Smuzhiyun 
1621*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1622*4882a593Smuzhiyun 	if (ret < 0) {
1623*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing PMT_CTL\n");
1624*4882a593Smuzhiyun 		return ret;
1625*4882a593Smuzhiyun 	}
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	pdata->suspend_flags |= SUSPEND_SUSPEND1;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	return 0;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
smsc75xx_enter_suspend2(struct usbnet * dev)1632*4882a593Smuzhiyun static int smsc75xx_enter_suspend2(struct usbnet *dev)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1635*4882a593Smuzhiyun 	u32 val;
1636*4882a593Smuzhiyun 	int ret;
1637*4882a593Smuzhiyun 
1638*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
1639*4882a593Smuzhiyun 	if (ret < 0) {
1640*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PMT_CTL\n");
1641*4882a593Smuzhiyun 		return ret;
1642*4882a593Smuzhiyun 	}
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
1645*4882a593Smuzhiyun 	val |= PMT_CTL_SUS_MODE_2;
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1648*4882a593Smuzhiyun 	if (ret < 0) {
1649*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing PMT_CTL\n");
1650*4882a593Smuzhiyun 		return ret;
1651*4882a593Smuzhiyun 	}
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	pdata->suspend_flags |= SUSPEND_SUSPEND2;
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	return 0;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun 
smsc75xx_enter_suspend3(struct usbnet * dev)1658*4882a593Smuzhiyun static int smsc75xx_enter_suspend3(struct usbnet *dev)
1659*4882a593Smuzhiyun {
1660*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1661*4882a593Smuzhiyun 	u32 val;
1662*4882a593Smuzhiyun 	int ret;
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, FCT_RX_CTL, &val);
1665*4882a593Smuzhiyun 	if (ret < 0) {
1666*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading FCT_RX_CTL\n");
1667*4882a593Smuzhiyun 		return ret;
1668*4882a593Smuzhiyun 	}
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	if (val & FCT_RX_CTL_RXUSED) {
1671*4882a593Smuzhiyun 		netdev_dbg(dev->net, "rx fifo not empty in autosuspend\n");
1672*4882a593Smuzhiyun 		return -EBUSY;
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
1676*4882a593Smuzhiyun 	if (ret < 0) {
1677*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PMT_CTL\n");
1678*4882a593Smuzhiyun 		return ret;
1679*4882a593Smuzhiyun 	}
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	val &= ~(PMT_CTL_SUS_MODE | PMT_CTL_WUPS | PMT_CTL_PHY_RST);
1682*4882a593Smuzhiyun 	val |= PMT_CTL_SUS_MODE_3 | PMT_CTL_RES_CLR_WKP_EN;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1685*4882a593Smuzhiyun 	if (ret < 0) {
1686*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing PMT_CTL\n");
1687*4882a593Smuzhiyun 		return ret;
1688*4882a593Smuzhiyun 	}
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 	/* clear wol status */
1691*4882a593Smuzhiyun 	val &= ~PMT_CTL_WUPS;
1692*4882a593Smuzhiyun 	val |= PMT_CTL_WUPS_WOL;
1693*4882a593Smuzhiyun 
1694*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1695*4882a593Smuzhiyun 	if (ret < 0) {
1696*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing PMT_CTL\n");
1697*4882a593Smuzhiyun 		return ret;
1698*4882a593Smuzhiyun 	}
1699*4882a593Smuzhiyun 
1700*4882a593Smuzhiyun 	pdata->suspend_flags |= SUSPEND_SUSPEND3;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	return 0;
1703*4882a593Smuzhiyun }
1704*4882a593Smuzhiyun 
smsc75xx_enable_phy_wakeup_interrupts(struct usbnet * dev,u16 mask)1705*4882a593Smuzhiyun static int smsc75xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
1706*4882a593Smuzhiyun {
1707*4882a593Smuzhiyun 	struct mii_if_info *mii = &dev->mii;
1708*4882a593Smuzhiyun 	int ret;
1709*4882a593Smuzhiyun 
1710*4882a593Smuzhiyun 	netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	/* read to clear */
1713*4882a593Smuzhiyun 	ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
1714*4882a593Smuzhiyun 	if (ret < 0) {
1715*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PHY_INT_SRC\n");
1716*4882a593Smuzhiyun 		return ret;
1717*4882a593Smuzhiyun 	}
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	/* enable interrupt source */
1720*4882a593Smuzhiyun 	ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
1721*4882a593Smuzhiyun 	if (ret < 0) {
1722*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading PHY_INT_MASK\n");
1723*4882a593Smuzhiyun 		return ret;
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	ret |= mask;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	smsc75xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
1729*4882a593Smuzhiyun 
1730*4882a593Smuzhiyun 	return 0;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
smsc75xx_link_ok_nopm(struct usbnet * dev)1733*4882a593Smuzhiyun static int smsc75xx_link_ok_nopm(struct usbnet *dev)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	struct mii_if_info *mii = &dev->mii;
1736*4882a593Smuzhiyun 	int ret;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	/* first, a dummy read, needed to latch some MII phys */
1739*4882a593Smuzhiyun 	ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
1740*4882a593Smuzhiyun 	if (ret < 0) {
1741*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading MII_BMSR\n");
1742*4882a593Smuzhiyun 		return ret;
1743*4882a593Smuzhiyun 	}
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
1746*4882a593Smuzhiyun 	if (ret < 0) {
1747*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading MII_BMSR\n");
1748*4882a593Smuzhiyun 		return ret;
1749*4882a593Smuzhiyun 	}
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	return !!(ret & BMSR_LSTATUS);
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun 
smsc75xx_autosuspend(struct usbnet * dev,u32 link_up)1754*4882a593Smuzhiyun static int smsc75xx_autosuspend(struct usbnet *dev, u32 link_up)
1755*4882a593Smuzhiyun {
1756*4882a593Smuzhiyun 	int ret;
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	if (!netif_running(dev->net)) {
1759*4882a593Smuzhiyun 		/* interface is ifconfig down so fully power down hw */
1760*4882a593Smuzhiyun 		netdev_dbg(dev->net, "autosuspend entering SUSPEND2\n");
1761*4882a593Smuzhiyun 		return smsc75xx_enter_suspend2(dev);
1762*4882a593Smuzhiyun 	}
1763*4882a593Smuzhiyun 
1764*4882a593Smuzhiyun 	if (!link_up) {
1765*4882a593Smuzhiyun 		/* link is down so enter EDPD mode */
1766*4882a593Smuzhiyun 		netdev_dbg(dev->net, "autosuspend entering SUSPEND1\n");
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 		/* enable PHY wakeup events for if cable is attached */
1769*4882a593Smuzhiyun 		ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
1770*4882a593Smuzhiyun 			PHY_INT_MASK_ANEG_COMP);
1771*4882a593Smuzhiyun 		if (ret < 0) {
1772*4882a593Smuzhiyun 			netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
1773*4882a593Smuzhiyun 			return ret;
1774*4882a593Smuzhiyun 		}
1775*4882a593Smuzhiyun 
1776*4882a593Smuzhiyun 		netdev_info(dev->net, "entering SUSPEND1 mode\n");
1777*4882a593Smuzhiyun 		return smsc75xx_enter_suspend1(dev);
1778*4882a593Smuzhiyun 	}
1779*4882a593Smuzhiyun 
1780*4882a593Smuzhiyun 	/* enable PHY wakeup events so we remote wakeup if cable is pulled */
1781*4882a593Smuzhiyun 	ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
1782*4882a593Smuzhiyun 		PHY_INT_MASK_LINK_DOWN);
1783*4882a593Smuzhiyun 	if (ret < 0) {
1784*4882a593Smuzhiyun 		netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
1785*4882a593Smuzhiyun 		return ret;
1786*4882a593Smuzhiyun 	}
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	netdev_dbg(dev->net, "autosuspend entering SUSPEND3\n");
1789*4882a593Smuzhiyun 	return smsc75xx_enter_suspend3(dev);
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun 
smsc75xx_suspend(struct usb_interface * intf,pm_message_t message)1792*4882a593Smuzhiyun static int smsc75xx_suspend(struct usb_interface *intf, pm_message_t message)
1793*4882a593Smuzhiyun {
1794*4882a593Smuzhiyun 	struct usbnet *dev = usb_get_intfdata(intf);
1795*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
1796*4882a593Smuzhiyun 	u32 val, link_up;
1797*4882a593Smuzhiyun 	int ret;
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	ret = usbnet_suspend(intf, message);
1800*4882a593Smuzhiyun 	if (ret < 0) {
1801*4882a593Smuzhiyun 		netdev_warn(dev->net, "usbnet_suspend error\n");
1802*4882a593Smuzhiyun 		return ret;
1803*4882a593Smuzhiyun 	}
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	if (pdata->suspend_flags) {
1806*4882a593Smuzhiyun 		netdev_warn(dev->net, "error during last resume\n");
1807*4882a593Smuzhiyun 		pdata->suspend_flags = 0;
1808*4882a593Smuzhiyun 	}
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	/* determine if link is up using only _nopm functions */
1811*4882a593Smuzhiyun 	link_up = smsc75xx_link_ok_nopm(dev);
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	if (message.event == PM_EVENT_AUTO_SUSPEND) {
1814*4882a593Smuzhiyun 		ret = smsc75xx_autosuspend(dev, link_up);
1815*4882a593Smuzhiyun 		goto done;
1816*4882a593Smuzhiyun 	}
1817*4882a593Smuzhiyun 
1818*4882a593Smuzhiyun 	/* if we get this far we're not autosuspending */
1819*4882a593Smuzhiyun 	/* if no wol options set, or if link is down and we're not waking on
1820*4882a593Smuzhiyun 	 * PHY activity, enter lowest power SUSPEND2 mode
1821*4882a593Smuzhiyun 	 */
1822*4882a593Smuzhiyun 	if (!(pdata->wolopts & SUPPORTED_WAKE) ||
1823*4882a593Smuzhiyun 		!(link_up || (pdata->wolopts & WAKE_PHY))) {
1824*4882a593Smuzhiyun 		netdev_info(dev->net, "entering SUSPEND2 mode\n");
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 		/* disable energy detect (link up) & wake up events */
1827*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
1828*4882a593Smuzhiyun 		if (ret < 0) {
1829*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
1830*4882a593Smuzhiyun 			goto done;
1831*4882a593Smuzhiyun 		}
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 		val &= ~(WUCSR_MPEN | WUCSR_WUEN);
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
1836*4882a593Smuzhiyun 		if (ret < 0) {
1837*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
1838*4882a593Smuzhiyun 			goto done;
1839*4882a593Smuzhiyun 		}
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
1842*4882a593Smuzhiyun 		if (ret < 0) {
1843*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading PMT_CTL\n");
1844*4882a593Smuzhiyun 			goto done;
1845*4882a593Smuzhiyun 		}
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 		val &= ~(PMT_CTL_ED_EN | PMT_CTL_WOL_EN);
1848*4882a593Smuzhiyun 
1849*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
1850*4882a593Smuzhiyun 		if (ret < 0) {
1851*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing PMT_CTL\n");
1852*4882a593Smuzhiyun 			goto done;
1853*4882a593Smuzhiyun 		}
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 		ret = smsc75xx_enter_suspend2(dev);
1856*4882a593Smuzhiyun 		goto done;
1857*4882a593Smuzhiyun 	}
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	if (pdata->wolopts & WAKE_PHY) {
1860*4882a593Smuzhiyun 		ret = smsc75xx_enable_phy_wakeup_interrupts(dev,
1861*4882a593Smuzhiyun 			(PHY_INT_MASK_ANEG_COMP | PHY_INT_MASK_LINK_DOWN));
1862*4882a593Smuzhiyun 		if (ret < 0) {
1863*4882a593Smuzhiyun 			netdev_warn(dev->net, "error enabling PHY wakeup ints\n");
1864*4882a593Smuzhiyun 			goto done;
1865*4882a593Smuzhiyun 		}
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 		/* if link is down then configure EDPD and enter SUSPEND1,
1868*4882a593Smuzhiyun 		 * otherwise enter SUSPEND0 below
1869*4882a593Smuzhiyun 		 */
1870*4882a593Smuzhiyun 		if (!link_up) {
1871*4882a593Smuzhiyun 			struct mii_if_info *mii = &dev->mii;
1872*4882a593Smuzhiyun 			netdev_info(dev->net, "entering SUSPEND1 mode\n");
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 			/* enable energy detect power-down mode */
1875*4882a593Smuzhiyun 			ret = smsc75xx_mdio_read_nopm(dev->net, mii->phy_id,
1876*4882a593Smuzhiyun 				PHY_MODE_CTRL_STS);
1877*4882a593Smuzhiyun 			if (ret < 0) {
1878*4882a593Smuzhiyun 				netdev_warn(dev->net, "Error reading PHY_MODE_CTRL_STS\n");
1879*4882a593Smuzhiyun 				goto done;
1880*4882a593Smuzhiyun 			}
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun 			ret |= MODE_CTRL_STS_EDPWRDOWN;
1883*4882a593Smuzhiyun 
1884*4882a593Smuzhiyun 			smsc75xx_mdio_write_nopm(dev->net, mii->phy_id,
1885*4882a593Smuzhiyun 				PHY_MODE_CTRL_STS, ret);
1886*4882a593Smuzhiyun 
1887*4882a593Smuzhiyun 			/* enter SUSPEND1 mode */
1888*4882a593Smuzhiyun 			ret = smsc75xx_enter_suspend1(dev);
1889*4882a593Smuzhiyun 			goto done;
1890*4882a593Smuzhiyun 		}
1891*4882a593Smuzhiyun 	}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	if (pdata->wolopts & (WAKE_MCAST | WAKE_ARP)) {
1894*4882a593Smuzhiyun 		int i, filter = 0;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 		/* disable all filters */
1897*4882a593Smuzhiyun 		for (i = 0; i < WUF_NUM; i++) {
1898*4882a593Smuzhiyun 			ret = smsc75xx_write_reg_nopm(dev, WUF_CFGX + i * 4, 0);
1899*4882a593Smuzhiyun 			if (ret < 0) {
1900*4882a593Smuzhiyun 				netdev_warn(dev->net, "Error writing WUF_CFGX\n");
1901*4882a593Smuzhiyun 				goto done;
1902*4882a593Smuzhiyun 			}
1903*4882a593Smuzhiyun 		}
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 		if (pdata->wolopts & WAKE_MCAST) {
1906*4882a593Smuzhiyun 			const u8 mcast[] = {0x01, 0x00, 0x5E};
1907*4882a593Smuzhiyun 			netdev_info(dev->net, "enabling multicast detection\n");
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 			val = WUF_CFGX_EN | WUF_CFGX_ATYPE_MULTICAST
1910*4882a593Smuzhiyun 				| smsc_crc(mcast, 3);
1911*4882a593Smuzhiyun 			ret = smsc75xx_write_wuff(dev, filter++, val, 0x0007);
1912*4882a593Smuzhiyun 			if (ret < 0) {
1913*4882a593Smuzhiyun 				netdev_warn(dev->net, "Error writing wakeup filter\n");
1914*4882a593Smuzhiyun 				goto done;
1915*4882a593Smuzhiyun 			}
1916*4882a593Smuzhiyun 		}
1917*4882a593Smuzhiyun 
1918*4882a593Smuzhiyun 		if (pdata->wolopts & WAKE_ARP) {
1919*4882a593Smuzhiyun 			const u8 arp[] = {0x08, 0x06};
1920*4882a593Smuzhiyun 			netdev_info(dev->net, "enabling ARP detection\n");
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 			val = WUF_CFGX_EN | WUF_CFGX_ATYPE_ALL | (0x0C << 16)
1923*4882a593Smuzhiyun 				| smsc_crc(arp, 2);
1924*4882a593Smuzhiyun 			ret = smsc75xx_write_wuff(dev, filter++, val, 0x0003);
1925*4882a593Smuzhiyun 			if (ret < 0) {
1926*4882a593Smuzhiyun 				netdev_warn(dev->net, "Error writing wakeup filter\n");
1927*4882a593Smuzhiyun 				goto done;
1928*4882a593Smuzhiyun 			}
1929*4882a593Smuzhiyun 		}
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 		/* clear any pending pattern match packet status */
1932*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
1933*4882a593Smuzhiyun 		if (ret < 0) {
1934*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
1935*4882a593Smuzhiyun 			goto done;
1936*4882a593Smuzhiyun 		}
1937*4882a593Smuzhiyun 
1938*4882a593Smuzhiyun 		val |= WUCSR_WUFR;
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
1941*4882a593Smuzhiyun 		if (ret < 0) {
1942*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
1943*4882a593Smuzhiyun 			goto done;
1944*4882a593Smuzhiyun 		}
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 		netdev_info(dev->net, "enabling packet match detection\n");
1947*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
1948*4882a593Smuzhiyun 		if (ret < 0) {
1949*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
1950*4882a593Smuzhiyun 			goto done;
1951*4882a593Smuzhiyun 		}
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 		val |= WUCSR_WUEN;
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
1956*4882a593Smuzhiyun 		if (ret < 0) {
1957*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
1958*4882a593Smuzhiyun 			goto done;
1959*4882a593Smuzhiyun 		}
1960*4882a593Smuzhiyun 	} else {
1961*4882a593Smuzhiyun 		netdev_info(dev->net, "disabling packet match detection\n");
1962*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
1963*4882a593Smuzhiyun 		if (ret < 0) {
1964*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
1965*4882a593Smuzhiyun 			goto done;
1966*4882a593Smuzhiyun 		}
1967*4882a593Smuzhiyun 
1968*4882a593Smuzhiyun 		val &= ~WUCSR_WUEN;
1969*4882a593Smuzhiyun 
1970*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
1971*4882a593Smuzhiyun 		if (ret < 0) {
1972*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
1973*4882a593Smuzhiyun 			goto done;
1974*4882a593Smuzhiyun 		}
1975*4882a593Smuzhiyun 	}
1976*4882a593Smuzhiyun 
1977*4882a593Smuzhiyun 	/* disable magic, bcast & unicast wakeup sources */
1978*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
1979*4882a593Smuzhiyun 	if (ret < 0) {
1980*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error reading WUCSR\n");
1981*4882a593Smuzhiyun 		goto done;
1982*4882a593Smuzhiyun 	}
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	val &= ~(WUCSR_MPEN | WUCSR_BCST_EN | WUCSR_PFDA_EN);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
1987*4882a593Smuzhiyun 	if (ret < 0) {
1988*4882a593Smuzhiyun 		netdev_warn(dev->net, "Error writing WUCSR\n");
1989*4882a593Smuzhiyun 		goto done;
1990*4882a593Smuzhiyun 	}
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	if (pdata->wolopts & WAKE_PHY) {
1993*4882a593Smuzhiyun 		netdev_info(dev->net, "enabling PHY wakeup\n");
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
1996*4882a593Smuzhiyun 		if (ret < 0) {
1997*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading PMT_CTL\n");
1998*4882a593Smuzhiyun 			goto done;
1999*4882a593Smuzhiyun 		}
2000*4882a593Smuzhiyun 
2001*4882a593Smuzhiyun 		/* clear wol status, enable energy detection */
2002*4882a593Smuzhiyun 		val &= ~PMT_CTL_WUPS;
2003*4882a593Smuzhiyun 		val |= (PMT_CTL_WUPS_ED | PMT_CTL_ED_EN);
2004*4882a593Smuzhiyun 
2005*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
2006*4882a593Smuzhiyun 		if (ret < 0) {
2007*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing PMT_CTL\n");
2008*4882a593Smuzhiyun 			goto done;
2009*4882a593Smuzhiyun 		}
2010*4882a593Smuzhiyun 	}
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	if (pdata->wolopts & WAKE_MAGIC) {
2013*4882a593Smuzhiyun 		netdev_info(dev->net, "enabling magic packet wakeup\n");
2014*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
2015*4882a593Smuzhiyun 		if (ret < 0) {
2016*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
2017*4882a593Smuzhiyun 			goto done;
2018*4882a593Smuzhiyun 		}
2019*4882a593Smuzhiyun 
2020*4882a593Smuzhiyun 		/* clear any pending magic packet status */
2021*4882a593Smuzhiyun 		val |= WUCSR_MPR | WUCSR_MPEN;
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
2024*4882a593Smuzhiyun 		if (ret < 0) {
2025*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
2026*4882a593Smuzhiyun 			goto done;
2027*4882a593Smuzhiyun 		}
2028*4882a593Smuzhiyun 	}
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun 	if (pdata->wolopts & WAKE_BCAST) {
2031*4882a593Smuzhiyun 		netdev_info(dev->net, "enabling broadcast detection\n");
2032*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
2033*4882a593Smuzhiyun 		if (ret < 0) {
2034*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
2035*4882a593Smuzhiyun 			goto done;
2036*4882a593Smuzhiyun 		}
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 		val |= WUCSR_BCAST_FR | WUCSR_BCST_EN;
2039*4882a593Smuzhiyun 
2040*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
2041*4882a593Smuzhiyun 		if (ret < 0) {
2042*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
2043*4882a593Smuzhiyun 			goto done;
2044*4882a593Smuzhiyun 		}
2045*4882a593Smuzhiyun 	}
2046*4882a593Smuzhiyun 
2047*4882a593Smuzhiyun 	if (pdata->wolopts & WAKE_UCAST) {
2048*4882a593Smuzhiyun 		netdev_info(dev->net, "enabling unicast detection\n");
2049*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
2050*4882a593Smuzhiyun 		if (ret < 0) {
2051*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
2052*4882a593Smuzhiyun 			goto done;
2053*4882a593Smuzhiyun 		}
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 		val |= WUCSR_WUFR | WUCSR_PFDA_EN;
2056*4882a593Smuzhiyun 
2057*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
2058*4882a593Smuzhiyun 		if (ret < 0) {
2059*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
2060*4882a593Smuzhiyun 			goto done;
2061*4882a593Smuzhiyun 		}
2062*4882a593Smuzhiyun 	}
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	/* enable receiver to enable frame reception */
2065*4882a593Smuzhiyun 	ret = smsc75xx_read_reg_nopm(dev, MAC_RX, &val);
2066*4882a593Smuzhiyun 	if (ret < 0) {
2067*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to read MAC_RX: %d\n", ret);
2068*4882a593Smuzhiyun 		goto done;
2069*4882a593Smuzhiyun 	}
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	val |= MAC_RX_RXEN;
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	ret = smsc75xx_write_reg_nopm(dev, MAC_RX, val);
2074*4882a593Smuzhiyun 	if (ret < 0) {
2075*4882a593Smuzhiyun 		netdev_warn(dev->net, "Failed to write MAC_RX: %d\n", ret);
2076*4882a593Smuzhiyun 		goto done;
2077*4882a593Smuzhiyun 	}
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun 	/* some wol options are enabled, so enter SUSPEND0 */
2080*4882a593Smuzhiyun 	netdev_info(dev->net, "entering SUSPEND0 mode\n");
2081*4882a593Smuzhiyun 	ret = smsc75xx_enter_suspend0(dev);
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun done:
2084*4882a593Smuzhiyun 	/*
2085*4882a593Smuzhiyun 	 * TODO: resume() might need to handle the suspend failure
2086*4882a593Smuzhiyun 	 * in system sleep
2087*4882a593Smuzhiyun 	 */
2088*4882a593Smuzhiyun 	if (ret && PMSG_IS_AUTO(message))
2089*4882a593Smuzhiyun 		usbnet_resume(intf);
2090*4882a593Smuzhiyun 	return ret;
2091*4882a593Smuzhiyun }
2092*4882a593Smuzhiyun 
smsc75xx_resume(struct usb_interface * intf)2093*4882a593Smuzhiyun static int smsc75xx_resume(struct usb_interface *intf)
2094*4882a593Smuzhiyun {
2095*4882a593Smuzhiyun 	struct usbnet *dev = usb_get_intfdata(intf);
2096*4882a593Smuzhiyun 	struct smsc75xx_priv *pdata = (struct smsc75xx_priv *)(dev->data[0]);
2097*4882a593Smuzhiyun 	u8 suspend_flags = pdata->suspend_flags;
2098*4882a593Smuzhiyun 	int ret;
2099*4882a593Smuzhiyun 	u32 val;
2100*4882a593Smuzhiyun 
2101*4882a593Smuzhiyun 	netdev_dbg(dev->net, "resume suspend_flags=0x%02x\n", suspend_flags);
2102*4882a593Smuzhiyun 
2103*4882a593Smuzhiyun 	/* do this first to ensure it's cleared even in error case */
2104*4882a593Smuzhiyun 	pdata->suspend_flags = 0;
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	if (suspend_flags & SUSPEND_ALLMODES) {
2107*4882a593Smuzhiyun 		/* Disable wakeup sources */
2108*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, WUCSR, &val);
2109*4882a593Smuzhiyun 		if (ret < 0) {
2110*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading WUCSR\n");
2111*4882a593Smuzhiyun 			return ret;
2112*4882a593Smuzhiyun 		}
2113*4882a593Smuzhiyun 
2114*4882a593Smuzhiyun 		val &= ~(WUCSR_WUEN | WUCSR_MPEN | WUCSR_PFDA_EN
2115*4882a593Smuzhiyun 			| WUCSR_BCST_EN);
2116*4882a593Smuzhiyun 
2117*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, WUCSR, val);
2118*4882a593Smuzhiyun 		if (ret < 0) {
2119*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing WUCSR\n");
2120*4882a593Smuzhiyun 			return ret;
2121*4882a593Smuzhiyun 		}
2122*4882a593Smuzhiyun 
2123*4882a593Smuzhiyun 		/* clear wake-up status */
2124*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
2125*4882a593Smuzhiyun 		if (ret < 0) {
2126*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading PMT_CTL\n");
2127*4882a593Smuzhiyun 			return ret;
2128*4882a593Smuzhiyun 		}
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 		val &= ~PMT_CTL_WOL_EN;
2131*4882a593Smuzhiyun 		val |= PMT_CTL_WUPS;
2132*4882a593Smuzhiyun 
2133*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
2134*4882a593Smuzhiyun 		if (ret < 0) {
2135*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing PMT_CTL\n");
2136*4882a593Smuzhiyun 			return ret;
2137*4882a593Smuzhiyun 		}
2138*4882a593Smuzhiyun 	}
2139*4882a593Smuzhiyun 
2140*4882a593Smuzhiyun 	if (suspend_flags & SUSPEND_SUSPEND2) {
2141*4882a593Smuzhiyun 		netdev_info(dev->net, "resuming from SUSPEND2\n");
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun 		ret = smsc75xx_read_reg_nopm(dev, PMT_CTL, &val);
2144*4882a593Smuzhiyun 		if (ret < 0) {
2145*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error reading PMT_CTL\n");
2146*4882a593Smuzhiyun 			return ret;
2147*4882a593Smuzhiyun 		}
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 		val |= PMT_CTL_PHY_PWRUP;
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 		ret = smsc75xx_write_reg_nopm(dev, PMT_CTL, val);
2152*4882a593Smuzhiyun 		if (ret < 0) {
2153*4882a593Smuzhiyun 			netdev_warn(dev->net, "Error writing PMT_CTL\n");
2154*4882a593Smuzhiyun 			return ret;
2155*4882a593Smuzhiyun 		}
2156*4882a593Smuzhiyun 	}
2157*4882a593Smuzhiyun 
2158*4882a593Smuzhiyun 	ret = smsc75xx_wait_ready(dev, 1);
2159*4882a593Smuzhiyun 	if (ret < 0) {
2160*4882a593Smuzhiyun 		netdev_warn(dev->net, "device not ready in smsc75xx_resume\n");
2161*4882a593Smuzhiyun 		return ret;
2162*4882a593Smuzhiyun 	}
2163*4882a593Smuzhiyun 
2164*4882a593Smuzhiyun 	return usbnet_resume(intf);
2165*4882a593Smuzhiyun }
2166*4882a593Smuzhiyun 
smsc75xx_rx_csum_offload(struct usbnet * dev,struct sk_buff * skb,u32 rx_cmd_a,u32 rx_cmd_b)2167*4882a593Smuzhiyun static void smsc75xx_rx_csum_offload(struct usbnet *dev, struct sk_buff *skb,
2168*4882a593Smuzhiyun 				     u32 rx_cmd_a, u32 rx_cmd_b)
2169*4882a593Smuzhiyun {
2170*4882a593Smuzhiyun 	if (!(dev->net->features & NETIF_F_RXCSUM) ||
2171*4882a593Smuzhiyun 	    unlikely(rx_cmd_a & RX_CMD_A_LCSM)) {
2172*4882a593Smuzhiyun 		skb->ip_summed = CHECKSUM_NONE;
2173*4882a593Smuzhiyun 	} else {
2174*4882a593Smuzhiyun 		skb->csum = ntohs((u16)(rx_cmd_b >> RX_CMD_B_CSUM_SHIFT));
2175*4882a593Smuzhiyun 		skb->ip_summed = CHECKSUM_COMPLETE;
2176*4882a593Smuzhiyun 	}
2177*4882a593Smuzhiyun }
2178*4882a593Smuzhiyun 
smsc75xx_rx_fixup(struct usbnet * dev,struct sk_buff * skb)2179*4882a593Smuzhiyun static int smsc75xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun 	/* This check is no longer done by usbnet */
2182*4882a593Smuzhiyun 	if (skb->len < dev->net->hard_header_len)
2183*4882a593Smuzhiyun 		return 0;
2184*4882a593Smuzhiyun 
2185*4882a593Smuzhiyun 	while (skb->len > 0) {
2186*4882a593Smuzhiyun 		u32 rx_cmd_a, rx_cmd_b, align_count, size;
2187*4882a593Smuzhiyun 		struct sk_buff *ax_skb;
2188*4882a593Smuzhiyun 		unsigned char *packet;
2189*4882a593Smuzhiyun 
2190*4882a593Smuzhiyun 		rx_cmd_a = get_unaligned_le32(skb->data);
2191*4882a593Smuzhiyun 		skb_pull(skb, 4);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 		rx_cmd_b = get_unaligned_le32(skb->data);
2194*4882a593Smuzhiyun 		skb_pull(skb, 4 + RXW_PADDING);
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun 		packet = skb->data;
2197*4882a593Smuzhiyun 
2198*4882a593Smuzhiyun 		/* get the packet length */
2199*4882a593Smuzhiyun 		size = (rx_cmd_a & RX_CMD_A_LEN) - RXW_PADDING;
2200*4882a593Smuzhiyun 		align_count = (4 - ((size + RXW_PADDING) % 4)) % 4;
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 		if (unlikely(rx_cmd_a & RX_CMD_A_RED)) {
2203*4882a593Smuzhiyun 			netif_dbg(dev, rx_err, dev->net,
2204*4882a593Smuzhiyun 				  "Error rx_cmd_a=0x%08x\n", rx_cmd_a);
2205*4882a593Smuzhiyun 			dev->net->stats.rx_errors++;
2206*4882a593Smuzhiyun 			dev->net->stats.rx_dropped++;
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 			if (rx_cmd_a & RX_CMD_A_FCS)
2209*4882a593Smuzhiyun 				dev->net->stats.rx_crc_errors++;
2210*4882a593Smuzhiyun 			else if (rx_cmd_a & (RX_CMD_A_LONG | RX_CMD_A_RUNT))
2211*4882a593Smuzhiyun 				dev->net->stats.rx_frame_errors++;
2212*4882a593Smuzhiyun 		} else {
2213*4882a593Smuzhiyun 			/* MAX_SINGLE_PACKET_SIZE + 4(CRC) + 2(COE) + 4(Vlan) */
2214*4882a593Smuzhiyun 			if (unlikely(size > (MAX_SINGLE_PACKET_SIZE + ETH_HLEN + 12))) {
2215*4882a593Smuzhiyun 				netif_dbg(dev, rx_err, dev->net,
2216*4882a593Smuzhiyun 					  "size err rx_cmd_a=0x%08x\n",
2217*4882a593Smuzhiyun 					  rx_cmd_a);
2218*4882a593Smuzhiyun 				return 0;
2219*4882a593Smuzhiyun 			}
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun 			/* last frame in this batch */
2222*4882a593Smuzhiyun 			if (skb->len == size) {
2223*4882a593Smuzhiyun 				smsc75xx_rx_csum_offload(dev, skb, rx_cmd_a,
2224*4882a593Smuzhiyun 					rx_cmd_b);
2225*4882a593Smuzhiyun 
2226*4882a593Smuzhiyun 				skb_trim(skb, skb->len - 4); /* remove fcs */
2227*4882a593Smuzhiyun 				skb->truesize = size + sizeof(struct sk_buff);
2228*4882a593Smuzhiyun 
2229*4882a593Smuzhiyun 				return 1;
2230*4882a593Smuzhiyun 			}
2231*4882a593Smuzhiyun 
2232*4882a593Smuzhiyun 			ax_skb = skb_clone(skb, GFP_ATOMIC);
2233*4882a593Smuzhiyun 			if (unlikely(!ax_skb)) {
2234*4882a593Smuzhiyun 				netdev_warn(dev->net, "Error allocating skb\n");
2235*4882a593Smuzhiyun 				return 0;
2236*4882a593Smuzhiyun 			}
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 			ax_skb->len = size;
2239*4882a593Smuzhiyun 			ax_skb->data = packet;
2240*4882a593Smuzhiyun 			skb_set_tail_pointer(ax_skb, size);
2241*4882a593Smuzhiyun 
2242*4882a593Smuzhiyun 			smsc75xx_rx_csum_offload(dev, ax_skb, rx_cmd_a,
2243*4882a593Smuzhiyun 				rx_cmd_b);
2244*4882a593Smuzhiyun 
2245*4882a593Smuzhiyun 			skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
2246*4882a593Smuzhiyun 			ax_skb->truesize = size + sizeof(struct sk_buff);
2247*4882a593Smuzhiyun 
2248*4882a593Smuzhiyun 			usbnet_skb_return(dev, ax_skb);
2249*4882a593Smuzhiyun 		}
2250*4882a593Smuzhiyun 
2251*4882a593Smuzhiyun 		skb_pull(skb, size);
2252*4882a593Smuzhiyun 
2253*4882a593Smuzhiyun 		/* padding bytes before the next frame starts */
2254*4882a593Smuzhiyun 		if (skb->len)
2255*4882a593Smuzhiyun 			skb_pull(skb, align_count);
2256*4882a593Smuzhiyun 	}
2257*4882a593Smuzhiyun 
2258*4882a593Smuzhiyun 	return 1;
2259*4882a593Smuzhiyun }
2260*4882a593Smuzhiyun 
smsc75xx_tx_fixup(struct usbnet * dev,struct sk_buff * skb,gfp_t flags)2261*4882a593Smuzhiyun static struct sk_buff *smsc75xx_tx_fixup(struct usbnet *dev,
2262*4882a593Smuzhiyun 					 struct sk_buff *skb, gfp_t flags)
2263*4882a593Smuzhiyun {
2264*4882a593Smuzhiyun 	u32 tx_cmd_a, tx_cmd_b;
2265*4882a593Smuzhiyun 	void *ptr;
2266*4882a593Smuzhiyun 
2267*4882a593Smuzhiyun 	if (skb_cow_head(skb, SMSC75XX_TX_OVERHEAD)) {
2268*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
2269*4882a593Smuzhiyun 		return NULL;
2270*4882a593Smuzhiyun 	}
2271*4882a593Smuzhiyun 
2272*4882a593Smuzhiyun 	tx_cmd_a = (u32)(skb->len & TX_CMD_A_LEN) | TX_CMD_A_FCS;
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	if (skb->ip_summed == CHECKSUM_PARTIAL)
2275*4882a593Smuzhiyun 		tx_cmd_a |= TX_CMD_A_IPE | TX_CMD_A_TPE;
2276*4882a593Smuzhiyun 
2277*4882a593Smuzhiyun 	if (skb_is_gso(skb)) {
2278*4882a593Smuzhiyun 		u16 mss = max(skb_shinfo(skb)->gso_size, TX_MSS_MIN);
2279*4882a593Smuzhiyun 		tx_cmd_b = (mss << TX_CMD_B_MSS_SHIFT) & TX_CMD_B_MSS;
2280*4882a593Smuzhiyun 
2281*4882a593Smuzhiyun 		tx_cmd_a |= TX_CMD_A_LSO;
2282*4882a593Smuzhiyun 	} else {
2283*4882a593Smuzhiyun 		tx_cmd_b = 0;
2284*4882a593Smuzhiyun 	}
2285*4882a593Smuzhiyun 
2286*4882a593Smuzhiyun 	ptr = skb_push(skb, 8);
2287*4882a593Smuzhiyun 	put_unaligned_le32(tx_cmd_a, ptr);
2288*4882a593Smuzhiyun 	put_unaligned_le32(tx_cmd_b, ptr + 4);
2289*4882a593Smuzhiyun 
2290*4882a593Smuzhiyun 	return skb;
2291*4882a593Smuzhiyun }
2292*4882a593Smuzhiyun 
smsc75xx_manage_power(struct usbnet * dev,int on)2293*4882a593Smuzhiyun static int smsc75xx_manage_power(struct usbnet *dev, int on)
2294*4882a593Smuzhiyun {
2295*4882a593Smuzhiyun 	dev->intf->needs_remote_wakeup = on;
2296*4882a593Smuzhiyun 	return 0;
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun static const struct driver_info smsc75xx_info = {
2300*4882a593Smuzhiyun 	.description	= "smsc75xx USB 2.0 Gigabit Ethernet",
2301*4882a593Smuzhiyun 	.bind		= smsc75xx_bind,
2302*4882a593Smuzhiyun 	.unbind		= smsc75xx_unbind,
2303*4882a593Smuzhiyun 	.link_reset	= smsc75xx_link_reset,
2304*4882a593Smuzhiyun 	.reset		= smsc75xx_reset,
2305*4882a593Smuzhiyun 	.rx_fixup	= smsc75xx_rx_fixup,
2306*4882a593Smuzhiyun 	.tx_fixup	= smsc75xx_tx_fixup,
2307*4882a593Smuzhiyun 	.status		= smsc75xx_status,
2308*4882a593Smuzhiyun 	.manage_power	= smsc75xx_manage_power,
2309*4882a593Smuzhiyun 	.flags		= FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
2310*4882a593Smuzhiyun };
2311*4882a593Smuzhiyun 
2312*4882a593Smuzhiyun static const struct usb_device_id products[] = {
2313*4882a593Smuzhiyun 	{
2314*4882a593Smuzhiyun 		/* SMSC7500 USB Gigabit Ethernet Device */
2315*4882a593Smuzhiyun 		USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7500),
2316*4882a593Smuzhiyun 		.driver_info = (unsigned long) &smsc75xx_info,
2317*4882a593Smuzhiyun 	},
2318*4882a593Smuzhiyun 	{
2319*4882a593Smuzhiyun 		/* SMSC7500 USB Gigabit Ethernet Device */
2320*4882a593Smuzhiyun 		USB_DEVICE(USB_VENDOR_ID_SMSC, USB_PRODUCT_ID_LAN7505),
2321*4882a593Smuzhiyun 		.driver_info = (unsigned long) &smsc75xx_info,
2322*4882a593Smuzhiyun 	},
2323*4882a593Smuzhiyun 	{ },		/* END */
2324*4882a593Smuzhiyun };
2325*4882a593Smuzhiyun MODULE_DEVICE_TABLE(usb, products);
2326*4882a593Smuzhiyun 
2327*4882a593Smuzhiyun static struct usb_driver smsc75xx_driver = {
2328*4882a593Smuzhiyun 	.name		= SMSC_CHIPNAME,
2329*4882a593Smuzhiyun 	.id_table	= products,
2330*4882a593Smuzhiyun 	.probe		= usbnet_probe,
2331*4882a593Smuzhiyun 	.suspend	= smsc75xx_suspend,
2332*4882a593Smuzhiyun 	.resume		= smsc75xx_resume,
2333*4882a593Smuzhiyun 	.reset_resume	= smsc75xx_resume,
2334*4882a593Smuzhiyun 	.disconnect	= usbnet_disconnect,
2335*4882a593Smuzhiyun 	.disable_hub_initiated_lpm = 1,
2336*4882a593Smuzhiyun 	.supports_autosuspend = 1,
2337*4882a593Smuzhiyun };
2338*4882a593Smuzhiyun 
2339*4882a593Smuzhiyun module_usb_driver(smsc75xx_driver);
2340*4882a593Smuzhiyun 
2341*4882a593Smuzhiyun MODULE_AUTHOR("Nancy Lin");
2342*4882a593Smuzhiyun MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
2343*4882a593Smuzhiyun MODULE_DESCRIPTION("SMSC75XX USB 2.0 Gigabit Ethernet Devices");
2344*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2345