xref: /OK3568_Linux_fs/kernel/drivers/net/usb/asix_devices.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ASIX AX8817X based USB 2.0 Ethernet Devices
4*4882a593Smuzhiyun  * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
5*4882a593Smuzhiyun  * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
6*4882a593Smuzhiyun  * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
7*4882a593Smuzhiyun  * Copyright (c) 2002-2003 TiVo Inc.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include "asix.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #define PHY_MODE_MARVELL	0x0000
13*4882a593Smuzhiyun #define MII_MARVELL_LED_CTRL	0x0018
14*4882a593Smuzhiyun #define MII_MARVELL_STATUS	0x001b
15*4882a593Smuzhiyun #define MII_MARVELL_CTRL	0x0014
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MARVELL_LED_MANUAL	0x0019
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define MARVELL_STATUS_HWCFG	0x0004
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MARVELL_CTRL_TXDELAY	0x0002
22*4882a593Smuzhiyun #define MARVELL_CTRL_RXDELAY	0x0080
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define	PHY_MODE_RTL8211CL	0x000C
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define AX88772A_PHY14H		0x14
27*4882a593Smuzhiyun #define AX88772A_PHY14H_DEFAULT 0x442C
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define AX88772A_PHY15H		0x15
30*4882a593Smuzhiyun #define AX88772A_PHY15H_DEFAULT 0x03C8
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define AX88772A_PHY16H		0x16
33*4882a593Smuzhiyun #define AX88772A_PHY16H_DEFAULT 0x4044
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun struct ax88172_int_data {
36*4882a593Smuzhiyun 	__le16 res1;
37*4882a593Smuzhiyun 	u8 link;
38*4882a593Smuzhiyun 	__le16 res2;
39*4882a593Smuzhiyun 	u8 status;
40*4882a593Smuzhiyun 	__le16 res3;
41*4882a593Smuzhiyun } __packed;
42*4882a593Smuzhiyun 
asix_status(struct usbnet * dev,struct urb * urb)43*4882a593Smuzhiyun static void asix_status(struct usbnet *dev, struct urb *urb)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	struct ax88172_int_data *event;
46*4882a593Smuzhiyun 	int link;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (urb->actual_length < 8)
49*4882a593Smuzhiyun 		return;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	event = urb->transfer_buffer;
52*4882a593Smuzhiyun 	link = event->link & 0x01;
53*4882a593Smuzhiyun 	if (netif_carrier_ok(dev->net) != link) {
54*4882a593Smuzhiyun 		usbnet_link_change(dev, link, 1);
55*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Link Status is: %d\n", link);
56*4882a593Smuzhiyun 	}
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
asix_set_netdev_dev_addr(struct usbnet * dev,u8 * addr)59*4882a593Smuzhiyun static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	if (is_valid_ether_addr(addr)) {
62*4882a593Smuzhiyun 		memcpy(dev->net->dev_addr, addr, ETH_ALEN);
63*4882a593Smuzhiyun 	} else {
64*4882a593Smuzhiyun 		netdev_info(dev->net, "invalid hw address, using random\n");
65*4882a593Smuzhiyun 		eth_hw_addr_random(dev->net);
66*4882a593Smuzhiyun 	}
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
asix_get_phyid(struct usbnet * dev)70*4882a593Smuzhiyun static u32 asix_get_phyid(struct usbnet *dev)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	int phy_reg;
73*4882a593Smuzhiyun 	u32 phy_id;
74*4882a593Smuzhiyun 	int i;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Poll for the rare case the FW or phy isn't ready yet.  */
77*4882a593Smuzhiyun 	for (i = 0; i < 100; i++) {
78*4882a593Smuzhiyun 		phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
79*4882a593Smuzhiyun 		if (phy_reg < 0)
80*4882a593Smuzhiyun 			return 0;
81*4882a593Smuzhiyun 		if (phy_reg != 0 && phy_reg != 0xFFFF)
82*4882a593Smuzhiyun 			break;
83*4882a593Smuzhiyun 		mdelay(1);
84*4882a593Smuzhiyun 	}
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (phy_reg <= 0 || phy_reg == 0xFFFF)
87*4882a593Smuzhiyun 		return 0;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	phy_id = (phy_reg & 0xffff) << 16;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
92*4882a593Smuzhiyun 	if (phy_reg < 0)
93*4882a593Smuzhiyun 		return 0;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	phy_id |= (phy_reg & 0xffff);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	return phy_id;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun 
asix_get_link(struct net_device * net)100*4882a593Smuzhiyun static u32 asix_get_link(struct net_device *net)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(net);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	return mii_link_ok(&dev->mii);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
asix_ioctl(struct net_device * net,struct ifreq * rq,int cmd)107*4882a593Smuzhiyun static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(net);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* We need to override some ethtool_ops so we require our
115*4882a593Smuzhiyun    own structure so we don't interfere with other usbnet
116*4882a593Smuzhiyun    devices that may be connected at the same time. */
117*4882a593Smuzhiyun static const struct ethtool_ops ax88172_ethtool_ops = {
118*4882a593Smuzhiyun 	.get_drvinfo		= asix_get_drvinfo,
119*4882a593Smuzhiyun 	.get_link		= asix_get_link,
120*4882a593Smuzhiyun 	.get_msglevel		= usbnet_get_msglevel,
121*4882a593Smuzhiyun 	.set_msglevel		= usbnet_set_msglevel,
122*4882a593Smuzhiyun 	.get_wol		= asix_get_wol,
123*4882a593Smuzhiyun 	.set_wol		= asix_set_wol,
124*4882a593Smuzhiyun 	.get_eeprom_len		= asix_get_eeprom_len,
125*4882a593Smuzhiyun 	.get_eeprom		= asix_get_eeprom,
126*4882a593Smuzhiyun 	.set_eeprom		= asix_set_eeprom,
127*4882a593Smuzhiyun 	.nway_reset		= usbnet_nway_reset,
128*4882a593Smuzhiyun 	.get_link_ksettings	= usbnet_get_link_ksettings,
129*4882a593Smuzhiyun 	.set_link_ksettings	= usbnet_set_link_ksettings,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
ax88172_set_multicast(struct net_device * net)132*4882a593Smuzhiyun static void ax88172_set_multicast(struct net_device *net)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(net);
135*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
136*4882a593Smuzhiyun 	u8 rx_ctl = 0x8c;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (net->flags & IFF_PROMISC) {
139*4882a593Smuzhiyun 		rx_ctl |= 0x01;
140*4882a593Smuzhiyun 	} else if (net->flags & IFF_ALLMULTI ||
141*4882a593Smuzhiyun 		   netdev_mc_count(net) > AX_MAX_MCAST) {
142*4882a593Smuzhiyun 		rx_ctl |= 0x02;
143*4882a593Smuzhiyun 	} else if (netdev_mc_empty(net)) {
144*4882a593Smuzhiyun 		/* just broadcast and directed */
145*4882a593Smuzhiyun 	} else {
146*4882a593Smuzhiyun 		/* We use the 20 byte dev->data
147*4882a593Smuzhiyun 		 * for our 8 byte filter buffer
148*4882a593Smuzhiyun 		 * to avoid allocating memory that
149*4882a593Smuzhiyun 		 * is tricky to free later */
150*4882a593Smuzhiyun 		struct netdev_hw_addr *ha;
151*4882a593Smuzhiyun 		u32 crc_bits;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 		/* Build the multicast hash filter. */
156*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, net) {
157*4882a593Smuzhiyun 			crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
158*4882a593Smuzhiyun 			data->multi_filter[crc_bits >> 3] |=
159*4882a593Smuzhiyun 			    1 << (crc_bits & 7);
160*4882a593Smuzhiyun 		}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 		asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
163*4882a593Smuzhiyun 				   AX_MCAST_FILTER_SIZE, data->multi_filter);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 		rx_ctl |= 0x10;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
ax88172_link_reset(struct usbnet * dev)171*4882a593Smuzhiyun static int ax88172_link_reset(struct usbnet *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	u8 mode;
174*4882a593Smuzhiyun 	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	mii_check_media(&dev->mii, 1, 1);
177*4882a593Smuzhiyun 	mii_ethtool_gset(&dev->mii, &ecmd);
178*4882a593Smuzhiyun 	mode = AX88172_MEDIUM_DEFAULT;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (ecmd.duplex != DUPLEX_FULL)
181*4882a593Smuzhiyun 		mode |= ~AX88172_MEDIUM_FD;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
184*4882a593Smuzhiyun 		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	asix_write_medium_mode(dev, mode, 0);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const struct net_device_ops ax88172_netdev_ops = {
192*4882a593Smuzhiyun 	.ndo_open		= usbnet_open,
193*4882a593Smuzhiyun 	.ndo_stop		= usbnet_stop,
194*4882a593Smuzhiyun 	.ndo_start_xmit		= usbnet_start_xmit,
195*4882a593Smuzhiyun 	.ndo_tx_timeout		= usbnet_tx_timeout,
196*4882a593Smuzhiyun 	.ndo_change_mtu		= usbnet_change_mtu,
197*4882a593Smuzhiyun 	.ndo_get_stats64	= usbnet_get_stats64,
198*4882a593Smuzhiyun 	.ndo_set_mac_address 	= eth_mac_addr,
199*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
200*4882a593Smuzhiyun 	.ndo_do_ioctl		= asix_ioctl,
201*4882a593Smuzhiyun 	.ndo_set_rx_mode	= ax88172_set_multicast,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
asix_phy_reset(struct usbnet * dev,unsigned int reset_bits)204*4882a593Smuzhiyun static void asix_phy_reset(struct usbnet *dev, unsigned int reset_bits)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	unsigned int timeout = 5000;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, reset_bits);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* give phy_id a chance to process reset */
211*4882a593Smuzhiyun 	udelay(500);
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	/* See IEEE 802.3 "22.2.4.1.1 Reset": 500ms max */
214*4882a593Smuzhiyun 	while (timeout--) {
215*4882a593Smuzhiyun 		if (asix_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR)
216*4882a593Smuzhiyun 							& BMCR_RESET)
217*4882a593Smuzhiyun 			udelay(100);
218*4882a593Smuzhiyun 		else
219*4882a593Smuzhiyun 			return;
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	netdev_err(dev->net, "BMCR_RESET timeout on phy_id %d\n",
223*4882a593Smuzhiyun 		   dev->mii.phy_id);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
ax88172_bind(struct usbnet * dev,struct usb_interface * intf)226*4882a593Smuzhiyun static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	int ret = 0;
229*4882a593Smuzhiyun 	u8 buf[ETH_ALEN] = {0};
230*4882a593Smuzhiyun 	int i;
231*4882a593Smuzhiyun 	unsigned long gpio_bits = dev->driver_info->data;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	usbnet_get_endpoints(dev,intf);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* Toggle the GPIOs in a manufacturer/model specific way */
236*4882a593Smuzhiyun 	for (i = 2; i >= 0; i--) {
237*4882a593Smuzhiyun 		ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
238*4882a593Smuzhiyun 				(gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL, 0);
239*4882a593Smuzhiyun 		if (ret < 0)
240*4882a593Smuzhiyun 			goto out;
241*4882a593Smuzhiyun 		msleep(5);
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, 0x80, 0);
245*4882a593Smuzhiyun 	if (ret < 0)
246*4882a593Smuzhiyun 		goto out;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Get the MAC address */
249*4882a593Smuzhiyun 	ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID,
250*4882a593Smuzhiyun 			    0, 0, ETH_ALEN, buf, 0);
251*4882a593Smuzhiyun 	if (ret < 0) {
252*4882a593Smuzhiyun 		netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
253*4882a593Smuzhiyun 			   ret);
254*4882a593Smuzhiyun 		goto out;
255*4882a593Smuzhiyun 	}
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	asix_set_netdev_dev_addr(dev, buf);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* Initialize MII structure */
260*4882a593Smuzhiyun 	dev->mii.dev = dev->net;
261*4882a593Smuzhiyun 	dev->mii.mdio_read = asix_mdio_read;
262*4882a593Smuzhiyun 	dev->mii.mdio_write = asix_mdio_write;
263*4882a593Smuzhiyun 	dev->mii.phy_id_mask = 0x3f;
264*4882a593Smuzhiyun 	dev->mii.reg_num_mask = 0x1f;
265*4882a593Smuzhiyun 	dev->mii.phy_id = asix_get_phy_addr(dev);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	dev->net->netdev_ops = &ax88172_netdev_ops;
268*4882a593Smuzhiyun 	dev->net->ethtool_ops = &ax88172_ethtool_ops;
269*4882a593Smuzhiyun 	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
270*4882a593Smuzhiyun 	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	asix_phy_reset(dev, BMCR_RESET);
273*4882a593Smuzhiyun 	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
274*4882a593Smuzhiyun 		ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
275*4882a593Smuzhiyun 	mii_nway_restart(&dev->mii);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun out:
280*4882a593Smuzhiyun 	return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun static const struct ethtool_ops ax88772_ethtool_ops = {
284*4882a593Smuzhiyun 	.get_drvinfo		= asix_get_drvinfo,
285*4882a593Smuzhiyun 	.get_link		= asix_get_link,
286*4882a593Smuzhiyun 	.get_msglevel		= usbnet_get_msglevel,
287*4882a593Smuzhiyun 	.set_msglevel		= usbnet_set_msglevel,
288*4882a593Smuzhiyun 	.get_wol		= asix_get_wol,
289*4882a593Smuzhiyun 	.set_wol		= asix_set_wol,
290*4882a593Smuzhiyun 	.get_eeprom_len		= asix_get_eeprom_len,
291*4882a593Smuzhiyun 	.get_eeprom		= asix_get_eeprom,
292*4882a593Smuzhiyun 	.set_eeprom		= asix_set_eeprom,
293*4882a593Smuzhiyun 	.nway_reset		= usbnet_nway_reset,
294*4882a593Smuzhiyun 	.get_link_ksettings	= usbnet_get_link_ksettings,
295*4882a593Smuzhiyun 	.set_link_ksettings	= usbnet_set_link_ksettings,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
ax88772_link_reset(struct usbnet * dev)298*4882a593Smuzhiyun static int ax88772_link_reset(struct usbnet *dev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	u16 mode;
301*4882a593Smuzhiyun 	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	mii_check_media(&dev->mii, 1, 1);
304*4882a593Smuzhiyun 	mii_ethtool_gset(&dev->mii, &ecmd);
305*4882a593Smuzhiyun 	mode = AX88772_MEDIUM_DEFAULT;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if (ethtool_cmd_speed(&ecmd) != SPEED_100)
308*4882a593Smuzhiyun 		mode &= ~AX_MEDIUM_PS;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (ecmd.duplex != DUPLEX_FULL)
311*4882a593Smuzhiyun 		mode &= ~AX_MEDIUM_FD;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
314*4882a593Smuzhiyun 		   ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	asix_write_medium_mode(dev, mode, 0);
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	return 0;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
ax88772_reset(struct usbnet * dev)321*4882a593Smuzhiyun static int ax88772_reset(struct usbnet *dev)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
324*4882a593Smuzhiyun 	int ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* Rewrite MAC address */
327*4882a593Smuzhiyun 	ether_addr_copy(data->mac_addr, dev->net->dev_addr);
328*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
329*4882a593Smuzhiyun 			     ETH_ALEN, data->mac_addr, 0);
330*4882a593Smuzhiyun 	if (ret < 0)
331*4882a593Smuzhiyun 		goto out;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
334*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
335*4882a593Smuzhiyun 	if (ret < 0)
336*4882a593Smuzhiyun 		goto out;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, 0);
339*4882a593Smuzhiyun 	if (ret < 0)
340*4882a593Smuzhiyun 		goto out;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	return 0;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun out:
345*4882a593Smuzhiyun 	return ret;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
ax88772_hw_reset(struct usbnet * dev,int in_pm)348*4882a593Smuzhiyun static int ax88772_hw_reset(struct usbnet *dev, int in_pm)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
351*4882a593Smuzhiyun 	int ret, embd_phy;
352*4882a593Smuzhiyun 	u16 rx_ctl;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
355*4882a593Smuzhiyun 			      AX_GPIO_GPO2EN, 5, in_pm);
356*4882a593Smuzhiyun 	if (ret < 0)
357*4882a593Smuzhiyun 		goto out;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy,
362*4882a593Smuzhiyun 			     0, 0, NULL, in_pm);
363*4882a593Smuzhiyun 	if (ret < 0) {
364*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
365*4882a593Smuzhiyun 		goto out;
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (embd_phy) {
369*4882a593Smuzhiyun 		ret = asix_sw_reset(dev, AX_SWRESET_IPPD, in_pm);
370*4882a593Smuzhiyun 		if (ret < 0)
371*4882a593Smuzhiyun 			goto out;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 		usleep_range(10000, 11000);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
376*4882a593Smuzhiyun 		if (ret < 0)
377*4882a593Smuzhiyun 			goto out;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 		msleep(60);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 		ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL,
382*4882a593Smuzhiyun 				    in_pm);
383*4882a593Smuzhiyun 		if (ret < 0)
384*4882a593Smuzhiyun 			goto out;
385*4882a593Smuzhiyun 	} else {
386*4882a593Smuzhiyun 		ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL,
387*4882a593Smuzhiyun 				    in_pm);
388*4882a593Smuzhiyun 		if (ret < 0)
389*4882a593Smuzhiyun 			goto out;
390*4882a593Smuzhiyun 	}
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	msleep(150);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
395*4882a593Smuzhiyun 					   MII_PHYSID1))){
396*4882a593Smuzhiyun 		ret = -EIO;
397*4882a593Smuzhiyun 		goto out;
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
401*4882a593Smuzhiyun 	if (ret < 0)
402*4882a593Smuzhiyun 		goto out;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
405*4882a593Smuzhiyun 	if (ret < 0)
406*4882a593Smuzhiyun 		goto out;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
409*4882a593Smuzhiyun 			     AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
410*4882a593Smuzhiyun 			     AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
411*4882a593Smuzhiyun 	if (ret < 0) {
412*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
413*4882a593Smuzhiyun 		goto out;
414*4882a593Smuzhiyun 	}
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Rewrite MAC address */
417*4882a593Smuzhiyun 	ether_addr_copy(data->mac_addr, dev->net->dev_addr);
418*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
419*4882a593Smuzhiyun 			     ETH_ALEN, data->mac_addr, in_pm);
420*4882a593Smuzhiyun 	if (ret < 0)
421*4882a593Smuzhiyun 		goto out;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
424*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
425*4882a593Smuzhiyun 	if (ret < 0)
426*4882a593Smuzhiyun 		goto out;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	rx_ctl = asix_read_rx_ctl(dev, in_pm);
429*4882a593Smuzhiyun 	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
430*4882a593Smuzhiyun 		   rx_ctl);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	rx_ctl = asix_read_medium_status(dev, in_pm);
433*4882a593Smuzhiyun 	netdev_dbg(dev->net,
434*4882a593Smuzhiyun 		   "Medium Status is 0x%04x after all initializations\n",
435*4882a593Smuzhiyun 		   rx_ctl);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun out:
440*4882a593Smuzhiyun 	return ret;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun 
ax88772a_hw_reset(struct usbnet * dev,int in_pm)443*4882a593Smuzhiyun static int ax88772a_hw_reset(struct usbnet *dev, int in_pm)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
446*4882a593Smuzhiyun 	int ret, embd_phy;
447*4882a593Smuzhiyun 	u16 rx_ctl, phy14h, phy15h, phy16h;
448*4882a593Smuzhiyun 	u8 chipcode = 0;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	ret = asix_write_gpio(dev, AX_GPIO_RSE, 5, in_pm);
451*4882a593Smuzhiyun 	if (ret < 0)
452*4882a593Smuzhiyun 		goto out;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy |
457*4882a593Smuzhiyun 			     AX_PHYSEL_SSEN, 0, 0, NULL, in_pm);
458*4882a593Smuzhiyun 	if (ret < 0) {
459*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
460*4882a593Smuzhiyun 		goto out;
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 	usleep_range(10000, 11000);
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_IPRL, in_pm);
465*4882a593Smuzhiyun 	if (ret < 0)
466*4882a593Smuzhiyun 		goto out;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	usleep_range(10000, 11000);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
471*4882a593Smuzhiyun 	if (ret < 0)
472*4882a593Smuzhiyun 		goto out;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	msleep(160);
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
477*4882a593Smuzhiyun 	if (ret < 0)
478*4882a593Smuzhiyun 		goto out;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
481*4882a593Smuzhiyun 	if (ret < 0)
482*4882a593Smuzhiyun 		goto out;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	msleep(200);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
487*4882a593Smuzhiyun 					   MII_PHYSID1))) {
488*4882a593Smuzhiyun 		ret = -1;
489*4882a593Smuzhiyun 		goto out;
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	ret = asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0,
493*4882a593Smuzhiyun 			    0, 1, &chipcode, in_pm);
494*4882a593Smuzhiyun 	if (ret < 0)
495*4882a593Smuzhiyun 		goto out;
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772B_CHIPCODE) {
498*4882a593Smuzhiyun 		ret = asix_write_cmd(dev, AX_QCTCTRL, 0x8000, 0x8001,
499*4882a593Smuzhiyun 				     0, NULL, in_pm);
500*4882a593Smuzhiyun 		if (ret < 0) {
501*4882a593Smuzhiyun 			netdev_dbg(dev->net, "Write BQ setting failed: %d\n",
502*4882a593Smuzhiyun 				   ret);
503*4882a593Smuzhiyun 			goto out;
504*4882a593Smuzhiyun 		}
505*4882a593Smuzhiyun 	} else if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772A_CHIPCODE) {
506*4882a593Smuzhiyun 		/* Check if the PHY registers have default settings */
507*4882a593Smuzhiyun 		phy14h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
508*4882a593Smuzhiyun 					     AX88772A_PHY14H);
509*4882a593Smuzhiyun 		phy15h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
510*4882a593Smuzhiyun 					     AX88772A_PHY15H);
511*4882a593Smuzhiyun 		phy16h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
512*4882a593Smuzhiyun 					     AX88772A_PHY16H);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 		netdev_dbg(dev->net,
515*4882a593Smuzhiyun 			   "772a_hw_reset: MR20=0x%x MR21=0x%x MR22=0x%x\n",
516*4882a593Smuzhiyun 			   phy14h, phy15h, phy16h);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 		/* Restore PHY registers default setting if not */
519*4882a593Smuzhiyun 		if (phy14h != AX88772A_PHY14H_DEFAULT)
520*4882a593Smuzhiyun 			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
521*4882a593Smuzhiyun 					     AX88772A_PHY14H,
522*4882a593Smuzhiyun 					     AX88772A_PHY14H_DEFAULT);
523*4882a593Smuzhiyun 		if (phy15h != AX88772A_PHY15H_DEFAULT)
524*4882a593Smuzhiyun 			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
525*4882a593Smuzhiyun 					     AX88772A_PHY15H,
526*4882a593Smuzhiyun 					     AX88772A_PHY15H_DEFAULT);
527*4882a593Smuzhiyun 		if (phy16h != AX88772A_PHY16H_DEFAULT)
528*4882a593Smuzhiyun 			asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
529*4882a593Smuzhiyun 					     AX88772A_PHY16H,
530*4882a593Smuzhiyun 					     AX88772A_PHY16H_DEFAULT);
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
534*4882a593Smuzhiyun 				AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
535*4882a593Smuzhiyun 				AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
536*4882a593Smuzhiyun 	if (ret < 0) {
537*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
538*4882a593Smuzhiyun 		goto out;
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Rewrite MAC address */
542*4882a593Smuzhiyun 	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
543*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
544*4882a593Smuzhiyun 							data->mac_addr, in_pm);
545*4882a593Smuzhiyun 	if (ret < 0)
546*4882a593Smuzhiyun 		goto out;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
549*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
550*4882a593Smuzhiyun 	if (ret < 0)
551*4882a593Smuzhiyun 		goto out;
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
554*4882a593Smuzhiyun 	if (ret < 0)
555*4882a593Smuzhiyun 		return ret;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* Set RX_CTL to default values with 2k buffer, and enable cactus */
558*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
559*4882a593Smuzhiyun 	if (ret < 0)
560*4882a593Smuzhiyun 		goto out;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	rx_ctl = asix_read_rx_ctl(dev, in_pm);
563*4882a593Smuzhiyun 	netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
564*4882a593Smuzhiyun 		   rx_ctl);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	rx_ctl = asix_read_medium_status(dev, in_pm);
567*4882a593Smuzhiyun 	netdev_dbg(dev->net,
568*4882a593Smuzhiyun 		   "Medium Status is 0x%04x after all initializations\n",
569*4882a593Smuzhiyun 		   rx_ctl);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	return 0;
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun out:
574*4882a593Smuzhiyun 	return ret;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun static const struct net_device_ops ax88772_netdev_ops = {
578*4882a593Smuzhiyun 	.ndo_open		= usbnet_open,
579*4882a593Smuzhiyun 	.ndo_stop		= usbnet_stop,
580*4882a593Smuzhiyun 	.ndo_start_xmit		= usbnet_start_xmit,
581*4882a593Smuzhiyun 	.ndo_tx_timeout		= usbnet_tx_timeout,
582*4882a593Smuzhiyun 	.ndo_change_mtu		= usbnet_change_mtu,
583*4882a593Smuzhiyun 	.ndo_get_stats64	= usbnet_get_stats64,
584*4882a593Smuzhiyun 	.ndo_set_mac_address 	= asix_set_mac_address,
585*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
586*4882a593Smuzhiyun 	.ndo_do_ioctl		= asix_ioctl,
587*4882a593Smuzhiyun 	.ndo_set_rx_mode        = asix_set_multicast,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
ax88772_suspend(struct usbnet * dev)590*4882a593Smuzhiyun static void ax88772_suspend(struct usbnet *dev)
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct asix_common_private *priv = dev->driver_priv;
593*4882a593Smuzhiyun 	u16 medium;
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	/* Stop MAC operation */
596*4882a593Smuzhiyun 	medium = asix_read_medium_status(dev, 1);
597*4882a593Smuzhiyun 	medium &= ~AX_MEDIUM_RE;
598*4882a593Smuzhiyun 	asix_write_medium_mode(dev, medium, 1);
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	netdev_dbg(dev->net, "ax88772_suspend: medium=0x%04x\n",
601*4882a593Smuzhiyun 		   asix_read_medium_status(dev, 1));
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	/* Preserve BMCR for restoring */
604*4882a593Smuzhiyun 	priv->presvd_phy_bmcr =
605*4882a593Smuzhiyun 		asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_BMCR);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	/* Preserve ANAR for restoring */
608*4882a593Smuzhiyun 	priv->presvd_phy_advertise =
609*4882a593Smuzhiyun 		asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE);
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun 
asix_suspend(struct usb_interface * intf,pm_message_t message)612*4882a593Smuzhiyun static int asix_suspend(struct usb_interface *intf, pm_message_t message)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun 	struct usbnet *dev = usb_get_intfdata(intf);
615*4882a593Smuzhiyun 	struct asix_common_private *priv = dev->driver_priv;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (priv && priv->suspend)
618*4882a593Smuzhiyun 		priv->suspend(dev);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return usbnet_suspend(intf, message);
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
ax88772_restore_phy(struct usbnet * dev)623*4882a593Smuzhiyun static void ax88772_restore_phy(struct usbnet *dev)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct asix_common_private *priv = dev->driver_priv;
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 	if (priv->presvd_phy_advertise) {
628*4882a593Smuzhiyun 		/* Restore Advertisement control reg */
629*4882a593Smuzhiyun 		asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE,
630*4882a593Smuzhiyun 				     priv->presvd_phy_advertise);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 		/* Restore BMCR */
633*4882a593Smuzhiyun 		if (priv->presvd_phy_bmcr & BMCR_ANENABLE)
634*4882a593Smuzhiyun 			priv->presvd_phy_bmcr |= BMCR_ANRESTART;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 		asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_BMCR,
637*4882a593Smuzhiyun 				     priv->presvd_phy_bmcr);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		priv->presvd_phy_advertise = 0;
640*4882a593Smuzhiyun 		priv->presvd_phy_bmcr = 0;
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
ax88772_resume(struct usbnet * dev)644*4882a593Smuzhiyun static void ax88772_resume(struct usbnet *dev)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	int i;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	for (i = 0; i < 3; i++)
649*4882a593Smuzhiyun 		if (!ax88772_hw_reset(dev, 1))
650*4882a593Smuzhiyun 			break;
651*4882a593Smuzhiyun 	ax88772_restore_phy(dev);
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun 
ax88772a_resume(struct usbnet * dev)654*4882a593Smuzhiyun static void ax88772a_resume(struct usbnet *dev)
655*4882a593Smuzhiyun {
656*4882a593Smuzhiyun 	int i;
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	for (i = 0; i < 3; i++) {
659*4882a593Smuzhiyun 		if (!ax88772a_hw_reset(dev, 1))
660*4882a593Smuzhiyun 			break;
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	ax88772_restore_phy(dev);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
asix_resume(struct usb_interface * intf)666*4882a593Smuzhiyun static int asix_resume(struct usb_interface *intf)
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun 	struct usbnet *dev = usb_get_intfdata(intf);
669*4882a593Smuzhiyun 	struct asix_common_private *priv = dev->driver_priv;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	if (priv && priv->resume)
672*4882a593Smuzhiyun 		priv->resume(dev);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	return usbnet_resume(intf);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun 
ax88772_bind(struct usbnet * dev,struct usb_interface * intf)677*4882a593Smuzhiyun static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun 	int ret, i;
680*4882a593Smuzhiyun 	u8 buf[ETH_ALEN] = {0}, chipcode = 0;
681*4882a593Smuzhiyun 	u32 phyid;
682*4882a593Smuzhiyun 	struct asix_common_private *priv;
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	usbnet_get_endpoints(dev, intf);
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	/* Maybe the boot loader passed the MAC address via device tree */
687*4882a593Smuzhiyun 	if (!eth_platform_get_mac_address(&dev->udev->dev, buf)) {
688*4882a593Smuzhiyun 		netif_dbg(dev, ifup, dev->net,
689*4882a593Smuzhiyun 			  "MAC address read from device tree");
690*4882a593Smuzhiyun 	} else {
691*4882a593Smuzhiyun 		/* Try getting the MAC address from EEPROM */
692*4882a593Smuzhiyun 		if (dev->driver_info->data & FLAG_EEPROM_MAC) {
693*4882a593Smuzhiyun 			for (i = 0; i < (ETH_ALEN >> 1); i++) {
694*4882a593Smuzhiyun 				ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM,
695*4882a593Smuzhiyun 						    0x04 + i, 0, 2, buf + i * 2,
696*4882a593Smuzhiyun 						    0);
697*4882a593Smuzhiyun 				if (ret < 0)
698*4882a593Smuzhiyun 					break;
699*4882a593Smuzhiyun 			}
700*4882a593Smuzhiyun 		} else {
701*4882a593Smuzhiyun 			ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
702*4882a593Smuzhiyun 					    0, 0, ETH_ALEN, buf, 0);
703*4882a593Smuzhiyun 		}
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 		if (ret < 0) {
706*4882a593Smuzhiyun 			netdev_dbg(dev->net, "Failed to read MAC address: %d\n",
707*4882a593Smuzhiyun 				   ret);
708*4882a593Smuzhiyun 			return ret;
709*4882a593Smuzhiyun 		}
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun 	asix_set_netdev_dev_addr(dev, buf);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* Initialize MII structure */
715*4882a593Smuzhiyun 	dev->mii.dev = dev->net;
716*4882a593Smuzhiyun 	dev->mii.mdio_read = asix_mdio_read;
717*4882a593Smuzhiyun 	dev->mii.mdio_write = asix_mdio_write;
718*4882a593Smuzhiyun 	dev->mii.phy_id_mask = 0x1f;
719*4882a593Smuzhiyun 	dev->mii.reg_num_mask = 0x1f;
720*4882a593Smuzhiyun 	dev->mii.phy_id = asix_get_phy_addr(dev);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	dev->net->netdev_ops = &ax88772_netdev_ops;
723*4882a593Smuzhiyun 	dev->net->ethtool_ops = &ax88772_ethtool_ops;
724*4882a593Smuzhiyun 	dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
725*4882a593Smuzhiyun 	dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0, 0, 1, &chipcode, 0);
728*4882a593Smuzhiyun 	chipcode &= AX_CHIPCODE_MASK;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	ret = (chipcode == AX_AX88772_CHIPCODE) ? ax88772_hw_reset(dev, 0) :
731*4882a593Smuzhiyun 						  ax88772a_hw_reset(dev, 0);
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (ret < 0) {
734*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Failed to reset AX88772: %d\n", ret);
735*4882a593Smuzhiyun 		return ret;
736*4882a593Smuzhiyun 	}
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 	/* Read PHYID register *AFTER* the PHY was reset properly */
739*4882a593Smuzhiyun 	phyid = asix_get_phyid(dev);
740*4882a593Smuzhiyun 	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
743*4882a593Smuzhiyun 	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
744*4882a593Smuzhiyun 		/* hard_mtu  is still the default - the device does not support
745*4882a593Smuzhiyun 		   jumbo eth frames */
746*4882a593Smuzhiyun 		dev->rx_urb_size = 2048;
747*4882a593Smuzhiyun 	}
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
750*4882a593Smuzhiyun 	if (!dev->driver_priv)
751*4882a593Smuzhiyun 		return -ENOMEM;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	priv = dev->driver_priv;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 	priv->presvd_phy_bmcr = 0;
756*4882a593Smuzhiyun 	priv->presvd_phy_advertise = 0;
757*4882a593Smuzhiyun 	if (chipcode == AX_AX88772_CHIPCODE) {
758*4882a593Smuzhiyun 		priv->resume = ax88772_resume;
759*4882a593Smuzhiyun 		priv->suspend = ax88772_suspend;
760*4882a593Smuzhiyun 	} else {
761*4882a593Smuzhiyun 		priv->resume = ax88772a_resume;
762*4882a593Smuzhiyun 		priv->suspend = ax88772_suspend;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
ax88772_unbind(struct usbnet * dev,struct usb_interface * intf)768*4882a593Smuzhiyun static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	asix_rx_fixup_common_free(dev->driver_priv);
771*4882a593Smuzhiyun 	kfree(dev->driver_priv);
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun static const struct ethtool_ops ax88178_ethtool_ops = {
775*4882a593Smuzhiyun 	.get_drvinfo		= asix_get_drvinfo,
776*4882a593Smuzhiyun 	.get_link		= asix_get_link,
777*4882a593Smuzhiyun 	.get_msglevel		= usbnet_get_msglevel,
778*4882a593Smuzhiyun 	.set_msglevel		= usbnet_set_msglevel,
779*4882a593Smuzhiyun 	.get_wol		= asix_get_wol,
780*4882a593Smuzhiyun 	.set_wol		= asix_set_wol,
781*4882a593Smuzhiyun 	.get_eeprom_len		= asix_get_eeprom_len,
782*4882a593Smuzhiyun 	.get_eeprom		= asix_get_eeprom,
783*4882a593Smuzhiyun 	.set_eeprom		= asix_set_eeprom,
784*4882a593Smuzhiyun 	.nway_reset		= usbnet_nway_reset,
785*4882a593Smuzhiyun 	.get_link_ksettings	= usbnet_get_link_ksettings,
786*4882a593Smuzhiyun 	.set_link_ksettings	= usbnet_set_link_ksettings,
787*4882a593Smuzhiyun };
788*4882a593Smuzhiyun 
marvell_phy_init(struct usbnet * dev)789*4882a593Smuzhiyun static int marvell_phy_init(struct usbnet *dev)
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
792*4882a593Smuzhiyun 	u16 reg;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	netdev_dbg(dev->net, "marvell_phy_init()\n");
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
797*4882a593Smuzhiyun 	netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
800*4882a593Smuzhiyun 			MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (data->ledmode) {
803*4882a593Smuzhiyun 		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
804*4882a593Smuzhiyun 			MII_MARVELL_LED_CTRL);
805*4882a593Smuzhiyun 		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		reg &= 0xf8ff;
808*4882a593Smuzhiyun 		reg |= (1 + 0x0100);
809*4882a593Smuzhiyun 		asix_mdio_write(dev->net, dev->mii.phy_id,
810*4882a593Smuzhiyun 			MII_MARVELL_LED_CTRL, reg);
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 		reg = asix_mdio_read(dev->net, dev->mii.phy_id,
813*4882a593Smuzhiyun 			MII_MARVELL_LED_CTRL);
814*4882a593Smuzhiyun 		netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
815*4882a593Smuzhiyun 		reg &= 0xfc0f;
816*4882a593Smuzhiyun 	}
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
rtl8211cl_phy_init(struct usbnet * dev)821*4882a593Smuzhiyun static int rtl8211cl_phy_init(struct usbnet *dev)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
828*4882a593Smuzhiyun 	asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
829*4882a593Smuzhiyun 	asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
830*4882a593Smuzhiyun 		asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
831*4882a593Smuzhiyun 	asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	if (data->ledmode == 12) {
834*4882a593Smuzhiyun 		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
835*4882a593Smuzhiyun 		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
836*4882a593Smuzhiyun 		asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
837*4882a593Smuzhiyun 	}
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
marvell_led_status(struct usbnet * dev,u16 speed)842*4882a593Smuzhiyun static int marvell_led_status(struct usbnet *dev, u16 speed)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun 	u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	/* Clear out the center LED bits - 0x03F0 */
849*4882a593Smuzhiyun 	reg &= 0xfc0f;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	switch (speed) {
852*4882a593Smuzhiyun 		case SPEED_1000:
853*4882a593Smuzhiyun 			reg |= 0x03e0;
854*4882a593Smuzhiyun 			break;
855*4882a593Smuzhiyun 		case SPEED_100:
856*4882a593Smuzhiyun 			reg |= 0x03b0;
857*4882a593Smuzhiyun 			break;
858*4882a593Smuzhiyun 		default:
859*4882a593Smuzhiyun 			reg |= 0x02f0;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
863*4882a593Smuzhiyun 	asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 	return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
ax88178_reset(struct usbnet * dev)868*4882a593Smuzhiyun static int ax88178_reset(struct usbnet *dev)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
871*4882a593Smuzhiyun 	int ret;
872*4882a593Smuzhiyun 	__le16 eeprom;
873*4882a593Smuzhiyun 	u8 status;
874*4882a593Smuzhiyun 	int gpio0 = 0;
875*4882a593Smuzhiyun 	u32 phyid;
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status, 0);
878*4882a593Smuzhiyun 	netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL, 0);
881*4882a593Smuzhiyun 	asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom, 0);
882*4882a593Smuzhiyun 	asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL, 0);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	if (eeprom == cpu_to_le16(0xffff)) {
887*4882a593Smuzhiyun 		data->phymode = PHY_MODE_MARVELL;
888*4882a593Smuzhiyun 		data->ledmode = 0;
889*4882a593Smuzhiyun 		gpio0 = 1;
890*4882a593Smuzhiyun 	} else {
891*4882a593Smuzhiyun 		data->phymode = le16_to_cpu(eeprom) & 0x7F;
892*4882a593Smuzhiyun 		data->ledmode = le16_to_cpu(eeprom) >> 8;
893*4882a593Smuzhiyun 		gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 	netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun 	/* Power up external GigaPHY through AX88178 GPIO pin */
898*4882a593Smuzhiyun 	asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 |
899*4882a593Smuzhiyun 			AX_GPIO_GPO1EN, 40, 0);
900*4882a593Smuzhiyun 	if ((le16_to_cpu(eeprom) >> 8) != 1) {
901*4882a593Smuzhiyun 		asix_write_gpio(dev, 0x003c, 30, 0);
902*4882a593Smuzhiyun 		asix_write_gpio(dev, 0x001c, 300, 0);
903*4882a593Smuzhiyun 		asix_write_gpio(dev, 0x003c, 30, 0);
904*4882a593Smuzhiyun 	} else {
905*4882a593Smuzhiyun 		netdev_dbg(dev->net, "gpio phymode == 1 path\n");
906*4882a593Smuzhiyun 		asix_write_gpio(dev, AX_GPIO_GPO1EN, 30, 0);
907*4882a593Smuzhiyun 		asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30, 0);
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	/* Read PHYID register *AFTER* powering up PHY */
911*4882a593Smuzhiyun 	phyid = asix_get_phyid(dev);
912*4882a593Smuzhiyun 	netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	/* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
915*4882a593Smuzhiyun 	asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL, 0);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	asix_sw_reset(dev, 0, 0);
918*4882a593Smuzhiyun 	msleep(150);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
921*4882a593Smuzhiyun 	msleep(150);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	asix_write_rx_ctl(dev, 0, 0);
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	if (data->phymode == PHY_MODE_MARVELL) {
926*4882a593Smuzhiyun 		marvell_phy_init(dev);
927*4882a593Smuzhiyun 		msleep(60);
928*4882a593Smuzhiyun 	} else if (data->phymode == PHY_MODE_RTL8211CL)
929*4882a593Smuzhiyun 		rtl8211cl_phy_init(dev);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	asix_phy_reset(dev, BMCR_RESET | BMCR_ANENABLE);
932*4882a593Smuzhiyun 	asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
933*4882a593Smuzhiyun 			ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
934*4882a593Smuzhiyun 	asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
935*4882a593Smuzhiyun 			ADVERTISE_1000FULL);
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun 	asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT, 0);
938*4882a593Smuzhiyun 	mii_nway_restart(&dev->mii);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Rewrite MAC address */
941*4882a593Smuzhiyun 	memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
942*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
943*4882a593Smuzhiyun 							data->mac_addr, 0);
944*4882a593Smuzhiyun 	if (ret < 0)
945*4882a593Smuzhiyun 		return ret;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
948*4882a593Smuzhiyun 	if (ret < 0)
949*4882a593Smuzhiyun 		return ret;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return 0;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
ax88178_link_reset(struct usbnet * dev)954*4882a593Smuzhiyun static int ax88178_link_reset(struct usbnet *dev)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	u16 mode;
957*4882a593Smuzhiyun 	struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
958*4882a593Smuzhiyun 	struct asix_data *data = (struct asix_data *)&dev->data;
959*4882a593Smuzhiyun 	u32 speed;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	netdev_dbg(dev->net, "ax88178_link_reset()\n");
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	mii_check_media(&dev->mii, 1, 1);
964*4882a593Smuzhiyun 	mii_ethtool_gset(&dev->mii, &ecmd);
965*4882a593Smuzhiyun 	mode = AX88178_MEDIUM_DEFAULT;
966*4882a593Smuzhiyun 	speed = ethtool_cmd_speed(&ecmd);
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	if (speed == SPEED_1000)
969*4882a593Smuzhiyun 		mode |= AX_MEDIUM_GM;
970*4882a593Smuzhiyun 	else if (speed == SPEED_100)
971*4882a593Smuzhiyun 		mode |= AX_MEDIUM_PS;
972*4882a593Smuzhiyun 	else
973*4882a593Smuzhiyun 		mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	mode |= AX_MEDIUM_ENCK;
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 	if (ecmd.duplex == DUPLEX_FULL)
978*4882a593Smuzhiyun 		mode |= AX_MEDIUM_FD;
979*4882a593Smuzhiyun 	else
980*4882a593Smuzhiyun 		mode &= ~AX_MEDIUM_FD;
981*4882a593Smuzhiyun 
982*4882a593Smuzhiyun 	netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
983*4882a593Smuzhiyun 		   speed, ecmd.duplex, mode);
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	asix_write_medium_mode(dev, mode, 0);
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun 	if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
988*4882a593Smuzhiyun 		marvell_led_status(dev, speed);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	return 0;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
ax88178_set_mfb(struct usbnet * dev)993*4882a593Smuzhiyun static void ax88178_set_mfb(struct usbnet *dev)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	u16 mfb = AX_RX_CTL_MFB_16384;
996*4882a593Smuzhiyun 	u16 rxctl;
997*4882a593Smuzhiyun 	u16 medium;
998*4882a593Smuzhiyun 	int old_rx_urb_size = dev->rx_urb_size;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (dev->hard_mtu < 2048) {
1001*4882a593Smuzhiyun 		dev->rx_urb_size = 2048;
1002*4882a593Smuzhiyun 		mfb = AX_RX_CTL_MFB_2048;
1003*4882a593Smuzhiyun 	} else if (dev->hard_mtu < 4096) {
1004*4882a593Smuzhiyun 		dev->rx_urb_size = 4096;
1005*4882a593Smuzhiyun 		mfb = AX_RX_CTL_MFB_4096;
1006*4882a593Smuzhiyun 	} else if (dev->hard_mtu < 8192) {
1007*4882a593Smuzhiyun 		dev->rx_urb_size = 8192;
1008*4882a593Smuzhiyun 		mfb = AX_RX_CTL_MFB_8192;
1009*4882a593Smuzhiyun 	} else if (dev->hard_mtu < 16384) {
1010*4882a593Smuzhiyun 		dev->rx_urb_size = 16384;
1011*4882a593Smuzhiyun 		mfb = AX_RX_CTL_MFB_16384;
1012*4882a593Smuzhiyun 	}
1013*4882a593Smuzhiyun 
1014*4882a593Smuzhiyun 	rxctl = asix_read_rx_ctl(dev, 0);
1015*4882a593Smuzhiyun 	asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb, 0);
1016*4882a593Smuzhiyun 
1017*4882a593Smuzhiyun 	medium = asix_read_medium_status(dev, 0);
1018*4882a593Smuzhiyun 	if (dev->net->mtu > 1500)
1019*4882a593Smuzhiyun 		medium |= AX_MEDIUM_JFE;
1020*4882a593Smuzhiyun 	else
1021*4882a593Smuzhiyun 		medium &= ~AX_MEDIUM_JFE;
1022*4882a593Smuzhiyun 	asix_write_medium_mode(dev, medium, 0);
1023*4882a593Smuzhiyun 
1024*4882a593Smuzhiyun 	if (dev->rx_urb_size > old_rx_urb_size)
1025*4882a593Smuzhiyun 		usbnet_unlink_rx_urbs(dev);
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
ax88178_change_mtu(struct net_device * net,int new_mtu)1028*4882a593Smuzhiyun static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	struct usbnet *dev = netdev_priv(net);
1031*4882a593Smuzhiyun 	int ll_mtu = new_mtu + net->hard_header_len + 4;
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 	netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
1034*4882a593Smuzhiyun 
1035*4882a593Smuzhiyun 	if ((ll_mtu % dev->maxpacket) == 0)
1036*4882a593Smuzhiyun 		return -EDOM;
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	net->mtu = new_mtu;
1039*4882a593Smuzhiyun 	dev->hard_mtu = net->mtu + net->hard_header_len;
1040*4882a593Smuzhiyun 	ax88178_set_mfb(dev);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	/* max qlen depend on hard_mtu and rx_urb_size */
1043*4882a593Smuzhiyun 	usbnet_update_max_qlen(dev);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun static const struct net_device_ops ax88178_netdev_ops = {
1049*4882a593Smuzhiyun 	.ndo_open		= usbnet_open,
1050*4882a593Smuzhiyun 	.ndo_stop		= usbnet_stop,
1051*4882a593Smuzhiyun 	.ndo_start_xmit		= usbnet_start_xmit,
1052*4882a593Smuzhiyun 	.ndo_tx_timeout		= usbnet_tx_timeout,
1053*4882a593Smuzhiyun 	.ndo_get_stats64	= usbnet_get_stats64,
1054*4882a593Smuzhiyun 	.ndo_set_mac_address 	= asix_set_mac_address,
1055*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
1056*4882a593Smuzhiyun 	.ndo_set_rx_mode	= asix_set_multicast,
1057*4882a593Smuzhiyun 	.ndo_do_ioctl 		= asix_ioctl,
1058*4882a593Smuzhiyun 	.ndo_change_mtu 	= ax88178_change_mtu,
1059*4882a593Smuzhiyun };
1060*4882a593Smuzhiyun 
ax88178_bind(struct usbnet * dev,struct usb_interface * intf)1061*4882a593Smuzhiyun static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	int ret;
1064*4882a593Smuzhiyun 	u8 buf[ETH_ALEN] = {0};
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	usbnet_get_endpoints(dev,intf);
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun 	/* Get the MAC address */
1069*4882a593Smuzhiyun 	ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf, 0);
1070*4882a593Smuzhiyun 	if (ret < 0) {
1071*4882a593Smuzhiyun 		netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
1072*4882a593Smuzhiyun 		return ret;
1073*4882a593Smuzhiyun 	}
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	asix_set_netdev_dev_addr(dev, buf);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	/* Initialize MII structure */
1078*4882a593Smuzhiyun 	dev->mii.dev = dev->net;
1079*4882a593Smuzhiyun 	dev->mii.mdio_read = asix_mdio_read;
1080*4882a593Smuzhiyun 	dev->mii.mdio_write = asix_mdio_write;
1081*4882a593Smuzhiyun 	dev->mii.phy_id_mask = 0x1f;
1082*4882a593Smuzhiyun 	dev->mii.reg_num_mask = 0xff;
1083*4882a593Smuzhiyun 	dev->mii.supports_gmii = 1;
1084*4882a593Smuzhiyun 	dev->mii.phy_id = asix_get_phy_addr(dev);
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	dev->net->netdev_ops = &ax88178_netdev_ops;
1087*4882a593Smuzhiyun 	dev->net->ethtool_ops = &ax88178_ethtool_ops;
1088*4882a593Smuzhiyun 	dev->net->max_mtu = 16384 - (dev->net->hard_header_len + 4);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	/* Blink LEDS so users know driver saw dongle */
1091*4882a593Smuzhiyun 	asix_sw_reset(dev, 0, 0);
1092*4882a593Smuzhiyun 	msleep(150);
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
1095*4882a593Smuzhiyun 	msleep(150);
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1098*4882a593Smuzhiyun 	if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1099*4882a593Smuzhiyun 		/* hard_mtu  is still the default - the device does not support
1100*4882a593Smuzhiyun 		   jumbo eth frames */
1101*4882a593Smuzhiyun 		dev->rx_urb_size = 2048;
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
1105*4882a593Smuzhiyun 	if (!dev->driver_priv)
1106*4882a593Smuzhiyun 			return -ENOMEM;
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	return 0;
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun static const struct driver_info ax8817x_info = {
1112*4882a593Smuzhiyun 	.description = "ASIX AX8817x USB 2.0 Ethernet",
1113*4882a593Smuzhiyun 	.bind = ax88172_bind,
1114*4882a593Smuzhiyun 	.status = asix_status,
1115*4882a593Smuzhiyun 	.link_reset = ax88172_link_reset,
1116*4882a593Smuzhiyun 	.reset = ax88172_link_reset,
1117*4882a593Smuzhiyun 	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1118*4882a593Smuzhiyun 	.data = 0x00130103,
1119*4882a593Smuzhiyun };
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun static const struct driver_info dlink_dub_e100_info = {
1122*4882a593Smuzhiyun 	.description = "DLink DUB-E100 USB Ethernet",
1123*4882a593Smuzhiyun 	.bind = ax88172_bind,
1124*4882a593Smuzhiyun 	.status = asix_status,
1125*4882a593Smuzhiyun 	.link_reset = ax88172_link_reset,
1126*4882a593Smuzhiyun 	.reset = ax88172_link_reset,
1127*4882a593Smuzhiyun 	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1128*4882a593Smuzhiyun 	.data = 0x009f9d9f,
1129*4882a593Smuzhiyun };
1130*4882a593Smuzhiyun 
1131*4882a593Smuzhiyun static const struct driver_info netgear_fa120_info = {
1132*4882a593Smuzhiyun 	.description = "Netgear FA-120 USB Ethernet",
1133*4882a593Smuzhiyun 	.bind = ax88172_bind,
1134*4882a593Smuzhiyun 	.status = asix_status,
1135*4882a593Smuzhiyun 	.link_reset = ax88172_link_reset,
1136*4882a593Smuzhiyun 	.reset = ax88172_link_reset,
1137*4882a593Smuzhiyun 	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1138*4882a593Smuzhiyun 	.data = 0x00130103,
1139*4882a593Smuzhiyun };
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun static const struct driver_info hawking_uf200_info = {
1142*4882a593Smuzhiyun 	.description = "Hawking UF200 USB Ethernet",
1143*4882a593Smuzhiyun 	.bind = ax88172_bind,
1144*4882a593Smuzhiyun 	.status = asix_status,
1145*4882a593Smuzhiyun 	.link_reset = ax88172_link_reset,
1146*4882a593Smuzhiyun 	.reset = ax88172_link_reset,
1147*4882a593Smuzhiyun 	.flags =  FLAG_ETHER | FLAG_LINK_INTR,
1148*4882a593Smuzhiyun 	.data = 0x001f1d1f,
1149*4882a593Smuzhiyun };
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun static const struct driver_info ax88772_info = {
1152*4882a593Smuzhiyun 	.description = "ASIX AX88772 USB 2.0 Ethernet",
1153*4882a593Smuzhiyun 	.bind = ax88772_bind,
1154*4882a593Smuzhiyun 	.unbind = ax88772_unbind,
1155*4882a593Smuzhiyun 	.status = asix_status,
1156*4882a593Smuzhiyun 	.link_reset = ax88772_link_reset,
1157*4882a593Smuzhiyun 	.reset = ax88772_reset,
1158*4882a593Smuzhiyun 	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
1159*4882a593Smuzhiyun 	.rx_fixup = asix_rx_fixup_common,
1160*4882a593Smuzhiyun 	.tx_fixup = asix_tx_fixup,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static const struct driver_info ax88772b_info = {
1164*4882a593Smuzhiyun 	.description = "ASIX AX88772B USB 2.0 Ethernet",
1165*4882a593Smuzhiyun 	.bind = ax88772_bind,
1166*4882a593Smuzhiyun 	.unbind = ax88772_unbind,
1167*4882a593Smuzhiyun 	.status = asix_status,
1168*4882a593Smuzhiyun 	.link_reset = ax88772_link_reset,
1169*4882a593Smuzhiyun 	.reset = ax88772_reset,
1170*4882a593Smuzhiyun 	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1171*4882a593Smuzhiyun 	         FLAG_MULTI_PACKET,
1172*4882a593Smuzhiyun 	.rx_fixup = asix_rx_fixup_common,
1173*4882a593Smuzhiyun 	.tx_fixup = asix_tx_fixup,
1174*4882a593Smuzhiyun 	.data = FLAG_EEPROM_MAC,
1175*4882a593Smuzhiyun };
1176*4882a593Smuzhiyun 
1177*4882a593Smuzhiyun static const struct driver_info ax88178_info = {
1178*4882a593Smuzhiyun 	.description = "ASIX AX88178 USB 2.0 Ethernet",
1179*4882a593Smuzhiyun 	.bind = ax88178_bind,
1180*4882a593Smuzhiyun 	.unbind = ax88772_unbind,
1181*4882a593Smuzhiyun 	.status = asix_status,
1182*4882a593Smuzhiyun 	.link_reset = ax88178_link_reset,
1183*4882a593Smuzhiyun 	.reset = ax88178_reset,
1184*4882a593Smuzhiyun 	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1185*4882a593Smuzhiyun 		 FLAG_MULTI_PACKET,
1186*4882a593Smuzhiyun 	.rx_fixup = asix_rx_fixup_common,
1187*4882a593Smuzhiyun 	.tx_fixup = asix_tx_fixup,
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun /*
1191*4882a593Smuzhiyun  * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
1192*4882a593Smuzhiyun  * no-name packaging.
1193*4882a593Smuzhiyun  * USB device strings are:
1194*4882a593Smuzhiyun  *   1: Manufacturer: USBLINK
1195*4882a593Smuzhiyun  *   2: Product: HG20F9 USB2.0
1196*4882a593Smuzhiyun  *   3: Serial: 000003
1197*4882a593Smuzhiyun  * Appears to be compatible with Asix 88772B.
1198*4882a593Smuzhiyun  */
1199*4882a593Smuzhiyun static const struct driver_info hg20f9_info = {
1200*4882a593Smuzhiyun 	.description = "HG20F9 USB 2.0 Ethernet",
1201*4882a593Smuzhiyun 	.bind = ax88772_bind,
1202*4882a593Smuzhiyun 	.unbind = ax88772_unbind,
1203*4882a593Smuzhiyun 	.status = asix_status,
1204*4882a593Smuzhiyun 	.link_reset = ax88772_link_reset,
1205*4882a593Smuzhiyun 	.reset = ax88772_reset,
1206*4882a593Smuzhiyun 	.flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1207*4882a593Smuzhiyun 	         FLAG_MULTI_PACKET,
1208*4882a593Smuzhiyun 	.rx_fixup = asix_rx_fixup_common,
1209*4882a593Smuzhiyun 	.tx_fixup = asix_tx_fixup,
1210*4882a593Smuzhiyun 	.data = FLAG_EEPROM_MAC,
1211*4882a593Smuzhiyun };
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun static const struct usb_device_id	products [] = {
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun 	// Linksys USB200M
1216*4882a593Smuzhiyun 	USB_DEVICE (0x077b, 0x2226),
1217*4882a593Smuzhiyun 	.driver_info =	(unsigned long) &ax8817x_info,
1218*4882a593Smuzhiyun }, {
1219*4882a593Smuzhiyun 	// Netgear FA120
1220*4882a593Smuzhiyun 	USB_DEVICE (0x0846, 0x1040),
1221*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &netgear_fa120_info,
1222*4882a593Smuzhiyun }, {
1223*4882a593Smuzhiyun 	// DLink DUB-E100
1224*4882a593Smuzhiyun 	USB_DEVICE (0x2001, 0x1a00),
1225*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &dlink_dub_e100_info,
1226*4882a593Smuzhiyun }, {
1227*4882a593Smuzhiyun 	// Intellinet, ST Lab USB Ethernet
1228*4882a593Smuzhiyun 	USB_DEVICE (0x0b95, 0x1720),
1229*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax8817x_info,
1230*4882a593Smuzhiyun }, {
1231*4882a593Smuzhiyun 	// Hawking UF200, TrendNet TU2-ET100
1232*4882a593Smuzhiyun 	USB_DEVICE (0x07b8, 0x420a),
1233*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &hawking_uf200_info,
1234*4882a593Smuzhiyun }, {
1235*4882a593Smuzhiyun 	// Billionton Systems, USB2AR
1236*4882a593Smuzhiyun 	USB_DEVICE (0x08dd, 0x90ff),
1237*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax8817x_info,
1238*4882a593Smuzhiyun }, {
1239*4882a593Smuzhiyun 	// Billionton Systems, GUSB2AM-1G-B
1240*4882a593Smuzhiyun 	USB_DEVICE(0x08dd, 0x0114),
1241*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax88178_info,
1242*4882a593Smuzhiyun }, {
1243*4882a593Smuzhiyun 	// ATEN UC210T
1244*4882a593Smuzhiyun 	USB_DEVICE (0x0557, 0x2009),
1245*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax8817x_info,
1246*4882a593Smuzhiyun }, {
1247*4882a593Smuzhiyun 	// Buffalo LUA-U2-KTX
1248*4882a593Smuzhiyun 	USB_DEVICE (0x0411, 0x003d),
1249*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax8817x_info,
1250*4882a593Smuzhiyun }, {
1251*4882a593Smuzhiyun 	// Buffalo LUA-U2-GT 10/100/1000
1252*4882a593Smuzhiyun 	USB_DEVICE (0x0411, 0x006e),
1253*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax88178_info,
1254*4882a593Smuzhiyun }, {
1255*4882a593Smuzhiyun 	// Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
1256*4882a593Smuzhiyun 	USB_DEVICE (0x6189, 0x182d),
1257*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax8817x_info,
1258*4882a593Smuzhiyun }, {
1259*4882a593Smuzhiyun 	// Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
1260*4882a593Smuzhiyun 	USB_DEVICE (0x0df6, 0x0056),
1261*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax88178_info,
1262*4882a593Smuzhiyun }, {
1263*4882a593Smuzhiyun 	// Sitecom LN-028 "USB 2.0 10/100/1000 Ethernet adapter"
1264*4882a593Smuzhiyun 	USB_DEVICE (0x0df6, 0x061c),
1265*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax88178_info,
1266*4882a593Smuzhiyun }, {
1267*4882a593Smuzhiyun 	// corega FEther USB2-TX
1268*4882a593Smuzhiyun 	USB_DEVICE (0x07aa, 0x0017),
1269*4882a593Smuzhiyun 	.driver_info =  (unsigned long) &ax8817x_info,
1270*4882a593Smuzhiyun }, {
1271*4882a593Smuzhiyun 	// Surecom EP-1427X-2
1272*4882a593Smuzhiyun 	USB_DEVICE (0x1189, 0x0893),
1273*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax8817x_info,
1274*4882a593Smuzhiyun }, {
1275*4882a593Smuzhiyun 	// goodway corp usb gwusb2e
1276*4882a593Smuzhiyun 	USB_DEVICE (0x1631, 0x6200),
1277*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax8817x_info,
1278*4882a593Smuzhiyun }, {
1279*4882a593Smuzhiyun 	// JVC MP-PRX1 Port Replicator
1280*4882a593Smuzhiyun 	USB_DEVICE (0x04f1, 0x3008),
1281*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax8817x_info,
1282*4882a593Smuzhiyun }, {
1283*4882a593Smuzhiyun 	// Lenovo U2L100P 10/100
1284*4882a593Smuzhiyun 	USB_DEVICE (0x17ef, 0x7203),
1285*4882a593Smuzhiyun 	.driver_info = (unsigned long)&ax88772b_info,
1286*4882a593Smuzhiyun }, {
1287*4882a593Smuzhiyun 	// ASIX AX88772B 10/100
1288*4882a593Smuzhiyun 	USB_DEVICE (0x0b95, 0x772b),
1289*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772b_info,
1290*4882a593Smuzhiyun }, {
1291*4882a593Smuzhiyun 	// ASIX AX88772 10/100
1292*4882a593Smuzhiyun 	USB_DEVICE (0x0b95, 0x7720),
1293*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1294*4882a593Smuzhiyun }, {
1295*4882a593Smuzhiyun 	// ASIX AX88178 10/100/1000
1296*4882a593Smuzhiyun 	USB_DEVICE (0x0b95, 0x1780),
1297*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88178_info,
1298*4882a593Smuzhiyun }, {
1299*4882a593Smuzhiyun 	// Logitec LAN-GTJ/U2A
1300*4882a593Smuzhiyun 	USB_DEVICE (0x0789, 0x0160),
1301*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88178_info,
1302*4882a593Smuzhiyun }, {
1303*4882a593Smuzhiyun 	// Linksys USB200M Rev 2
1304*4882a593Smuzhiyun 	USB_DEVICE (0x13b1, 0x0018),
1305*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1306*4882a593Smuzhiyun }, {
1307*4882a593Smuzhiyun 	// 0Q0 cable ethernet
1308*4882a593Smuzhiyun 	USB_DEVICE (0x1557, 0x7720),
1309*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1310*4882a593Smuzhiyun }, {
1311*4882a593Smuzhiyun 	// DLink DUB-E100 H/W Ver B1
1312*4882a593Smuzhiyun 	USB_DEVICE (0x07d1, 0x3c05),
1313*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1314*4882a593Smuzhiyun }, {
1315*4882a593Smuzhiyun 	// DLink DUB-E100 H/W Ver B1 Alternate
1316*4882a593Smuzhiyun 	USB_DEVICE (0x2001, 0x3c05),
1317*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1318*4882a593Smuzhiyun }, {
1319*4882a593Smuzhiyun        // DLink DUB-E100 H/W Ver C1
1320*4882a593Smuzhiyun        USB_DEVICE (0x2001, 0x1a02),
1321*4882a593Smuzhiyun        .driver_info = (unsigned long) &ax88772_info,
1322*4882a593Smuzhiyun }, {
1323*4882a593Smuzhiyun 	// Linksys USB1000
1324*4882a593Smuzhiyun 	USB_DEVICE (0x1737, 0x0039),
1325*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88178_info,
1326*4882a593Smuzhiyun }, {
1327*4882a593Smuzhiyun 	// IO-DATA ETG-US2
1328*4882a593Smuzhiyun 	USB_DEVICE (0x04bb, 0x0930),
1329*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88178_info,
1330*4882a593Smuzhiyun }, {
1331*4882a593Smuzhiyun 	// Belkin F5D5055
1332*4882a593Smuzhiyun 	USB_DEVICE(0x050d, 0x5055),
1333*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88178_info,
1334*4882a593Smuzhiyun }, {
1335*4882a593Smuzhiyun 	// Apple USB Ethernet Adapter
1336*4882a593Smuzhiyun 	USB_DEVICE(0x05ac, 0x1402),
1337*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1338*4882a593Smuzhiyun }, {
1339*4882a593Smuzhiyun 	// Cables-to-Go USB Ethernet Adapter
1340*4882a593Smuzhiyun 	USB_DEVICE(0x0b95, 0x772a),
1341*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1342*4882a593Smuzhiyun }, {
1343*4882a593Smuzhiyun 	// ABOCOM for pci
1344*4882a593Smuzhiyun 	USB_DEVICE(0x14ea, 0xab11),
1345*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88178_info,
1346*4882a593Smuzhiyun }, {
1347*4882a593Smuzhiyun 	// ASIX 88772a
1348*4882a593Smuzhiyun 	USB_DEVICE(0x0db0, 0xa877),
1349*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88772_info,
1350*4882a593Smuzhiyun }, {
1351*4882a593Smuzhiyun 	// Asus USB Ethernet Adapter
1352*4882a593Smuzhiyun 	USB_DEVICE (0x0b95, 0x7e2b),
1353*4882a593Smuzhiyun 	.driver_info = (unsigned long)&ax88772b_info,
1354*4882a593Smuzhiyun }, {
1355*4882a593Smuzhiyun 	/* ASIX 88172a demo board */
1356*4882a593Smuzhiyun 	USB_DEVICE(0x0b95, 0x172a),
1357*4882a593Smuzhiyun 	.driver_info = (unsigned long) &ax88172a_info,
1358*4882a593Smuzhiyun }, {
1359*4882a593Smuzhiyun 	/*
1360*4882a593Smuzhiyun 	 * USBLINK HG20F9 "USB 2.0 LAN"
1361*4882a593Smuzhiyun 	 * Appears to have gazumped Linksys's manufacturer ID but
1362*4882a593Smuzhiyun 	 * doesn't (yet) conflict with any known Linksys product.
1363*4882a593Smuzhiyun 	 */
1364*4882a593Smuzhiyun 	USB_DEVICE(0x066b, 0x20f9),
1365*4882a593Smuzhiyun 	.driver_info = (unsigned long) &hg20f9_info,
1366*4882a593Smuzhiyun },
1367*4882a593Smuzhiyun 	{ },		// END
1368*4882a593Smuzhiyun };
1369*4882a593Smuzhiyun MODULE_DEVICE_TABLE(usb, products);
1370*4882a593Smuzhiyun 
1371*4882a593Smuzhiyun static struct usb_driver asix_driver = {
1372*4882a593Smuzhiyun 	.name =		DRIVER_NAME,
1373*4882a593Smuzhiyun 	.id_table =	products,
1374*4882a593Smuzhiyun 	.probe =	usbnet_probe,
1375*4882a593Smuzhiyun 	.suspend =	asix_suspend,
1376*4882a593Smuzhiyun 	.resume =	asix_resume,
1377*4882a593Smuzhiyun 	.reset_resume =	asix_resume,
1378*4882a593Smuzhiyun 	.disconnect =	usbnet_disconnect,
1379*4882a593Smuzhiyun 	.supports_autosuspend = 1,
1380*4882a593Smuzhiyun 	.disable_hub_initiated_lpm = 1,
1381*4882a593Smuzhiyun };
1382*4882a593Smuzhiyun 
1383*4882a593Smuzhiyun module_usb_driver(asix_driver);
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun MODULE_AUTHOR("David Hollis");
1386*4882a593Smuzhiyun MODULE_VERSION(DRIVER_VERSION);
1387*4882a593Smuzhiyun MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1388*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1389*4882a593Smuzhiyun 
1390