xref: /OK3568_Linux_fs/kernel/drivers/net/usb/aqc111.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /* Aquantia Corp. Aquantia AQtion USB to 5GbE Controller
3*4882a593Smuzhiyun  * Copyright (C) 2003-2005 David Hollis <dhollis@davehollis.com>
4*4882a593Smuzhiyun  * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
5*4882a593Smuzhiyun  * Copyright (C) 2002-2003 TiVo Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2017-2018 ASIX
7*4882a593Smuzhiyun  * Copyright (C) 2018 Aquantia Corp.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __LINUX_USBNET_AQC111_H
11*4882a593Smuzhiyun #define __LINUX_USBNET_AQC111_H
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define URB_SIZE	(1024 * 62)
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define AQ_MCAST_FILTER_SIZE		8
16*4882a593Smuzhiyun #define AQ_MAX_MCAST			64
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define AQ_ACCESS_MAC			0x01
19*4882a593Smuzhiyun #define AQ_FLASH_PARAMETERS		0x20
20*4882a593Smuzhiyun #define AQ_PHY_POWER			0x31
21*4882a593Smuzhiyun #define AQ_WOL_CFG			0x60
22*4882a593Smuzhiyun #define AQ_PHY_OPS			0x61
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define AQ_USB_PHY_SET_TIMEOUT		10000
25*4882a593Smuzhiyun #define AQ_USB_SET_TIMEOUT		4000
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* Feature. ********************************************/
28*4882a593Smuzhiyun #define AQ_SUPPORT_FEATURE	(NETIF_F_SG | NETIF_F_IP_CSUM |\
29*4882a593Smuzhiyun 				 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM |\
30*4882a593Smuzhiyun 				 NETIF_F_TSO | NETIF_F_HW_VLAN_CTAG_TX |\
31*4882a593Smuzhiyun 				 NETIF_F_HW_VLAN_CTAG_RX)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define AQ_SUPPORT_HW_FEATURE	(NETIF_F_SG | NETIF_F_IP_CSUM |\
34*4882a593Smuzhiyun 				 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM |\
35*4882a593Smuzhiyun 				 NETIF_F_TSO | NETIF_F_HW_VLAN_CTAG_FILTER)
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define AQ_SUPPORT_VLAN_FEATURE (NETIF_F_SG | NETIF_F_IP_CSUM |\
38*4882a593Smuzhiyun 				 NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM |\
39*4882a593Smuzhiyun 				 NETIF_F_TSO)
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* SFR Reg. ********************************************/
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define SFR_GENERAL_STATUS		0x03
44*4882a593Smuzhiyun #define SFR_CHIP_STATUS			0x05
45*4882a593Smuzhiyun #define SFR_RX_CTL			0x0B
46*4882a593Smuzhiyun 	#define SFR_RX_CTL_TXPADCRC		0x0400
47*4882a593Smuzhiyun 	#define SFR_RX_CTL_IPE			0x0200
48*4882a593Smuzhiyun 	#define SFR_RX_CTL_DROPCRCERR		0x0100
49*4882a593Smuzhiyun 	#define SFR_RX_CTL_START		0x0080
50*4882a593Smuzhiyun 	#define SFR_RX_CTL_RF_WAK		0x0040
51*4882a593Smuzhiyun 	#define SFR_RX_CTL_AP			0x0020
52*4882a593Smuzhiyun 	#define SFR_RX_CTL_AM			0x0010
53*4882a593Smuzhiyun 	#define SFR_RX_CTL_AB			0x0008
54*4882a593Smuzhiyun 	#define SFR_RX_CTL_AMALL		0x0002
55*4882a593Smuzhiyun 	#define SFR_RX_CTL_PRO			0x0001
56*4882a593Smuzhiyun 	#define SFR_RX_CTL_STOP			0x0000
57*4882a593Smuzhiyun #define SFR_INTER_PACKET_GAP_0		0x0D
58*4882a593Smuzhiyun #define SFR_NODE_ID			0x10
59*4882a593Smuzhiyun #define SFR_MULTI_FILTER_ARRY		0x16
60*4882a593Smuzhiyun #define SFR_MEDIUM_STATUS_MODE		0x22
61*4882a593Smuzhiyun 	#define SFR_MEDIUM_XGMIIMODE		0x0001
62*4882a593Smuzhiyun 	#define SFR_MEDIUM_FULL_DUPLEX		0x0002
63*4882a593Smuzhiyun 	#define SFR_MEDIUM_RXFLOW_CTRLEN	0x0010
64*4882a593Smuzhiyun 	#define SFR_MEDIUM_TXFLOW_CTRLEN	0x0020
65*4882a593Smuzhiyun 	#define SFR_MEDIUM_JUMBO_EN		0x0040
66*4882a593Smuzhiyun 	#define SFR_MEDIUM_RECEIVE_EN		0x0100
67*4882a593Smuzhiyun #define SFR_MONITOR_MODE		0x24
68*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_EPHYRW		0x01
69*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_RWLC		0x02
70*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_RWMP		0x04
71*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_RWWF		0x08
72*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_RW_FLAG	0x10
73*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_PMEPOL		0x20
74*4882a593Smuzhiyun 	#define SFR_MONITOR_MODE_PMETYPE	0x40
75*4882a593Smuzhiyun #define SFR_PHYPWR_RSTCTL		0x26
76*4882a593Smuzhiyun 	#define SFR_PHYPWR_RSTCTL_BZ		0x0010
77*4882a593Smuzhiyun 	#define SFR_PHYPWR_RSTCTL_IPRL		0x0020
78*4882a593Smuzhiyun #define SFR_VLAN_ID_ADDRESS		0x2A
79*4882a593Smuzhiyun #define SFR_VLAN_ID_CONTROL		0x2B
80*4882a593Smuzhiyun 	#define SFR_VLAN_CONTROL_WE		0x0001
81*4882a593Smuzhiyun 	#define SFR_VLAN_CONTROL_RD		0x0002
82*4882a593Smuzhiyun 	#define SFR_VLAN_CONTROL_VSO		0x0010
83*4882a593Smuzhiyun 	#define SFR_VLAN_CONTROL_VFE		0x0020
84*4882a593Smuzhiyun #define SFR_VLAN_ID_DATA0		0x2C
85*4882a593Smuzhiyun #define SFR_VLAN_ID_DATA1		0x2D
86*4882a593Smuzhiyun #define SFR_RX_BULKIN_QCTRL		0x2E
87*4882a593Smuzhiyun 	#define SFR_RX_BULKIN_QCTRL_TIME	0x01
88*4882a593Smuzhiyun 	#define SFR_RX_BULKIN_QCTRL_IFG		0x02
89*4882a593Smuzhiyun 	#define SFR_RX_BULKIN_QCTRL_SIZE	0x04
90*4882a593Smuzhiyun #define SFR_RX_BULKIN_QTIMR_LOW		0x2F
91*4882a593Smuzhiyun #define SFR_RX_BULKIN_QTIMR_HIGH	0x30
92*4882a593Smuzhiyun #define SFR_RX_BULKIN_QSIZE		0x31
93*4882a593Smuzhiyun #define SFR_RX_BULKIN_QIFG		0x32
94*4882a593Smuzhiyun #define SFR_RXCOE_CTL			0x34
95*4882a593Smuzhiyun 	#define SFR_RXCOE_IP			0x01
96*4882a593Smuzhiyun 	#define SFR_RXCOE_TCP			0x02
97*4882a593Smuzhiyun 	#define SFR_RXCOE_UDP			0x04
98*4882a593Smuzhiyun 	#define SFR_RXCOE_ICMP			0x08
99*4882a593Smuzhiyun 	#define SFR_RXCOE_IGMP			0x10
100*4882a593Smuzhiyun 	#define SFR_RXCOE_TCPV6			0x20
101*4882a593Smuzhiyun 	#define SFR_RXCOE_UDPV6			0x40
102*4882a593Smuzhiyun 	#define SFR_RXCOE_ICMV6			0x80
103*4882a593Smuzhiyun #define SFR_TXCOE_CTL			0x35
104*4882a593Smuzhiyun 	#define SFR_TXCOE_IP			0x01
105*4882a593Smuzhiyun 	#define SFR_TXCOE_TCP			0x02
106*4882a593Smuzhiyun 	#define SFR_TXCOE_UDP			0x04
107*4882a593Smuzhiyun 	#define SFR_TXCOE_ICMP			0x08
108*4882a593Smuzhiyun 	#define SFR_TXCOE_IGMP			0x10
109*4882a593Smuzhiyun 	#define SFR_TXCOE_TCPV6			0x20
110*4882a593Smuzhiyun 	#define SFR_TXCOE_UDPV6			0x40
111*4882a593Smuzhiyun 	#define SFR_TXCOE_ICMV6			0x80
112*4882a593Smuzhiyun #define SFR_BM_INT_MASK			0x41
113*4882a593Smuzhiyun #define SFR_BMRX_DMA_CONTROL		0x43
114*4882a593Smuzhiyun 	#define SFR_BMRX_DMA_EN			0x80
115*4882a593Smuzhiyun #define SFR_BMTX_DMA_CONTROL		0x46
116*4882a593Smuzhiyun #define SFR_PAUSE_WATERLVL_LOW		0x54
117*4882a593Smuzhiyun #define SFR_PAUSE_WATERLVL_HIGH		0x55
118*4882a593Smuzhiyun #define SFR_ARC_CTRL			0x9E
119*4882a593Smuzhiyun #define SFR_SWP_CTRL			0xB1
120*4882a593Smuzhiyun #define SFR_TX_PAUSE_RESEND_T		0xB2
121*4882a593Smuzhiyun #define SFR_ETH_MAC_PATH		0xB7
122*4882a593Smuzhiyun 	#define SFR_RX_PATH_READY		0x01
123*4882a593Smuzhiyun #define SFR_BULK_OUT_CTRL		0xB9
124*4882a593Smuzhiyun 	#define SFR_BULK_OUT_FLUSH_EN		0x01
125*4882a593Smuzhiyun 	#define SFR_BULK_OUT_EFF_EN		0x02
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define AQ_FW_VER_MAJOR			0xDA
128*4882a593Smuzhiyun #define AQ_FW_VER_MINOR			0xDB
129*4882a593Smuzhiyun #define AQ_FW_VER_REV			0xDC
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*PHY_OPS**********************************************************************/
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun #define AQ_ADV_100M	BIT(0)
134*4882a593Smuzhiyun #define AQ_ADV_1G	BIT(1)
135*4882a593Smuzhiyun #define AQ_ADV_2G5	BIT(2)
136*4882a593Smuzhiyun #define AQ_ADV_5G	BIT(3)
137*4882a593Smuzhiyun #define AQ_ADV_MASK	0x0F
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define AQ_PAUSE	BIT(16)
140*4882a593Smuzhiyun #define AQ_ASYM_PAUSE	BIT(17)
141*4882a593Smuzhiyun #define AQ_LOW_POWER	BIT(18)
142*4882a593Smuzhiyun #define AQ_PHY_POWER_EN	BIT(19)
143*4882a593Smuzhiyun #define AQ_WOL		BIT(20)
144*4882a593Smuzhiyun #define AQ_DOWNSHIFT	BIT(21)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun #define AQ_DSH_RETRIES_SHIFT	0x18
147*4882a593Smuzhiyun #define AQ_DSH_RETRIES_MASK	0xF000000
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define AQ_WOL_FLAG_MP			0x2
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /******************************************************************************/
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun struct aqc111_wol_cfg {
154*4882a593Smuzhiyun 	u8 hw_addr[6];
155*4882a593Smuzhiyun 	u8 flags;
156*4882a593Smuzhiyun 	u8 rsvd[283];
157*4882a593Smuzhiyun } __packed;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define WOL_CFG_SIZE sizeof(struct aqc111_wol_cfg)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun struct aqc111_data {
162*4882a593Smuzhiyun 	u16 rxctl;
163*4882a593Smuzhiyun 	u8 rx_checksum;
164*4882a593Smuzhiyun 	u8 link_speed;
165*4882a593Smuzhiyun 	u8 link;
166*4882a593Smuzhiyun 	u8 autoneg;
167*4882a593Smuzhiyun 	u32 advertised_speed;
168*4882a593Smuzhiyun 	struct {
169*4882a593Smuzhiyun 		u8 major;
170*4882a593Smuzhiyun 		u8 minor;
171*4882a593Smuzhiyun 		u8 rev;
172*4882a593Smuzhiyun 	} fw_ver;
173*4882a593Smuzhiyun 	u32 phy_cfg;
174*4882a593Smuzhiyun 	u8 wol_flags;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define AQ_LS_MASK		0x8000
178*4882a593Smuzhiyun #define AQ_SPEED_MASK		0x7F00
179*4882a593Smuzhiyun #define AQ_SPEED_SHIFT		0x0008
180*4882a593Smuzhiyun #define AQ_INT_SPEED_5G		0x000F
181*4882a593Smuzhiyun #define AQ_INT_SPEED_2_5G	0x0010
182*4882a593Smuzhiyun #define AQ_INT_SPEED_1G		0x0011
183*4882a593Smuzhiyun #define AQ_INT_SPEED_100M	0x0013
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* TX Descriptor */
186*4882a593Smuzhiyun #define AQ_TX_DESC_LEN_MASK	0x1FFFFF
187*4882a593Smuzhiyun #define AQ_TX_DESC_DROP_PADD	BIT(28)
188*4882a593Smuzhiyun #define AQ_TX_DESC_VLAN		BIT(29)
189*4882a593Smuzhiyun #define AQ_TX_DESC_MSS_MASK	0x7FFF
190*4882a593Smuzhiyun #define AQ_TX_DESC_MSS_SHIFT	0x20
191*4882a593Smuzhiyun #define AQ_TX_DESC_VLAN_MASK	0xFFFF
192*4882a593Smuzhiyun #define AQ_TX_DESC_VLAN_SHIFT	0x30
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #define AQ_RX_HW_PAD			0x02
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun /* RX Packet Descriptor */
197*4882a593Smuzhiyun #define AQ_RX_PD_L4_ERR		BIT(0)
198*4882a593Smuzhiyun #define AQ_RX_PD_L3_ERR		BIT(1)
199*4882a593Smuzhiyun #define AQ_RX_PD_L4_TYPE_MASK	0x1C
200*4882a593Smuzhiyun #define AQ_RX_PD_L4_UDP		0x04
201*4882a593Smuzhiyun #define AQ_RX_PD_L4_TCP		0x10
202*4882a593Smuzhiyun #define AQ_RX_PD_L3_TYPE_MASK	0x60
203*4882a593Smuzhiyun #define AQ_RX_PD_L3_IP		0x20
204*4882a593Smuzhiyun #define AQ_RX_PD_L3_IP6		0x40
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define AQ_RX_PD_VLAN		BIT(10)
207*4882a593Smuzhiyun #define AQ_RX_PD_RX_OK		BIT(11)
208*4882a593Smuzhiyun #define AQ_RX_PD_DROP		BIT(31)
209*4882a593Smuzhiyun #define AQ_RX_PD_LEN_MASK	0x7FFF0000
210*4882a593Smuzhiyun #define AQ_RX_PD_LEN_SHIFT	0x10
211*4882a593Smuzhiyun #define AQ_RX_PD_VLAN_SHIFT	0x20
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* RX Descriptor header */
214*4882a593Smuzhiyun #define AQ_RX_DH_PKT_CNT_MASK		0x1FFF
215*4882a593Smuzhiyun #define AQ_RX_DH_DESC_OFFSET_MASK	0xFFFFE000
216*4882a593Smuzhiyun #define AQ_RX_DH_DESC_OFFSET_SHIFT	0x0D
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun static struct {
219*4882a593Smuzhiyun 	unsigned char ctrl;
220*4882a593Smuzhiyun 	unsigned char timer_l;
221*4882a593Smuzhiyun 	unsigned char timer_h;
222*4882a593Smuzhiyun 	unsigned char size;
223*4882a593Smuzhiyun 	unsigned char ifg;
224*4882a593Smuzhiyun } AQC111_BULKIN_SIZE[] = {
225*4882a593Smuzhiyun 	/* xHCI & EHCI & OHCI */
226*4882a593Smuzhiyun 	{7, 0x00, 0x01, 0x1E, 0xFF},/* 10G, 5G, 2.5G, 1G */
227*4882a593Smuzhiyun 	{7, 0xA0, 0x00, 0x14, 0x00},/* 100M */
228*4882a593Smuzhiyun 	/* Jumbo packet */
229*4882a593Smuzhiyun 	{7, 0x00, 0x01, 0x18, 0xFF},
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #endif /* __LINUX_USBNET_AQC111_H */
233