1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Driver for Microsemi VSC85xx PHYs 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (c) 2020 Microsemi Corporation 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun #ifndef _MSCC_PHY_PTP_H_ 9*4882a593Smuzhiyun #define _MSCC_PHY_PTP_H_ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun /* 1588 page Registers */ 12*4882a593Smuzhiyun #define MSCC_PHY_TS_BIU_ADDR_CNTL 16 13*4882a593Smuzhiyun #define BIU_ADDR_EXE 0x8000 14*4882a593Smuzhiyun #define BIU_ADDR_READ 0x4000 15*4882a593Smuzhiyun #define BIU_ADDR_WRITE 0x0000 16*4882a593Smuzhiyun #define BIU_BLK_ID(x) ((x) << 11) 17*4882a593Smuzhiyun #define BIU_CSR_ADDR(x) (x) 18*4882a593Smuzhiyun #define BIU_ADDR_CNT_MAX 8 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun #define MSCC_PHY_TS_CSR_DATA_LSB 17 21*4882a593Smuzhiyun #define MSCC_PHY_TS_CSR_DATA_MSB 18 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #define MSCC_PHY_1588_INGR_VSC85XX_INT_STATUS 0x002d 24*4882a593Smuzhiyun #define MSCC_PHY_1588_VSC85XX_INT_STATUS 0x004d 25*4882a593Smuzhiyun #define VSC85XX_1588_INT_FIFO_ADD 0x0004 26*4882a593Smuzhiyun #define VSC85XX_1588_INT_FIFO_OVERFLOW 0x0001 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define MSCC_PHY_1588_INGR_VSC85XX_INT_MASK 0x002e 29*4882a593Smuzhiyun #define MSCC_PHY_1588_VSC85XX_INT_MASK 0x004e 30*4882a593Smuzhiyun #define VSC85XX_1588_INT_MASK_MASK (VSC85XX_1588_INT_FIFO_ADD | \ 31*4882a593Smuzhiyun VSC85XX_1588_INT_FIFO_OVERFLOW) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* TS CSR addresses */ 34*4882a593Smuzhiyun #define MSCC_PHY_ANA_ETH1_NTX_PROT 0x0000 35*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_SIG_OFF_MASK GENMASK(20, 16) 36*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_SIG_OFF(x) (((x) << 16) & ANA_ETH1_NTX_PROT_SIG_OFF_MASK) 37*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_COMPARATOR_MASK GENMASK(2, 0) 38*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_PTP_OAM 0x0005 39*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_MPLS 0x0004 40*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_IP_UDP_ACH_2 0x0003 41*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_IP_UDP_ACH_1 0x0002 42*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_ETH2 0x0001 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun #define MSCC_PHY_PTP_IFACE_CTRL 0x0000 45*4882a593Smuzhiyun #define PTP_IFACE_CTRL_CLK_ENA 0x0040 46*4882a593Smuzhiyun #define PTP_IFACE_CTRL_INGR_BYPASS 0x0008 47*4882a593Smuzhiyun #define PTP_IFACE_CTRL_EGR_BYPASS 0x0004 48*4882a593Smuzhiyun #define PTP_IFACE_CTRL_MII_PROT 0x0003 49*4882a593Smuzhiyun #define PTP_IFACE_CTRL_GMII_PROT 0x0002 50*4882a593Smuzhiyun #define PTP_IFACE_CTRL_XGMII_64_PROT 0x0000 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define MSCC_PHY_ANA_ETH1_NTX_PROT_VLAN_TPID 0x0001 53*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_VLAN_TPID_MASK GENMASK(31, 16) 54*4882a593Smuzhiyun #define ANA_ETH1_NTX_PROT_VLAN_TPID(x) (((x) << 16) & ANA_ETH1_NTX_PROT_VLAN_TPID_MASK) 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define MSCC_PHY_PTP_ANALYZER_MODE 0x0001 57*4882a593Smuzhiyun #define PTP_ANA_SPLIT_ENCAP_FLOW 0x1000000 58*4882a593Smuzhiyun #define PTP_ANA_EGR_ENCAP_FLOW_MODE_MASK GENMASK(22, 20) 59*4882a593Smuzhiyun #define PTP_ANA_EGR_ENCAP_FLOW_MODE(x) (((x) << 20) & PTP_ANA_EGR_ENCAP_FLOW_MODE_MASK) 60*4882a593Smuzhiyun #define PTP_ANA_INGR_ENCAP_FLOW_MODE_MASK GENMASK(18, 16) 61*4882a593Smuzhiyun #define PTP_ANA_INGR_ENCAP_FLOW_MODE(x) (((x) << 16) & PTP_ANA_INGR_ENCAP_FLOW_MODE_MASK) 62*4882a593Smuzhiyun #define PTP_ANALYZER_MODE_EGR_ENA_MASK GENMASK(6, 4) 63*4882a593Smuzhiyun #define PTP_ANALYZER_MODE_EGR_ENA(x) (((x) << 4) & PTP_ANALYZER_MODE_EGR_ENA_MASK) 64*4882a593Smuzhiyun #define PTP_ANALYZER_MODE_INGR_ENA_MASK GENMASK(2, 0) 65*4882a593Smuzhiyun #define PTP_ANALYZER_MODE_INGR_ENA(x) ((x) & PTP_ANALYZER_MODE_INGR_ENA_MASK) 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun #define MSCC_PHY_ANA_ETH1_NXT_PROT_TAG 0x0002 68*4882a593Smuzhiyun #define ANA_ETH1_NXT_PROT_TAG_ENA 0x0001 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #define MSCC_PHY_PTP_MODE_CTRL 0x0002 71*4882a593Smuzhiyun #define PTP_MODE_CTRL_MODE_MASK GENMASK(2, 0) 72*4882a593Smuzhiyun #define PTP_MODE_CTRL_PKT_MODE 0x0004 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun #define MSCC_PHY_ANA_ETH1_NXT_PROT_ETYPE_MATCH 0x0003 75*4882a593Smuzhiyun #define ANA_ETH1_NXT_PROT_ETYPE_MATCH_ENA 0x10000 76*4882a593Smuzhiyun #define ANA_ETH1_NXT_PROT_ETYPE_MATCH_MASK GENMASK(15, 0) 77*4882a593Smuzhiyun #define ANA_ETH1_NXT_PROT_ETYPE_MATCH(x) ((x) & ANA_ETH1_NXT_PROT_ETYPE_MATCH_MASK) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define MSCC_PHY_PTP_VERSION_CODE 0x0003 80*4882a593Smuzhiyun #define PTP_IP_VERSION_MASK GENMASK(7, 0) 81*4882a593Smuzhiyun #define PTP_IP_VERSION_2_1 0x0021 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_ENA(x) (0x0010 + ((x) << 4)) 84*4882a593Smuzhiyun #define ETH1_FLOW_ENA_CHANNEL_MASK_MASK GENMASK(9, 8) 85*4882a593Smuzhiyun #define ETH1_FLOW_ENA_CHANNEL_MASK(x) (((x) << 8) & ETH1_FLOW_ENA_CHANNEL_MASK_MASK) 86*4882a593Smuzhiyun #define ETH1_FLOW_VALID_CH1 ETH1_FLOW_ENA_CHANNEL_MASK(2) 87*4882a593Smuzhiyun #define ETH1_FLOW_VALID_CH0 ETH1_FLOW_ENA_CHANNEL_MASK(1) 88*4882a593Smuzhiyun #define ETH1_FLOW_ENA 0x0001 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_MATCH_MODE(x) (MSCC_ANA_ETH1_FLOW_ENA(x) + 1) 91*4882a593Smuzhiyun #define ANA_ETH1_FLOW_MATCH_VLAN_TAG_MASK GENMASK(7, 6) 92*4882a593Smuzhiyun #define ANA_ETH1_FLOW_MATCH_VLAN_TAG(x) (((x) << 6) & ANA_ETH1_FLOW_MATCH_VLAN_TAG_MASK) 93*4882a593Smuzhiyun #define ANA_ETH1_FLOW_MATCH_VLAN_TAG2 0x0200 94*4882a593Smuzhiyun #define ANA_ETH1_FLOW_MATCH_VLAN_VERIFY 0x0010 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(x) (MSCC_ANA_ETH1_FLOW_ENA(x) + 2) 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(x) (MSCC_ANA_ETH1_FLOW_ENA(x) + 3) 99*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_MASK_MASK GENMASK(22, 20) 100*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_ANY_MULTICAST 0x400000 101*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_FULL_ADDR 0x100000 102*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_SRC_DEST_MASK GENMASK(17, 16) 103*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_SRC_DEST 0x020000 104*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_SRC 0x010000 105*4882a593Smuzhiyun #define ANA_ETH1_FLOW_ADDR_MATCH2_DEST 0x000000 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_VLAN_RANGE_I_TAG(x) (MSCC_ANA_ETH1_FLOW_ENA(x) + 4) 108*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_VLAN_TAG1(x) (MSCC_ANA_ETH1_FLOW_ENA(x) + 5) 109*4882a593Smuzhiyun #define MSCC_ANA_ETH1_FLOW_VLAN_TAG2_I_TAG(x) (MSCC_ANA_ETH1_FLOW_ENA(x) + 6) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_CTRL 0x0010 112*4882a593Smuzhiyun #define PTP_LTC_CTRL_CLK_SEL_MASK GENMASK(14, 12) 113*4882a593Smuzhiyun #define PTP_LTC_CTRL_CLK_SEL(x) (((x) << 12) & PTP_LTC_CTRL_CLK_SEL_MASK) 114*4882a593Smuzhiyun #define PTP_LTC_CTRL_CLK_SEL_INTERNAL_250 PTP_LTC_CTRL_CLK_SEL(5) 115*4882a593Smuzhiyun #define PTP_LTC_CTRL_AUTO_ADJ_UPDATE 0x0010 116*4882a593Smuzhiyun #define PTP_LTC_CTRL_ADD_SUB_1NS_REQ 0x0008 117*4882a593Smuzhiyun #define PTP_LTC_CTRL_ADD_1NS 0x0004 118*4882a593Smuzhiyun #define PTP_LTC_CTRL_SAVE_ENA 0x0002 119*4882a593Smuzhiyun #define PTP_LTC_CTRL_LOAD_ENA 0x0001 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_LOAD_SEC_MSB 0x0011 122*4882a593Smuzhiyun #define PTP_LTC_LOAD_SEC_MSB(x) (((x) & GENMASK_ULL(47, 32)) >> 32) 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_LOAD_SEC_LSB 0x0012 125*4882a593Smuzhiyun #define PTP_LTC_LOAD_SEC_LSB(x) ((x) & GENMASK(31, 0)) 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_LOAD_NS 0x0013 128*4882a593Smuzhiyun #define PTP_LTC_LOAD_NS(x) ((x) & GENMASK(31, 0)) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_SAVED_SEC_MSB 0x0014 131*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_SAVED_SEC_LSB 0x0015 132*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_SAVED_NS 0x0016 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_SEQUENCE 0x0017 135*4882a593Smuzhiyun #define PTP_LTC_SEQUENCE_A_MASK GENMASK(3, 0) 136*4882a593Smuzhiyun #define PTP_LTC_SEQUENCE_A(x) ((x) & PTP_LTC_SEQUENCE_A_MASK) 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_SEQ 0x0018 139*4882a593Smuzhiyun #define PTP_LTC_SEQ_ADD_SUB 0x80000 140*4882a593Smuzhiyun #define PTP_LTC_SEQ_ERR_MASK GENMASK(18, 0) 141*4882a593Smuzhiyun #define PTP_LTC_SEQ_ERR(x) ((x) & PTP_LTC_SEQ_ERR_MASK) 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_AUTO_ADJ 0x001a 144*4882a593Smuzhiyun #define PTP_AUTO_ADJ_NS_ROLLOVER(x) ((x) & GENMASK(29, 0)) 145*4882a593Smuzhiyun #define PTP_AUTO_ADJ_ADD_SUB_1NS_MASK GENMASK(31, 30) 146*4882a593Smuzhiyun #define PTP_AUTO_ADJ_SUB_1NS 0x80000000 147*4882a593Smuzhiyun #define PTP_AUTO_ADJ_ADD_1NS 0x40000000 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_1PPS_WIDTH_ADJ 0x001b 150*4882a593Smuzhiyun #define PTP_LTC_1PPS_WIDTH_ADJ_MASK GENMASK(29, 0) 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define MSCC_PHY_PTP_TSTAMP_FIFO_SI 0x0020 153*4882a593Smuzhiyun #define PTP_TSTAMP_FIFO_SI_EN 0x0001 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun #define MSCC_PHY_PTP_INGR_PREDICTOR 0x0022 156*4882a593Smuzhiyun #define PTP_INGR_PREDICTOR_EN 0x0001 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_PREDICTOR 0x0026 159*4882a593Smuzhiyun #define PTP_EGR_PREDICTOR_EN 0x0001 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define MSCC_PHY_PTP_INGR_TSP_CTRL 0x0035 162*4882a593Smuzhiyun #define PHY_PTP_INGR_TSP_CTRL_FRACT_NS 0x0004 163*4882a593Smuzhiyun #define PHY_PTP_INGR_TSP_CTRL_LOAD_DELAYS 0x0001 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define MSCC_PHY_PTP_INGR_LOCAL_LATENCY 0x0037 166*4882a593Smuzhiyun #define PTP_INGR_LOCAL_LATENCY_MASK GENMASK(22, 0) 167*4882a593Smuzhiyun #define PTP_INGR_LOCAL_LATENCY(x) ((x) & PTP_INGR_LOCAL_LATENCY_MASK) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define MSCC_PHY_PTP_INGR_DELAY_FIFO 0x003a 170*4882a593Smuzhiyun #define PTP_INGR_DELAY_FIFO_DEPTH_MACSEC 0x0013 171*4882a593Smuzhiyun #define PTP_INGR_DELAY_FIFO_DEPTH_DEFAULT 0x000f 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun #define MSCC_PHY_PTP_INGR_TS_FIFO(x) (0x005c + (x)) 174*4882a593Smuzhiyun #define PTP_INGR_TS_FIFO_EMPTY 0x80000000 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun #define MSCC_PHY_PTP_INGR_REWRITER_CTRL 0x0044 177*4882a593Smuzhiyun #define PTP_INGR_REWRITER_REDUCE_PREAMBLE 0x0010 178*4882a593Smuzhiyun #define PTP_INGR_REWRITER_FLAG_VAL 0x0008 179*4882a593Smuzhiyun #define PTP_INGR_REWRITER_FLAG_BIT_OFF_M GENMASK(2, 0) 180*4882a593Smuzhiyun #define PTP_INGR_REWRITER_FLAG_BIT_OFF(x) ((x) & PTP_INGR_REWRITER_FLAG_BIT_OFF_M) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_STALL_LATENCY 0x004f 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_TSP_CTRL 0x0055 185*4882a593Smuzhiyun #define PHY_PTP_EGR_TSP_CTRL_FRACT_NS 0x0004 186*4882a593Smuzhiyun #define PHY_PTP_EGR_TSP_CTRL_LOAD_DELAYS 0x0001 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_LOCAL_LATENCY 0x0057 189*4882a593Smuzhiyun #define PTP_EGR_LOCAL_LATENCY_MASK GENMASK(22, 0) 190*4882a593Smuzhiyun #define PTP_EGR_LOCAL_LATENCY(x) ((x) & PTP_EGR_LOCAL_LATENCY_MASK) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_DELAY_FIFO 0x005a 193*4882a593Smuzhiyun #define PTP_EGR_DELAY_FIFO_DEPTH_MACSEC 0x0013 194*4882a593Smuzhiyun #define PTP_EGR_DELAY_FIFO_DEPTH_DEFAULT 0x000f 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_TS_FIFO_CTRL 0x005b 197*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_RESET 0x10000 198*4882a593Smuzhiyun #define PTP_EGR_FIFO_LEVEL_LAST_READ_MASK GENMASK(15, 12) 199*4882a593Smuzhiyun #define PTP_EGR_FIFO_LEVEL_LAST_READ(x) (((x) & PTP_EGR_FIFO_LEVEL_LAST_READ_MASK) >> 12) 200*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_THRESH_MASK GENMASK(11, 8) 201*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_THRESH(x) (((x) << 8) & PTP_EGR_TS_FIFO_THRESH_MASK) 202*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_SIG_BYTES_MASK GENMASK(4, 0) 203*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_SIG_BYTES(x) ((x) & PTP_EGR_TS_FIFO_SIG_BYTES_MASK) 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_TS_FIFO(x) (0x005c + (x)) 206*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_EMPTY 0x80000000 207*4882a593Smuzhiyun #define PTP_EGR_TS_FIFO_0_MASK GENMASK(15, 0) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define MSCC_PHY_PTP_EGR_REWRITER_CTRL 0x0064 210*4882a593Smuzhiyun #define PTP_EGR_REWRITER_REDUCE_PREAMBLE 0x0010 211*4882a593Smuzhiyun #define PTP_EGR_REWRITER_FLAG_VAL 0x0008 212*4882a593Smuzhiyun #define PTP_EGR_REWRITER_FLAG_BIT_OFF_M GENMASK(2, 0) 213*4882a593Smuzhiyun #define PTP_EGR_REWRITER_FLAG_BIT_OFF(x) ((x) & PTP_EGR_REWRITER_FLAG_BIT_OFF_M) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define MSCC_PHY_PTP_SERIAL_TOD_IFACE 0x006e 216*4882a593Smuzhiyun #define PTP_SERIAL_TOD_IFACE_LS_AUTO_CLR 0x0004 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define MSCC_PHY_PTP_LTC_OFFSET 0x0070 219*4882a593Smuzhiyun #define PTP_LTC_OFFSET_ADJ BIT(31) 220*4882a593Smuzhiyun #define PTP_LTC_OFFSET_ADD BIT(30) 221*4882a593Smuzhiyun #define PTP_LTC_OFFSET_VAL(x) (x) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define MSCC_PHY_PTP_ACCUR_CFG_STATUS 0x0074 224*4882a593Smuzhiyun #define PTP_ACCUR_PPS_OUT_CALIB_ERR 0x20000 225*4882a593Smuzhiyun #define PTP_ACCUR_PPS_OUT_CALIB_DONE 0x10000 226*4882a593Smuzhiyun #define PTP_ACCUR_PPS_IN_CALIB_ERR 0x4000 227*4882a593Smuzhiyun #define PTP_ACCUR_PPS_IN_CALIB_DONE 0x2000 228*4882a593Smuzhiyun #define PTP_ACCUR_EGR_SOF_CALIB_ERR 0x1000 229*4882a593Smuzhiyun #define PTP_ACCUR_EGR_SOF_CALIB_DONE 0x0800 230*4882a593Smuzhiyun #define PTP_ACCUR_INGR_SOF_CALIB_ERR 0x0400 231*4882a593Smuzhiyun #define PTP_ACCUR_INGR_SOF_CALIB_DONE 0x0200 232*4882a593Smuzhiyun #define PTP_ACCUR_LOAD_SAVE_CALIB_ERR 0x0100 233*4882a593Smuzhiyun #define PTP_ACCUR_LOAD_SAVE_CALIB_DONE 0x0080 234*4882a593Smuzhiyun #define PTP_ACCUR_CALIB_TRIGG 0x0040 235*4882a593Smuzhiyun #define PTP_ACCUR_PPS_OUT_BYPASS 0x0010 236*4882a593Smuzhiyun #define PTP_ACCUR_PPS_IN_BYPASS 0x0008 237*4882a593Smuzhiyun #define PTP_ACCUR_EGR_SOF_BYPASS 0x0004 238*4882a593Smuzhiyun #define PTP_ACCUR_INGR_SOF_BYPASS 0x0002 239*4882a593Smuzhiyun #define PTP_ACCUR_LOAD_SAVE_BYPASS 0x0001 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun #define MSCC_PHY_ANA_ETH2_NTX_PROT 0x0090 242*4882a593Smuzhiyun #define ANA_ETH2_NTX_PROT_COMPARATOR_MASK GENMASK(2, 0) 243*4882a593Smuzhiyun #define ANA_ETH2_NTX_PROT_PTP_OAM 0x0005 244*4882a593Smuzhiyun #define ANA_ETH2_NTX_PROT_MPLS 0x0004 245*4882a593Smuzhiyun #define ANA_ETH2_NTX_PROT_IP_UDP_ACH_2 0x0003 246*4882a593Smuzhiyun #define ANA_ETH2_NTX_PROT_IP_UDP_ACH_1 0x0002 247*4882a593Smuzhiyun #define ANA_ETH2_NTX_PROT_ETH2 0x0001 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun #define MSCC_PHY_ANA_ETH2_NXT_PROT_ETYPE_MATCH 0x0003 250*4882a593Smuzhiyun #define ANA_ETH2_NXT_PROT_ETYPE_MATCH_ENA 0x10000 251*4882a593Smuzhiyun #define ANA_ETH2_NXT_PROT_ETYPE_MATCH_MASK GENMASK(15, 0) 252*4882a593Smuzhiyun #define ANA_ETH2_NXT_PROT_ETYPE_MATCH(x) ((x) & ANA_ETH2_NXT_PROT_ETYPE_MATCH_MASK) 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun #define MSCC_ANA_ETH2_FLOW_ENA(x) (0x00a0 + ((x) << 4)) 255*4882a593Smuzhiyun #define ETH2_FLOW_ENA_CHANNEL_MASK_MASK GENMASK(9, 8) 256*4882a593Smuzhiyun #define ETH2_FLOW_ENA_CHANNEL_MASK(x) (((x) << 8) & ETH2_FLOW_ENA_CHANNEL_MASK_MASK) 257*4882a593Smuzhiyun #define ETH2_FLOW_VALID_CH1 ETH2_FLOW_ENA_CHANNEL_MASK(2) 258*4882a593Smuzhiyun #define ETH2_FLOW_VALID_CH0 ETH2_FLOW_ENA_CHANNEL_MASK(1) 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define MSCC_PHY_ANA_MPLS_COMP_NXT_COMP 0x0120 261*4882a593Smuzhiyun #define ANA_MPLS_NTX_PROT_COMPARATOR_MASK GENMASK(2, 0) 262*4882a593Smuzhiyun #define ANA_MPLS_NTX_PROT_PTP_OAM 0x0005 263*4882a593Smuzhiyun #define ANA_MPLS_NTX_PROT_MPLS 0x0004 264*4882a593Smuzhiyun #define ANA_MPLS_NTX_PROT_IP_UDP_ACH_2 0x0003 265*4882a593Smuzhiyun #define ANA_MPLS_NTX_PROT_IP_UDP_ACH_1 0x0002 266*4882a593Smuzhiyun #define ANA_MPLS_NTX_PROT_ETH2 0x0001 267*4882a593Smuzhiyun 268*4882a593Smuzhiyun #define MSCC_ANA_MPLS_FLOW_CTRL(x) (0x0130 + ((x) << 4)) 269*4882a593Smuzhiyun #define MPLS_FLOW_CTRL_CHANNEL_MASK_MASK GENMASK(25, 24) 270*4882a593Smuzhiyun #define MPLS_FLOW_CTRL_CHANNEL_MASK(x) (((x) << 24) & MPLS_FLOW_CTRL_CHANNEL_MASK_MASK) 271*4882a593Smuzhiyun #define MPLS_FLOW_VALID_CH1 MPLS_FLOW_CTRL_CHANNEL_MASK(2) 272*4882a593Smuzhiyun #define MPLS_FLOW_VALID_CH0 MPLS_FLOW_CTRL_CHANNEL_MASK(1) 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_NXT_COMP 0x01b0 275*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_NXT_COMP_BYTES_HDR_MASK GENMASK(15, 8) 276*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_NXT_COMP_BYTES_HDR(x) (((x) << 8) & ANA_IP1_NXT_PROT_NXT_COMP_BYTES_HDR_MASK) 277*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_NXT_COMP_PTP_OAM 0x0005 278*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_NXT_COMP_IP_UDP_ACH2 0x0003 279*4882a593Smuzhiyun 280*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_IP1_MODE 0x01b1 281*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_FLOW_OFFSET_IPV4 0x0c00 282*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_FLOW_OFFSET_IPV6 0x0800 283*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IPV6 0x0001 284*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IPV4 0x0000 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_IP_MATCH1 0x01b2 287*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IP_MATCH1_PROT_OFF_MASK GENMASK(20, 16) 288*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IP_MATCH1_PROT_OFF(x) (((x) << 16) & ANA_IP1_NXT_PROT_IP_MATCH1_PROT_OFF_MASK) 289*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MASK_MASK GENMASK(15, 8) 290*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MASK(x) (((x) << 15) & ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MASK_MASK) 291*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MATCH_MASK GENMASK(7, 0) 292*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MATCH(x) ((x) & ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MATCH_MASK) 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_MATCH2_UPPER 0x01b3 295*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_MATCH2_LOWER 0x01b4 296*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_MASK2_UPPER 0x01b5 297*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_MASK2_LOWER 0x01b6 298*4882a593Smuzhiyun 299*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_OFFSET2 0x01b7 300*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_OFFSET2_MASK GENMASK(6, 0) 301*4882a593Smuzhiyun #define ANA_IP1_NXT_PROT_OFFSET2(x) ((x) & ANA_IP1_NXT_PROT_OFFSET2_MASK) 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #define MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM 0x01b8 304*4882a593Smuzhiyun #define IP1_NXT_PROT_UDP_CHKSUM_OFF_MASK GENMASK(15, 8) 305*4882a593Smuzhiyun #define IP1_NXT_PROT_UDP_CHKSUM_OFF(x) (((x) << 8) & IP1_NXT_PROT_UDP_CHKSUM_OFF_MASK) 306*4882a593Smuzhiyun #define IP1_NXT_PROT_UDP_CHKSUM_WIDTH_MASK GENMASK(5, 4) 307*4882a593Smuzhiyun #define IP1_NXT_PROT_UDP_CHKSUM_WIDTH(x) (((x) << 4) & IP1_NXT_PROT_UDP_CHKSUM_WIDTH_MASK) 308*4882a593Smuzhiyun #define IP1_NXT_PROT_UDP_CHKSUM_UPDATE 0x0002 309*4882a593Smuzhiyun #define IP1_NXT_PROT_UDP_CHKSUM_CLEAR 0x0001 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_ENA(x) (0x01c0 + ((x) << 4)) 312*4882a593Smuzhiyun #define IP1_FLOW_MATCH_ADDR_MASK GENMASK(9, 8) 313*4882a593Smuzhiyun #define IP1_FLOW_MATCH_DEST_SRC_ADDR 0x0200 314*4882a593Smuzhiyun #define IP1_FLOW_MATCH_DEST_ADDR 0x0100 315*4882a593Smuzhiyun #define IP1_FLOW_MATCH_SRC_ADDR 0x0000 316*4882a593Smuzhiyun #define IP1_FLOW_ENA_CHANNEL_MASK_MASK GENMASK(5, 4) 317*4882a593Smuzhiyun #define IP1_FLOW_ENA_CHANNEL_MASK(x) (((x) << 4) & IP1_FLOW_ENA_CHANNEL_MASK_MASK) 318*4882a593Smuzhiyun #define IP1_FLOW_VALID_CH1 IP1_FLOW_ENA_CHANNEL_MASK(2) 319*4882a593Smuzhiyun #define IP1_FLOW_VALID_CH0 IP1_FLOW_ENA_CHANNEL_MASK(1) 320*4882a593Smuzhiyun #define IP1_FLOW_ENA 0x0001 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun #define MSCC_ANA_OAM_PTP_FLOW_ENA(x) (0x1e0 + ((x) << 4)) 323*4882a593Smuzhiyun #define MSCC_ANA_OAM_PTP_FLOW_MATCH_LOWER(x) (MSCC_ANA_OAM_PTP_FLOW_ENA(x) + 2) 324*4882a593Smuzhiyun #define MSCC_ANA_OAM_PTP_FLOW_MASK_LOWER(x) (MSCC_ANA_OAM_PTP_FLOW_ENA(x) + 4) 325*4882a593Smuzhiyun 326*4882a593Smuzhiyun #define MSCC_ANA_OAM_PTP_FLOW_PTP_0_FIELD(x) (MSCC_ANA_OAM_PTP_FLOW_ENA(x) + 8) 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MATCH_UPPER(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 1) 329*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MATCH_UPPER_MID(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 2) 330*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MATCH_LOWER_MID(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 3) 331*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MATCH_LOWER(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 4) 332*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MASK_UPPER(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 5) 333*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MASK_UPPER_MID(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 6) 334*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MASK_LOWER_MID(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 7) 335*4882a593Smuzhiyun #define MSCC_ANA_IP1_FLOW_MASK_LOWER(x) (MSCC_ANA_IP1_FLOW_ENA(x) + 8) 336*4882a593Smuzhiyun 337*4882a593Smuzhiyun #define MSCC_ANA_IP2_NXT_PROT_NXT_COMP 0x0240 338*4882a593Smuzhiyun #define ANA_IP2_NXT_PROT_NXT_COMP_BYTES_HDR_MASK GENMASK(15, 8) 339*4882a593Smuzhiyun #define ANA_IP2_NXT_PROT_NXT_COMP_BYTES_HDR(x) (((x) << 8) & ANA_IP2_NXT_PROT_NXT_COMP_BYTES_HDR_MASK) 340*4882a593Smuzhiyun #define ANA_IP2_NXT_PROT_NXT_COMP_PTP_OAM 0x0005 341*4882a593Smuzhiyun #define ANA_IP2_NXT_PROT_NXT_COMP_IP_UDP_ACH2 0x0003 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun #define MSCC_ANA_IP2_NXT_PROT_UDP_CHKSUM 0x0248 344*4882a593Smuzhiyun #define IP2_NXT_PROT_UDP_CHKSUM_OFF_MASK GENMASK(15, 8) 345*4882a593Smuzhiyun #define IP2_NXT_PROT_UDP_CHKSUM_OFF(x) (((x) << 8) & IP2_NXT_PROT_UDP_CHKSUM_OFF_MASK) 346*4882a593Smuzhiyun #define IP2_NXT_PROT_UDP_CHKSUM_WIDTH_MASK GENMASK(5, 4) 347*4882a593Smuzhiyun #define IP2_NXT_PROT_UDP_CHKSUM_WIDTH(x) (((x) << 4) & IP2_NXT_PROT_UDP_CHKSUM_WIDTH_MASK) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define MSCC_ANA_IP2_FLOW_ENA(x) (0x0250 + ((x) << 4)) 350*4882a593Smuzhiyun #define IP2_FLOW_ENA_CHANNEL_MASK_MASK GENMASK(5, 4) 351*4882a593Smuzhiyun #define IP2_FLOW_ENA_CHANNEL_MASK(x) (((x) << 4) & IP2_FLOW_ENA_CHANNEL_MASK_MASK) 352*4882a593Smuzhiyun #define IP2_FLOW_VALID_CH1 IP2_FLOW_ENA_CHANNEL_MASK(2) 353*4882a593Smuzhiyun #define IP2_FLOW_VALID_CH0 IP2_FLOW_ENA_CHANNEL_MASK(1) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_ENA(x) (0x02d0 + ((x) << 4)) 356*4882a593Smuzhiyun #define PTP_FLOW_ENA_CHANNEL_MASK_MASK GENMASK(5, 4) 357*4882a593Smuzhiyun #define PTP_FLOW_ENA_CHANNEL_MASK(x) (((x) << 4) & PTP_FLOW_ENA_CHANNEL_MASK_MASK) 358*4882a593Smuzhiyun #define PTP_FLOW_VALID_CH1 PTP_FLOW_ENA_CHANNEL_MASK(2) 359*4882a593Smuzhiyun #define PTP_FLOW_VALID_CH0 PTP_FLOW_ENA_CHANNEL_MASK(1) 360*4882a593Smuzhiyun #define PTP_FLOW_ENA 0x0001 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_MATCH_UPPER(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 1) 363*4882a593Smuzhiyun #define PTP_FLOW_MSG_TYPE_MASK 0x0F000000 364*4882a593Smuzhiyun #define PTP_FLOW_MSG_PDELAY_RESP 0x04000000 365*4882a593Smuzhiyun #define PTP_FLOW_MSG_PDELAY_REQ 0x02000000 366*4882a593Smuzhiyun #define PTP_FLOW_MSG_DELAY_REQ 0x01000000 367*4882a593Smuzhiyun #define PTP_FLOW_MSG_SYNC 0x00000000 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_MATCH_LOWER(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 2) 370*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_MASK_UPPER(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 3) 371*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_MASK_LOWER(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 4) 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 5) 374*4882a593Smuzhiyun #define PTP_FLOW_DOMAIN_RANGE_ENA 0x0001 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_PTP_ACTION(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 6) 377*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_UPDATE 0x10000000 378*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_BYTE_OFFSET_MASK GENMASK(26, 24) 379*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_BYTE_OFFSET(x) (((x) << 24) & PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_BYTE_OFFSET_MASK) 380*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_PTP_CMD_MASK GENMASK(3, 0) 381*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_PTP_CMD(x) ((x) & PTP_FLOW_PTP_ACTION_PTP_CMD_MASK) 382*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_SUB_DELAY_ASYM 0x00200000 383*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_ADD_DELAY_ASYM 0x00100000 384*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_TIME_OFFSET_MASK GENMASK(15, 10) 385*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_TIME_OFFSET(x) (((x) << 10) & PTP_FLOW_PTP_ACTION_TIME_OFFSET_MASK) 386*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_CORR_OFFSET_MASK GENMASK(9, 5) 387*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_CORR_OFFSET(x) (((x) << 5) & PTP_FLOW_PTP_ACTION_CORR_OFFSET_MASK) 388*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION_SAVE_LOCAL_TIME 0x00000010 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_PTP_ACTION2(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 7) 391*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET_MASK GENMASK(15, 8) 392*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(x) (((x) << 8) & PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET_MASK) 393*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION2_REWRITE_BYTES_MASK GENMASK(3, 0) 394*4882a593Smuzhiyun #define PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(x) ((x) & PTP_FLOW_PTP_ACTION2_REWRITE_BYTES_MASK) 395*4882a593Smuzhiyun 396*4882a593Smuzhiyun #define MSCC_ANA_PTP_FLOW_PTP_0_FIELD(x) (MSCC_ANA_PTP_FLOW_ENA(x) + 8) 397*4882a593Smuzhiyun #define PTP_FLOW_PTP_0_FIELD_PTP_FRAME 0x8000 398*4882a593Smuzhiyun #define PTP_FLOW_PTP_0_FIELD_RSVRD_CHECK 0x4000 399*4882a593Smuzhiyun #define PTP_FLOW_PTP_0_FIELD_OFFSET_MASK GENMASK(13, 8) 400*4882a593Smuzhiyun #define PTP_FLOW_PTP_0_FIELD_OFFSET(x) (((x) << 8) & PTP_FLOW_PTP_0_FIELD_OFFSET_MASK) 401*4882a593Smuzhiyun #define PTP_FLOW_PTP_0_FIELD_BYTES_MASK GENMASK(3, 0) 402*4882a593Smuzhiyun #define PTP_FLOW_PTP_0_FIELD_BYTES(x) ((x) & PTP_FLOW_PTP_0_FIELD_BYTES_MASK) 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define MSCC_ANA_PTP_IP_CHKSUM_SEL 0x0330 405*4882a593Smuzhiyun #define ANA_PTP_IP_CHKSUM_SEL_IP_COMP_2 0x0001 406*4882a593Smuzhiyun #define ANA_PTP_IP_CHKSUM_SEL_IP_COMP_1 0x0000 407*4882a593Smuzhiyun 408*4882a593Smuzhiyun #define MSCC_PHY_ANA_FSB_CFG 0x331 409*4882a593Smuzhiyun #define ANA_FSB_ADDR_FROM_BLOCK_SEL_MASK GENMASK(1, 0) 410*4882a593Smuzhiyun #define ANA_FSB_ADDR_FROM_IP2 0x0003 411*4882a593Smuzhiyun #define ANA_FSB_ADDR_FROM_IP1 0x0002 412*4882a593Smuzhiyun #define ANA_FSB_ADDR_FROM_ETH2 0x0001 413*4882a593Smuzhiyun #define ANA_FSB_ADDR_FROM_ETH1 0x0000 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define MSCC_PHY_ANA_FSB_REG(x) (0x332 + (x)) 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define COMP_MAX_FLOWS 8 418*4882a593Smuzhiyun #define PTP_COMP_MAX_FLOWS 6 419*4882a593Smuzhiyun 420*4882a593Smuzhiyun #define PPS_WIDTH_ADJ 0x1dcd6500 421*4882a593Smuzhiyun #define STALL_EGR_LATENCY(x) (1536000 / (x)) 422*4882a593Smuzhiyun 423*4882a593Smuzhiyun /* PHC clock available frequencies. */ 424*4882a593Smuzhiyun enum { 425*4882a593Smuzhiyun PHC_CLK_125MHZ, 426*4882a593Smuzhiyun PHC_CLK_156_25MHZ, 427*4882a593Smuzhiyun PHC_CLK_200MHZ, 428*4882a593Smuzhiyun PHC_CLK_250MHZ, 429*4882a593Smuzhiyun PHC_CLK_500MHZ, 430*4882a593Smuzhiyun }; 431*4882a593Smuzhiyun 432*4882a593Smuzhiyun enum ptp_cmd { 433*4882a593Smuzhiyun PTP_NOP = 0, 434*4882a593Smuzhiyun PTP_WRITE_1588 = 5, 435*4882a593Smuzhiyun PTP_WRITE_NS = 7, 436*4882a593Smuzhiyun PTP_SAVE_IN_TS_FIFO = 11, /* invalid when writing in reg */ 437*4882a593Smuzhiyun }; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun enum vsc85xx_ptp_msg_type { 440*4882a593Smuzhiyun PTP_MSG_TYPE_SYNC, 441*4882a593Smuzhiyun PTP_MSG_TYPE_DELAY_REQ, 442*4882a593Smuzhiyun }; 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun struct vsc85xx_ptphdr { 445*4882a593Smuzhiyun u8 tsmt; /* transportSpecific | messageType */ 446*4882a593Smuzhiyun u8 ver; /* reserved0 | versionPTP */ 447*4882a593Smuzhiyun __be16 msglen; 448*4882a593Smuzhiyun u8 domain; 449*4882a593Smuzhiyun u8 rsrvd1; 450*4882a593Smuzhiyun __be16 flags; 451*4882a593Smuzhiyun __be64 correction; 452*4882a593Smuzhiyun __be32 rsrvd2; 453*4882a593Smuzhiyun __be64 clk_identity; 454*4882a593Smuzhiyun __be16 src_port_id; 455*4882a593Smuzhiyun __be16 seq_id; 456*4882a593Smuzhiyun u8 ctrl; 457*4882a593Smuzhiyun u8 log_interval; 458*4882a593Smuzhiyun } __attribute__((__packed__)); 459*4882a593Smuzhiyun 460*4882a593Smuzhiyun /* Represents an entry in the timestamping FIFO */ 461*4882a593Smuzhiyun struct vsc85xx_ts_fifo { 462*4882a593Smuzhiyun u32 ns; 463*4882a593Smuzhiyun u64 secs:48; 464*4882a593Smuzhiyun u8 sig[16]; 465*4882a593Smuzhiyun } __attribute__((__packed__)); 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun struct vsc85xx_ptp { 468*4882a593Smuzhiyun struct phy_device *phydev; 469*4882a593Smuzhiyun struct ptp_clock *ptp_clock; 470*4882a593Smuzhiyun struct ptp_clock_info caps; 471*4882a593Smuzhiyun struct sk_buff_head tx_queue; 472*4882a593Smuzhiyun enum hwtstamp_tx_types tx_type; 473*4882a593Smuzhiyun enum hwtstamp_rx_filters rx_filter; 474*4882a593Smuzhiyun u8 configured:1; 475*4882a593Smuzhiyun }; 476*4882a593Smuzhiyun 477*4882a593Smuzhiyun #endif /* _MSCC_PHY_PTP_H_ */ 478