1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Microsemi VSC85xx PHYs - timestamping and PHC support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Quentin Schulz & Antoine Tenart
6*4882a593Smuzhiyun * License: Dual MIT/GPL
7*4882a593Smuzhiyun * Copyright (c) 2020 Microsemi Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
11*4882a593Smuzhiyun #include <linux/ip.h>
12*4882a593Smuzhiyun #include <linux/net_tstamp.h>
13*4882a593Smuzhiyun #include <linux/mii.h>
14*4882a593Smuzhiyun #include <linux/phy.h>
15*4882a593Smuzhiyun #include <linux/ptp_classify.h>
16*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
17*4882a593Smuzhiyun #include <linux/udp.h>
18*4882a593Smuzhiyun #include <asm/unaligned.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include "mscc.h"
21*4882a593Smuzhiyun #include "mscc_ptp.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* Two PHYs share the same 1588 processor and it's to be entirely configured
24*4882a593Smuzhiyun * through the base PHY of this processor.
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun /* phydev->bus->mdio_lock should be locked when using this function */
phy_ts_base_write(struct phy_device * phydev,u32 regnum,u16 val)27*4882a593Smuzhiyun static int phy_ts_base_write(struct phy_device *phydev, u32 regnum, u16 val)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun WARN_ON_ONCE(!mutex_is_locked(&phydev->mdio.bus->mdio_lock));
32*4882a593Smuzhiyun return __mdiobus_write(phydev->mdio.bus, priv->ts_base_addr, regnum,
33*4882a593Smuzhiyun val);
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* phydev->bus->mdio_lock should be locked when using this function */
phy_ts_base_read(struct phy_device * phydev,u32 regnum)37*4882a593Smuzhiyun static int phy_ts_base_read(struct phy_device *phydev, u32 regnum)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun WARN_ON_ONCE(!mutex_is_locked(&phydev->mdio.bus->mdio_lock));
42*4882a593Smuzhiyun return __mdiobus_read(phydev->mdio.bus, priv->ts_base_addr, regnum);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun enum ts_blk_hw {
46*4882a593Smuzhiyun INGRESS_ENGINE_0,
47*4882a593Smuzhiyun EGRESS_ENGINE_0,
48*4882a593Smuzhiyun INGRESS_ENGINE_1,
49*4882a593Smuzhiyun EGRESS_ENGINE_1,
50*4882a593Smuzhiyun INGRESS_ENGINE_2,
51*4882a593Smuzhiyun EGRESS_ENGINE_2,
52*4882a593Smuzhiyun PROCESSOR_0,
53*4882a593Smuzhiyun PROCESSOR_1,
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun enum ts_blk {
57*4882a593Smuzhiyun INGRESS,
58*4882a593Smuzhiyun EGRESS,
59*4882a593Smuzhiyun PROCESSOR,
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
vsc85xx_ts_read_csr(struct phy_device * phydev,enum ts_blk blk,u16 addr)62*4882a593Smuzhiyun static u32 vsc85xx_ts_read_csr(struct phy_device *phydev, enum ts_blk blk,
63*4882a593Smuzhiyun u16 addr)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
66*4882a593Smuzhiyun bool base_port = phydev->mdio.addr == priv->ts_base_addr;
67*4882a593Smuzhiyun u32 val, cnt = 0;
68*4882a593Smuzhiyun enum ts_blk_hw blk_hw;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun switch (blk) {
71*4882a593Smuzhiyun case INGRESS:
72*4882a593Smuzhiyun blk_hw = base_port ? INGRESS_ENGINE_0 : INGRESS_ENGINE_1;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun case EGRESS:
75*4882a593Smuzhiyun blk_hw = base_port ? EGRESS_ENGINE_0 : EGRESS_ENGINE_1;
76*4882a593Smuzhiyun break;
77*4882a593Smuzhiyun case PROCESSOR:
78*4882a593Smuzhiyun default:
79*4882a593Smuzhiyun blk_hw = base_port ? PROCESSOR_0 : PROCESSOR_1;
80*4882a593Smuzhiyun break;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_1588);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL, BIU_ADDR_EXE |
88*4882a593Smuzhiyun BIU_ADDR_READ | BIU_BLK_ID(blk_hw) |
89*4882a593Smuzhiyun BIU_CSR_ADDR(addr));
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun do {
92*4882a593Smuzhiyun val = phy_ts_base_read(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL);
93*4882a593Smuzhiyun } while (!(val & BIU_ADDR_EXE) && cnt++ < BIU_ADDR_CNT_MAX);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun val = phy_ts_base_read(phydev, MSCC_PHY_TS_CSR_DATA_MSB);
96*4882a593Smuzhiyun val <<= 16;
97*4882a593Smuzhiyun val |= phy_ts_base_read(phydev, MSCC_PHY_TS_CSR_DATA_LSB);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return val;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
vsc85xx_ts_write_csr(struct phy_device * phydev,enum ts_blk blk,u16 addr,u32 val)106*4882a593Smuzhiyun static void vsc85xx_ts_write_csr(struct phy_device *phydev, enum ts_blk blk,
107*4882a593Smuzhiyun u16 addr, u32 val)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
110*4882a593Smuzhiyun bool base_port = phydev->mdio.addr == priv->ts_base_addr;
111*4882a593Smuzhiyun u32 reg, bypass, cnt = 0, lower = val & 0xffff, upper = val >> 16;
112*4882a593Smuzhiyun bool cond = (addr == MSCC_PHY_PTP_LTC_CTRL ||
113*4882a593Smuzhiyun addr == MSCC_PHY_1588_INGR_VSC85XX_INT_MASK ||
114*4882a593Smuzhiyun addr == MSCC_PHY_1588_VSC85XX_INT_MASK ||
115*4882a593Smuzhiyun addr == MSCC_PHY_1588_INGR_VSC85XX_INT_STATUS ||
116*4882a593Smuzhiyun addr == MSCC_PHY_1588_VSC85XX_INT_STATUS) &&
117*4882a593Smuzhiyun blk == PROCESSOR;
118*4882a593Smuzhiyun enum ts_blk_hw blk_hw;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun switch (blk) {
121*4882a593Smuzhiyun case INGRESS:
122*4882a593Smuzhiyun blk_hw = base_port ? INGRESS_ENGINE_0 : INGRESS_ENGINE_1;
123*4882a593Smuzhiyun break;
124*4882a593Smuzhiyun case EGRESS:
125*4882a593Smuzhiyun blk_hw = base_port ? EGRESS_ENGINE_0 : EGRESS_ENGINE_1;
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun case PROCESSOR:
128*4882a593Smuzhiyun default:
129*4882a593Smuzhiyun blk_hw = base_port ? PROCESSOR_0 : PROCESSOR_1;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun bypass = phy_ts_base_read(phydev, MSCC_PHY_BYPASS_CONTROL);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_1588);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if (!cond || (cond && upper))
140*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_PHY_TS_CSR_DATA_MSB, upper);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_PHY_TS_CSR_DATA_LSB, lower);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL, BIU_ADDR_EXE |
145*4882a593Smuzhiyun BIU_ADDR_WRITE | BIU_BLK_ID(blk_hw) |
146*4882a593Smuzhiyun BIU_CSR_ADDR(addr));
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun do {
149*4882a593Smuzhiyun reg = phy_ts_base_read(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL);
150*4882a593Smuzhiyun } while (!(reg & BIU_ADDR_EXE) && cnt++ < BIU_ADDR_CNT_MAX);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (cond && upper)
155*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_PHY_BYPASS_CONTROL, bypass);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Pick bytes from PTP header */
161*4882a593Smuzhiyun #define PTP_HEADER_TRNSP_MSG 26
162*4882a593Smuzhiyun #define PTP_HEADER_DOMAIN_NUM 25
163*4882a593Smuzhiyun #define PTP_HEADER_BYTE_8_31(x) (31 - (x))
164*4882a593Smuzhiyun #define MAC_ADDRESS_BYTE(x) ((x) + (35 - ETH_ALEN + 1))
165*4882a593Smuzhiyun
vsc85xx_ts_fsb_init(struct phy_device * phydev)166*4882a593Smuzhiyun static int vsc85xx_ts_fsb_init(struct phy_device *phydev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun u8 sig_sel[16] = {};
169*4882a593Smuzhiyun signed char i, pos = 0;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Seq ID is 2B long and starts at 30th byte */
172*4882a593Smuzhiyun for (i = 1; i >= 0; i--)
173*4882a593Smuzhiyun sig_sel[pos++] = PTP_HEADER_BYTE_8_31(30 + i);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* DomainNum */
176*4882a593Smuzhiyun sig_sel[pos++] = PTP_HEADER_DOMAIN_NUM;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* MsgType */
179*4882a593Smuzhiyun sig_sel[pos++] = PTP_HEADER_TRNSP_MSG;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* MAC address is 6B long */
182*4882a593Smuzhiyun for (i = ETH_ALEN - 1; i >= 0; i--)
183*4882a593Smuzhiyun sig_sel[pos++] = MAC_ADDRESS_BYTE(i);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Fill the last bytes of the signature to reach a 16B signature */
186*4882a593Smuzhiyun for (; pos < ARRAY_SIZE(sig_sel); pos++)
187*4882a593Smuzhiyun sig_sel[pos] = PTP_HEADER_TRNSP_MSG;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun for (i = 0; i <= 2; i++) {
190*4882a593Smuzhiyun u32 val = 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (pos = i * 5 + 4; pos >= i * 5; pos--)
193*4882a593Smuzhiyun val = (val << 6) | sig_sel[pos];
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_REG(i),
196*4882a593Smuzhiyun val);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_REG(3),
200*4882a593Smuzhiyun sig_sel[15]);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static const u32 vsc85xx_egr_latency[] = {
206*4882a593Smuzhiyun /* Copper Egress */
207*4882a593Smuzhiyun 1272, /* 1000Mbps */
208*4882a593Smuzhiyun 12516, /* 100Mbps */
209*4882a593Smuzhiyun 125444, /* 10Mbps */
210*4882a593Smuzhiyun /* Fiber Egress */
211*4882a593Smuzhiyun 1277, /* 1000Mbps */
212*4882a593Smuzhiyun 12537, /* 100Mbps */
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun static const u32 vsc85xx_egr_latency_macsec[] = {
216*4882a593Smuzhiyun /* Copper Egress ON */
217*4882a593Smuzhiyun 3496, /* 1000Mbps */
218*4882a593Smuzhiyun 34760, /* 100Mbps */
219*4882a593Smuzhiyun 347844, /* 10Mbps */
220*4882a593Smuzhiyun /* Fiber Egress ON */
221*4882a593Smuzhiyun 3502, /* 1000Mbps */
222*4882a593Smuzhiyun 34780, /* 100Mbps */
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const u32 vsc85xx_ingr_latency[] = {
226*4882a593Smuzhiyun /* Copper Ingress */
227*4882a593Smuzhiyun 208, /* 1000Mbps */
228*4882a593Smuzhiyun 304, /* 100Mbps */
229*4882a593Smuzhiyun 2023, /* 10Mbps */
230*4882a593Smuzhiyun /* Fiber Ingress */
231*4882a593Smuzhiyun 98, /* 1000Mbps */
232*4882a593Smuzhiyun 197, /* 100Mbps */
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun static const u32 vsc85xx_ingr_latency_macsec[] = {
236*4882a593Smuzhiyun /* Copper Ingress */
237*4882a593Smuzhiyun 2408, /* 1000Mbps */
238*4882a593Smuzhiyun 22300, /* 100Mbps */
239*4882a593Smuzhiyun 222009, /* 10Mbps */
240*4882a593Smuzhiyun /* Fiber Ingress */
241*4882a593Smuzhiyun 2299, /* 1000Mbps */
242*4882a593Smuzhiyun 22192, /* 100Mbps */
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun
vsc85xx_ts_set_latencies(struct phy_device * phydev)245*4882a593Smuzhiyun static void vsc85xx_ts_set_latencies(struct phy_device *phydev)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun u32 val, ingr_latency, egr_latency;
248*4882a593Smuzhiyun u8 idx;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* No need to set latencies of packets if the PHY is not connected */
251*4882a593Smuzhiyun if (!phydev->link)
252*4882a593Smuzhiyun return;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_STALL_LATENCY,
255*4882a593Smuzhiyun STALL_EGR_LATENCY(phydev->speed));
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun switch (phydev->speed) {
258*4882a593Smuzhiyun case SPEED_100:
259*4882a593Smuzhiyun idx = 1;
260*4882a593Smuzhiyun break;
261*4882a593Smuzhiyun case SPEED_1000:
262*4882a593Smuzhiyun idx = 0;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun default:
265*4882a593Smuzhiyun idx = 2;
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ingr_latency = IS_ENABLED(CONFIG_MACSEC) ?
270*4882a593Smuzhiyun vsc85xx_ingr_latency_macsec[idx] : vsc85xx_ingr_latency[idx];
271*4882a593Smuzhiyun egr_latency = IS_ENABLED(CONFIG_MACSEC) ?
272*4882a593Smuzhiyun vsc85xx_egr_latency_macsec[idx] : vsc85xx_egr_latency[idx];
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_LOCAL_LATENCY,
275*4882a593Smuzhiyun PTP_INGR_LOCAL_LATENCY(ingr_latency));
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
278*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_TSP_CTRL);
279*4882a593Smuzhiyun val |= PHY_PTP_INGR_TSP_CTRL_LOAD_DELAYS;
280*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_TSP_CTRL,
281*4882a593Smuzhiyun val);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_LOCAL_LATENCY,
284*4882a593Smuzhiyun PTP_EGR_LOCAL_LATENCY(egr_latency));
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL);
287*4882a593Smuzhiyun val |= PHY_PTP_EGR_TSP_CTRL_LOAD_DELAYS;
288*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL, val);
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
vsc85xx_ts_disable_flows(struct phy_device * phydev,enum ts_blk blk)291*4882a593Smuzhiyun static int vsc85xx_ts_disable_flows(struct phy_device *phydev, enum ts_blk blk)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun u8 i;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_NXT_COMP, 0);
296*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM,
297*4882a593Smuzhiyun IP1_NXT_PROT_UDP_CHKSUM_WIDTH(2));
298*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP2_NXT_PROT_NXT_COMP, 0);
299*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP2_NXT_PROT_UDP_CHKSUM,
300*4882a593Smuzhiyun IP2_NXT_PROT_UDP_CHKSUM_WIDTH(2));
301*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_MPLS_COMP_NXT_COMP, 0);
302*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT, 0);
303*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH2_NTX_PROT, 0);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun for (i = 0; i < COMP_MAX_FLOWS; i++) {
306*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(i),
307*4882a593Smuzhiyun IP1_FLOW_VALID_CH0 | IP1_FLOW_VALID_CH1);
308*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP2_FLOW_ENA(i),
309*4882a593Smuzhiyun IP2_FLOW_VALID_CH0 | IP2_FLOW_VALID_CH1);
310*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(i),
311*4882a593Smuzhiyun ETH1_FLOW_VALID_CH0 | ETH1_FLOW_VALID_CH1);
312*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH2_FLOW_ENA(i),
313*4882a593Smuzhiyun ETH2_FLOW_VALID_CH0 | ETH2_FLOW_VALID_CH1);
314*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_MPLS_FLOW_CTRL(i),
315*4882a593Smuzhiyun MPLS_FLOW_VALID_CH0 | MPLS_FLOW_VALID_CH1);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (i >= PTP_COMP_MAX_FLOWS)
318*4882a593Smuzhiyun continue;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_ENA(i), 0);
321*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
322*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(i), 0);
323*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
324*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_MASK_UPPER(i), 0);
325*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
326*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_MASK_LOWER(i), 0);
327*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
328*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_MATCH_UPPER(i), 0);
329*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
330*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_MATCH_LOWER(i), 0);
331*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
332*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_PTP_ACTION(i), 0);
333*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
334*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_PTP_ACTION2(i), 0);
335*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
336*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_PTP_0_FIELD(i), 0);
337*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_OAM_PTP_FLOW_ENA(i),
338*4882a593Smuzhiyun 0);
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
vsc85xx_ts_eth_cmp1_sig(struct phy_device * phydev)344*4882a593Smuzhiyun static int vsc85xx_ts_eth_cmp1_sig(struct phy_device *phydev)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun u32 val;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, EGRESS, MSCC_PHY_ANA_ETH1_NTX_PROT);
349*4882a593Smuzhiyun val &= ~ANA_ETH1_NTX_PROT_SIG_OFF_MASK;
350*4882a593Smuzhiyun val |= ANA_ETH1_NTX_PROT_SIG_OFF(0);
351*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_ETH1_NTX_PROT, val);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_CFG);
354*4882a593Smuzhiyun val &= ~ANA_FSB_ADDR_FROM_BLOCK_SEL_MASK;
355*4882a593Smuzhiyun val |= ANA_FSB_ADDR_FROM_ETH1;
356*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_CFG, val);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
get_ptp_header_l4(struct sk_buff * skb,struct iphdr * iphdr,struct udphdr * udphdr)361*4882a593Smuzhiyun static struct vsc85xx_ptphdr *get_ptp_header_l4(struct sk_buff *skb,
362*4882a593Smuzhiyun struct iphdr *iphdr,
363*4882a593Smuzhiyun struct udphdr *udphdr)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun if (iphdr->version != 4 || iphdr->protocol != IPPROTO_UDP)
366*4882a593Smuzhiyun return NULL;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return (struct vsc85xx_ptphdr *)(((unsigned char *)udphdr) + UDP_HLEN);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
get_ptp_header_tx(struct sk_buff * skb)371*4882a593Smuzhiyun static struct vsc85xx_ptphdr *get_ptp_header_tx(struct sk_buff *skb)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct ethhdr *ethhdr = eth_hdr(skb);
374*4882a593Smuzhiyun struct udphdr *udphdr;
375*4882a593Smuzhiyun struct iphdr *iphdr;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (ethhdr->h_proto == htons(ETH_P_1588))
378*4882a593Smuzhiyun return (struct vsc85xx_ptphdr *)(((unsigned char *)ethhdr) +
379*4882a593Smuzhiyun skb_mac_header_len(skb));
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun if (ethhdr->h_proto != htons(ETH_P_IP))
382*4882a593Smuzhiyun return NULL;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun iphdr = ip_hdr(skb);
385*4882a593Smuzhiyun udphdr = udp_hdr(skb);
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun return get_ptp_header_l4(skb, iphdr, udphdr);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
get_ptp_header_rx(struct sk_buff * skb,enum hwtstamp_rx_filters rx_filter)390*4882a593Smuzhiyun static struct vsc85xx_ptphdr *get_ptp_header_rx(struct sk_buff *skb,
391*4882a593Smuzhiyun enum hwtstamp_rx_filters rx_filter)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun struct udphdr *udphdr;
394*4882a593Smuzhiyun struct iphdr *iphdr;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (rx_filter == HWTSTAMP_FILTER_PTP_V2_L2_EVENT)
397*4882a593Smuzhiyun return (struct vsc85xx_ptphdr *)skb->data;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun iphdr = (struct iphdr *)skb->data;
400*4882a593Smuzhiyun udphdr = (struct udphdr *)(skb->data + iphdr->ihl * 4);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun return get_ptp_header_l4(skb, iphdr, udphdr);
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
get_sig(struct sk_buff * skb,u8 * sig)405*4882a593Smuzhiyun static int get_sig(struct sk_buff *skb, u8 *sig)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct vsc85xx_ptphdr *ptphdr = get_ptp_header_tx(skb);
408*4882a593Smuzhiyun struct ethhdr *ethhdr = eth_hdr(skb);
409*4882a593Smuzhiyun unsigned int i;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun if (!ptphdr)
412*4882a593Smuzhiyun return -EOPNOTSUPP;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun sig[0] = (__force u16)ptphdr->seq_id >> 8;
415*4882a593Smuzhiyun sig[1] = (__force u16)ptphdr->seq_id & GENMASK(7, 0);
416*4882a593Smuzhiyun sig[2] = ptphdr->domain;
417*4882a593Smuzhiyun sig[3] = ptphdr->tsmt & GENMASK(3, 0);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun memcpy(&sig[4], ethhdr->h_dest, ETH_ALEN);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Fill the last bytes of the signature to reach a 16B signature */
422*4882a593Smuzhiyun for (i = 10; i < 16; i++)
423*4882a593Smuzhiyun sig[i] = ptphdr->tsmt & GENMASK(3, 0);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
vsc85xx_dequeue_skb(struct vsc85xx_ptp * ptp)428*4882a593Smuzhiyun static void vsc85xx_dequeue_skb(struct vsc85xx_ptp *ptp)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun struct skb_shared_hwtstamps shhwtstamps;
431*4882a593Smuzhiyun struct vsc85xx_ts_fifo fifo;
432*4882a593Smuzhiyun struct sk_buff *skb;
433*4882a593Smuzhiyun u8 skb_sig[16], *p;
434*4882a593Smuzhiyun int i, len;
435*4882a593Smuzhiyun u32 reg;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun memset(&fifo, 0, sizeof(fifo));
438*4882a593Smuzhiyun p = (u8 *)&fifo;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun reg = vsc85xx_ts_read_csr(ptp->phydev, PROCESSOR,
441*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_TS_FIFO(0));
442*4882a593Smuzhiyun if (reg & PTP_EGR_TS_FIFO_EMPTY)
443*4882a593Smuzhiyun return;
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun *p++ = reg & 0xff;
446*4882a593Smuzhiyun *p++ = (reg >> 8) & 0xff;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* Read the current FIFO item. Reading FIFO6 pops the next one. */
449*4882a593Smuzhiyun for (i = 1; i < 7; i++) {
450*4882a593Smuzhiyun reg = vsc85xx_ts_read_csr(ptp->phydev, PROCESSOR,
451*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_TS_FIFO(i));
452*4882a593Smuzhiyun *p++ = reg & 0xff;
453*4882a593Smuzhiyun *p++ = (reg >> 8) & 0xff;
454*4882a593Smuzhiyun *p++ = (reg >> 16) & 0xff;
455*4882a593Smuzhiyun *p++ = (reg >> 24) & 0xff;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun len = skb_queue_len(&ptp->tx_queue);
459*4882a593Smuzhiyun if (len < 1)
460*4882a593Smuzhiyun return;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun while (len--) {
463*4882a593Smuzhiyun skb = __skb_dequeue(&ptp->tx_queue);
464*4882a593Smuzhiyun if (!skb)
465*4882a593Smuzhiyun return;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* Can't get the signature of the packet, won't ever
468*4882a593Smuzhiyun * be able to have one so let's dequeue the packet.
469*4882a593Smuzhiyun */
470*4882a593Smuzhiyun if (get_sig(skb, skb_sig) < 0) {
471*4882a593Smuzhiyun kfree_skb(skb);
472*4882a593Smuzhiyun continue;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* Check if we found the signature we were looking for. */
476*4882a593Smuzhiyun if (!memcmp(skb_sig, fifo.sig, sizeof(fifo.sig))) {
477*4882a593Smuzhiyun memset(&shhwtstamps, 0, sizeof(shhwtstamps));
478*4882a593Smuzhiyun shhwtstamps.hwtstamp = ktime_set(fifo.secs, fifo.ns);
479*4882a593Smuzhiyun skb_complete_tx_timestamp(skb, &shhwtstamps);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun /* Valid signature but does not match the one of the
485*4882a593Smuzhiyun * packet in the FIFO right now, reschedule it for later
486*4882a593Smuzhiyun * packets.
487*4882a593Smuzhiyun */
488*4882a593Smuzhiyun __skb_queue_tail(&ptp->tx_queue, skb);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
vsc85xx_get_tx_ts(struct vsc85xx_ptp * ptp)492*4882a593Smuzhiyun static void vsc85xx_get_tx_ts(struct vsc85xx_ptp *ptp)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun u32 reg;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun do {
497*4882a593Smuzhiyun vsc85xx_dequeue_skb(ptp);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* If other timestamps are available in the FIFO, process them. */
500*4882a593Smuzhiyun reg = vsc85xx_ts_read_csr(ptp->phydev, PROCESSOR,
501*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_TS_FIFO_CTRL);
502*4882a593Smuzhiyun } while (PTP_EGR_FIFO_LEVEL_LAST_READ(reg) > 1);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
vsc85xx_ptp_cmp_init(struct phy_device * phydev,enum ts_blk blk)505*4882a593Smuzhiyun static int vsc85xx_ptp_cmp_init(struct phy_device *phydev, enum ts_blk blk)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
508*4882a593Smuzhiyun bool base = phydev->mdio.addr == vsc8531->ts_base_addr;
509*4882a593Smuzhiyun enum vsc85xx_ptp_msg_type msgs[] = {
510*4882a593Smuzhiyun PTP_MSG_TYPE_SYNC,
511*4882a593Smuzhiyun PTP_MSG_TYPE_DELAY_REQ
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun u32 val;
514*4882a593Smuzhiyun u8 i;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(msgs); i++) {
517*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_ENA(i),
518*4882a593Smuzhiyun base ? PTP_FLOW_VALID_CH0 :
519*4882a593Smuzhiyun PTP_FLOW_VALID_CH1);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk,
522*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(i));
523*4882a593Smuzhiyun val &= ~PTP_FLOW_DOMAIN_RANGE_ENA;
524*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
525*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(i), val);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
528*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_MATCH_UPPER(i),
529*4882a593Smuzhiyun msgs[i] << 24);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
532*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_MASK_UPPER(i),
533*4882a593Smuzhiyun PTP_FLOW_MSG_TYPE_MASK);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return 0;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
vsc85xx_eth_cmp1_init(struct phy_device * phydev,enum ts_blk blk)539*4882a593Smuzhiyun static int vsc85xx_eth_cmp1_init(struct phy_device *phydev, enum ts_blk blk)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
542*4882a593Smuzhiyun bool base = phydev->mdio.addr == vsc8531->ts_base_addr;
543*4882a593Smuzhiyun u32 val;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NXT_PROT_TAG, 0);
546*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT_VLAN_TPID,
547*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_VLAN_TPID(ETH_P_8021AD));
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(0),
550*4882a593Smuzhiyun base ? ETH1_FLOW_VALID_CH0 : ETH1_FLOW_VALID_CH1);
551*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_MATCH_MODE(0),
552*4882a593Smuzhiyun ANA_ETH1_FLOW_MATCH_VLAN_TAG2);
553*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(0), 0);
554*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(0), 0);
555*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
556*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_VLAN_RANGE_I_TAG(0), 0);
557*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_VLAN_TAG1(0), 0);
558*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
559*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_VLAN_TAG2_I_TAG(0), 0);
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk,
562*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_MATCH_MODE(0));
563*4882a593Smuzhiyun val &= ~ANA_ETH1_FLOW_MATCH_VLAN_TAG_MASK;
564*4882a593Smuzhiyun val |= ANA_ETH1_FLOW_MATCH_VLAN_VERIFY;
565*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_MATCH_MODE(0),
566*4882a593Smuzhiyun val);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return 0;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
vsc85xx_ip_cmp1_init(struct phy_device * phydev,enum ts_blk blk)571*4882a593Smuzhiyun static int vsc85xx_ip_cmp1_init(struct phy_device *phydev, enum ts_blk blk)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
574*4882a593Smuzhiyun bool base = phydev->mdio.addr == vsc8531->ts_base_addr;
575*4882a593Smuzhiyun u32 val;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MATCH2_UPPER,
578*4882a593Smuzhiyun PTP_EV_PORT);
579*4882a593Smuzhiyun /* Match on dest port only, ignore src */
580*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MASK2_UPPER,
581*4882a593Smuzhiyun 0xffff);
582*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MATCH2_LOWER,
583*4882a593Smuzhiyun 0);
584*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MASK2_LOWER, 0);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0));
587*4882a593Smuzhiyun val &= ~IP1_FLOW_ENA_CHANNEL_MASK_MASK;
588*4882a593Smuzhiyun val |= base ? IP1_FLOW_VALID_CH0 : IP1_FLOW_VALID_CH1;
589*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0), val);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* Match all IPs */
592*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_UPPER(0), 0);
593*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_UPPER(0), 0);
594*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_UPPER_MID(0),
595*4882a593Smuzhiyun 0);
596*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_UPPER_MID(0),
597*4882a593Smuzhiyun 0);
598*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_LOWER_MID(0),
599*4882a593Smuzhiyun 0);
600*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_LOWER_MID(0),
601*4882a593Smuzhiyun 0);
602*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_LOWER(0), 0);
603*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_LOWER(0), 0);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_IP_CHKSUM_SEL, 0);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun
vsc85xx_adjfine(struct ptp_clock_info * info,long scaled_ppm)610*4882a593Smuzhiyun static int vsc85xx_adjfine(struct ptp_clock_info *info, long scaled_ppm)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
613*4882a593Smuzhiyun struct phy_device *phydev = ptp->phydev;
614*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
615*4882a593Smuzhiyun u64 adj = 0;
616*4882a593Smuzhiyun u32 val;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun if (abs(scaled_ppm) < 66 || abs(scaled_ppm) > 65536UL * 1000000UL)
619*4882a593Smuzhiyun return 0;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun adj = div64_u64(1000000ULL * 65536ULL, abs(scaled_ppm));
622*4882a593Smuzhiyun if (adj > 1000000000L)
623*4882a593Smuzhiyun adj = 1000000000L;
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun val = PTP_AUTO_ADJ_NS_ROLLOVER(adj);
626*4882a593Smuzhiyun val |= scaled_ppm > 0 ? PTP_AUTO_ADJ_ADD_1NS : PTP_AUTO_ADJ_SUB_1NS;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun mutex_lock(&priv->phc_lock);
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun /* Update the ppb val in nano seconds to the auto adjust reg. */
631*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_AUTO_ADJ,
632*4882a593Smuzhiyun val);
633*4882a593Smuzhiyun
634*4882a593Smuzhiyun /* The auto adjust update val is set to 0 after write operation. */
635*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
636*4882a593Smuzhiyun val |= PTP_LTC_CTRL_AUTO_ADJ_UPDATE;
637*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun mutex_unlock(&priv->phc_lock);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
__vsc85xx_gettime(struct ptp_clock_info * info,struct timespec64 * ts)644*4882a593Smuzhiyun static int __vsc85xx_gettime(struct ptp_clock_info *info, struct timespec64 *ts)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
647*4882a593Smuzhiyun struct phy_device *phydev = ptp->phydev;
648*4882a593Smuzhiyun struct vsc85xx_shared_private *shared =
649*4882a593Smuzhiyun (struct vsc85xx_shared_private *)phydev->shared->priv;
650*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
651*4882a593Smuzhiyun u32 val;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
654*4882a593Smuzhiyun val |= PTP_LTC_CTRL_SAVE_ENA;
655*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun /* Local Time Counter (LTC) is put in SAVE* regs on rising edge of
658*4882a593Smuzhiyun * LOAD_SAVE pin.
659*4882a593Smuzhiyun */
660*4882a593Smuzhiyun mutex_lock(&shared->gpio_lock);
661*4882a593Smuzhiyun gpiod_set_value(priv->load_save, 1);
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
664*4882a593Smuzhiyun MSCC_PHY_PTP_LTC_SAVED_SEC_MSB);
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun ts->tv_sec = ((time64_t)val) << 32;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
669*4882a593Smuzhiyun MSCC_PHY_PTP_LTC_SAVED_SEC_LSB);
670*4882a593Smuzhiyun ts->tv_sec += val;
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun ts->tv_nsec = vsc85xx_ts_read_csr(phydev, PROCESSOR,
673*4882a593Smuzhiyun MSCC_PHY_PTP_LTC_SAVED_NS);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun gpiod_set_value(priv->load_save, 0);
676*4882a593Smuzhiyun mutex_unlock(&shared->gpio_lock);
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun return 0;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
vsc85xx_gettime(struct ptp_clock_info * info,struct timespec64 * ts)681*4882a593Smuzhiyun static int vsc85xx_gettime(struct ptp_clock_info *info, struct timespec64 *ts)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
684*4882a593Smuzhiyun struct phy_device *phydev = ptp->phydev;
685*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun mutex_lock(&priv->phc_lock);
688*4882a593Smuzhiyun __vsc85xx_gettime(info, ts);
689*4882a593Smuzhiyun mutex_unlock(&priv->phc_lock);
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun return 0;
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
__vsc85xx_settime(struct ptp_clock_info * info,const struct timespec64 * ts)694*4882a593Smuzhiyun static int __vsc85xx_settime(struct ptp_clock_info *info,
695*4882a593Smuzhiyun const struct timespec64 *ts)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
698*4882a593Smuzhiyun struct phy_device *phydev = ptp->phydev;
699*4882a593Smuzhiyun struct vsc85xx_shared_private *shared =
700*4882a593Smuzhiyun (struct vsc85xx_shared_private *)phydev->shared->priv;
701*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
702*4882a593Smuzhiyun u32 val;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_LOAD_SEC_MSB,
705*4882a593Smuzhiyun PTP_LTC_LOAD_SEC_MSB(ts->tv_sec));
706*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_LOAD_SEC_LSB,
707*4882a593Smuzhiyun PTP_LTC_LOAD_SEC_LSB(ts->tv_sec));
708*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_LOAD_NS,
709*4882a593Smuzhiyun PTP_LTC_LOAD_NS(ts->tv_nsec));
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
712*4882a593Smuzhiyun val |= PTP_LTC_CTRL_LOAD_ENA;
713*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* Local Time Counter (LTC) is set from LOAD* regs on rising edge of
716*4882a593Smuzhiyun * LOAD_SAVE pin.
717*4882a593Smuzhiyun */
718*4882a593Smuzhiyun mutex_lock(&shared->gpio_lock);
719*4882a593Smuzhiyun gpiod_set_value(priv->load_save, 1);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun val &= ~PTP_LTC_CTRL_LOAD_ENA;
722*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun gpiod_set_value(priv->load_save, 0);
725*4882a593Smuzhiyun mutex_unlock(&shared->gpio_lock);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun return 0;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
vsc85xx_settime(struct ptp_clock_info * info,const struct timespec64 * ts)730*4882a593Smuzhiyun static int vsc85xx_settime(struct ptp_clock_info *info,
731*4882a593Smuzhiyun const struct timespec64 *ts)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
734*4882a593Smuzhiyun struct phy_device *phydev = ptp->phydev;
735*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun mutex_lock(&priv->phc_lock);
738*4882a593Smuzhiyun __vsc85xx_settime(info, ts);
739*4882a593Smuzhiyun mutex_unlock(&priv->phc_lock);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun return 0;
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun
vsc85xx_adjtime(struct ptp_clock_info * info,s64 delta)744*4882a593Smuzhiyun static int vsc85xx_adjtime(struct ptp_clock_info *info, s64 delta)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
747*4882a593Smuzhiyun struct phy_device *phydev = ptp->phydev;
748*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
749*4882a593Smuzhiyun u32 val;
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun /* Can't recover that big of an offset. Let's set the time directly. */
752*4882a593Smuzhiyun if (abs(delta) >= NSEC_PER_SEC) {
753*4882a593Smuzhiyun struct timespec64 ts;
754*4882a593Smuzhiyun u64 now;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun mutex_lock(&priv->phc_lock);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun __vsc85xx_gettime(info, &ts);
759*4882a593Smuzhiyun now = ktime_to_ns(timespec64_to_ktime(ts));
760*4882a593Smuzhiyun ts = ns_to_timespec64(now + delta);
761*4882a593Smuzhiyun __vsc85xx_settime(info, &ts);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun mutex_unlock(&priv->phc_lock);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun return 0;
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun mutex_lock(&priv->phc_lock);
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun val = PTP_LTC_OFFSET_VAL(abs(delta)) | PTP_LTC_OFFSET_ADJ;
771*4882a593Smuzhiyun if (delta > 0)
772*4882a593Smuzhiyun val |= PTP_LTC_OFFSET_ADD;
773*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_OFFSET, val);
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun mutex_unlock(&priv->phc_lock);
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun return 0;
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
vsc85xx_eth1_next_comp(struct phy_device * phydev,enum ts_blk blk,u32 next_comp,u32 etype)780*4882a593Smuzhiyun static int vsc85xx_eth1_next_comp(struct phy_device *phydev, enum ts_blk blk,
781*4882a593Smuzhiyun u32 next_comp, u32 etype)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun u32 val;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT);
786*4882a593Smuzhiyun val &= ~ANA_ETH1_NTX_PROT_COMPARATOR_MASK;
787*4882a593Smuzhiyun val |= next_comp;
788*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT, val);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun val = ANA_ETH1_NXT_PROT_ETYPE_MATCH(etype) |
791*4882a593Smuzhiyun ANA_ETH1_NXT_PROT_ETYPE_MATCH_ENA;
792*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
793*4882a593Smuzhiyun MSCC_PHY_ANA_ETH1_NXT_PROT_ETYPE_MATCH, val);
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun return 0;
796*4882a593Smuzhiyun }
797*4882a593Smuzhiyun
vsc85xx_ip1_next_comp(struct phy_device * phydev,enum ts_blk blk,u32 next_comp,u32 header)798*4882a593Smuzhiyun static int vsc85xx_ip1_next_comp(struct phy_device *phydev, enum ts_blk blk,
799*4882a593Smuzhiyun u32 next_comp, u32 header)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_NXT_COMP,
802*4882a593Smuzhiyun ANA_IP1_NXT_PROT_NXT_COMP_BYTES_HDR(header) |
803*4882a593Smuzhiyun next_comp);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun return 0;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
vsc85xx_ts_ptp_action_flow(struct phy_device * phydev,enum ts_blk blk,u8 flow,enum ptp_cmd cmd)808*4882a593Smuzhiyun static int vsc85xx_ts_ptp_action_flow(struct phy_device *phydev, enum ts_blk blk, u8 flow, enum ptp_cmd cmd)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun u32 val;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun /* Check non-zero reserved field */
813*4882a593Smuzhiyun val = PTP_FLOW_PTP_0_FIELD_PTP_FRAME | PTP_FLOW_PTP_0_FIELD_RSVRD_CHECK;
814*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
815*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_PTP_0_FIELD(flow), val);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun val = PTP_FLOW_PTP_ACTION_CORR_OFFSET(8) |
818*4882a593Smuzhiyun PTP_FLOW_PTP_ACTION_TIME_OFFSET(8) |
819*4882a593Smuzhiyun PTP_FLOW_PTP_ACTION_PTP_CMD(cmd == PTP_SAVE_IN_TS_FIFO ?
820*4882a593Smuzhiyun PTP_NOP : cmd);
821*4882a593Smuzhiyun if (cmd == PTP_SAVE_IN_TS_FIFO)
822*4882a593Smuzhiyun val |= PTP_FLOW_PTP_ACTION_SAVE_LOCAL_TIME;
823*4882a593Smuzhiyun else if (cmd == PTP_WRITE_NS)
824*4882a593Smuzhiyun val |= PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_UPDATE |
825*4882a593Smuzhiyun PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_BYTE_OFFSET(6);
826*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_PTP_ACTION(flow),
827*4882a593Smuzhiyun val);
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun if (cmd == PTP_WRITE_1588)
830*4882a593Smuzhiyun /* Rewrite timestamp directly in frame */
831*4882a593Smuzhiyun val = PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(34) |
832*4882a593Smuzhiyun PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(10);
833*4882a593Smuzhiyun else if (cmd == PTP_SAVE_IN_TS_FIFO)
834*4882a593Smuzhiyun /* no rewrite */
835*4882a593Smuzhiyun val = PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(0) |
836*4882a593Smuzhiyun PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(0);
837*4882a593Smuzhiyun else
838*4882a593Smuzhiyun /* Write in reserved field */
839*4882a593Smuzhiyun val = PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(16) |
840*4882a593Smuzhiyun PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(4);
841*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
842*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_PTP_ACTION2(flow), val);
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun return 0;
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun
vsc85xx_ptp_conf(struct phy_device * phydev,enum ts_blk blk,bool one_step,bool enable)847*4882a593Smuzhiyun static int vsc85xx_ptp_conf(struct phy_device *phydev, enum ts_blk blk,
848*4882a593Smuzhiyun bool one_step, bool enable)
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun enum vsc85xx_ptp_msg_type msgs[] = {
851*4882a593Smuzhiyun PTP_MSG_TYPE_SYNC,
852*4882a593Smuzhiyun PTP_MSG_TYPE_DELAY_REQ
853*4882a593Smuzhiyun };
854*4882a593Smuzhiyun u32 val;
855*4882a593Smuzhiyun u8 i;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(msgs); i++) {
858*4882a593Smuzhiyun if (blk == INGRESS)
859*4882a593Smuzhiyun vsc85xx_ts_ptp_action_flow(phydev, blk, msgs[i],
860*4882a593Smuzhiyun PTP_WRITE_NS);
861*4882a593Smuzhiyun else if (msgs[i] == PTP_MSG_TYPE_SYNC && one_step)
862*4882a593Smuzhiyun /* no need to know Sync t when sending in one_step */
863*4882a593Smuzhiyun vsc85xx_ts_ptp_action_flow(phydev, blk, msgs[i],
864*4882a593Smuzhiyun PTP_WRITE_1588);
865*4882a593Smuzhiyun else
866*4882a593Smuzhiyun vsc85xx_ts_ptp_action_flow(phydev, blk, msgs[i],
867*4882a593Smuzhiyun PTP_SAVE_IN_TS_FIFO);
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk,
870*4882a593Smuzhiyun MSCC_ANA_PTP_FLOW_ENA(i));
871*4882a593Smuzhiyun val &= ~PTP_FLOW_ENA;
872*4882a593Smuzhiyun if (enable)
873*4882a593Smuzhiyun val |= PTP_FLOW_ENA;
874*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_ENA(i),
875*4882a593Smuzhiyun val);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun return 0;
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun
vsc85xx_eth1_conf(struct phy_device * phydev,enum ts_blk blk,bool enable)881*4882a593Smuzhiyun static int vsc85xx_eth1_conf(struct phy_device *phydev, enum ts_blk blk,
882*4882a593Smuzhiyun bool enable)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
885*4882a593Smuzhiyun u32 val = ANA_ETH1_FLOW_ADDR_MATCH2_DEST;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_PTP_V2_L2_EVENT) {
888*4882a593Smuzhiyun /* PTP over Ethernet multicast address for SYNC and DELAY msg */
889*4882a593Smuzhiyun u8 ptp_multicast[6] = {0x01, 0x1b, 0x19, 0x00, 0x00, 0x00};
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun val |= ANA_ETH1_FLOW_ADDR_MATCH2_FULL_ADDR |
892*4882a593Smuzhiyun get_unaligned_be16(&ptp_multicast[4]);
893*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
894*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(0), val);
895*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
896*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(0),
897*4882a593Smuzhiyun get_unaligned_be32(ptp_multicast));
898*4882a593Smuzhiyun } else {
899*4882a593Smuzhiyun val |= ANA_ETH1_FLOW_ADDR_MATCH2_ANY_MULTICAST;
900*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
901*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(0), val);
902*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk,
903*4882a593Smuzhiyun MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(0), 0);
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(0));
907*4882a593Smuzhiyun val &= ~ETH1_FLOW_ENA;
908*4882a593Smuzhiyun if (enable)
909*4882a593Smuzhiyun val |= ETH1_FLOW_ENA;
910*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(0), val);
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun return 0;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
vsc85xx_ip1_conf(struct phy_device * phydev,enum ts_blk blk,bool enable)915*4882a593Smuzhiyun static int vsc85xx_ip1_conf(struct phy_device *phydev, enum ts_blk blk,
916*4882a593Smuzhiyun bool enable)
917*4882a593Smuzhiyun {
918*4882a593Smuzhiyun u32 val;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_IP1_MODE,
921*4882a593Smuzhiyun ANA_IP1_NXT_PROT_IPV4 |
922*4882a593Smuzhiyun ANA_IP1_NXT_PROT_FLOW_OFFSET_IPV4);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun /* Matching UDP protocol number */
925*4882a593Smuzhiyun val = ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MASK(0xff) |
926*4882a593Smuzhiyun ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MATCH(IPPROTO_UDP) |
927*4882a593Smuzhiyun ANA_IP1_NXT_PROT_IP_MATCH1_PROT_OFF(9);
928*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_IP_MATCH1,
929*4882a593Smuzhiyun val);
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* End of IP protocol, start of next protocol (UDP) */
932*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_OFFSET2,
933*4882a593Smuzhiyun ANA_IP1_NXT_PROT_OFFSET2(20));
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk,
936*4882a593Smuzhiyun MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM);
937*4882a593Smuzhiyun val &= ~(IP1_NXT_PROT_UDP_CHKSUM_OFF_MASK |
938*4882a593Smuzhiyun IP1_NXT_PROT_UDP_CHKSUM_WIDTH_MASK);
939*4882a593Smuzhiyun val |= IP1_NXT_PROT_UDP_CHKSUM_WIDTH(2);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun val &= ~(IP1_NXT_PROT_UDP_CHKSUM_UPDATE |
942*4882a593Smuzhiyun IP1_NXT_PROT_UDP_CHKSUM_CLEAR);
943*4882a593Smuzhiyun /* UDP checksum offset in IPv4 packet
944*4882a593Smuzhiyun * according to: https://tools.ietf.org/html/rfc768
945*4882a593Smuzhiyun */
946*4882a593Smuzhiyun val |= IP1_NXT_PROT_UDP_CHKSUM_OFF(26) | IP1_NXT_PROT_UDP_CHKSUM_CLEAR;
947*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM,
948*4882a593Smuzhiyun val);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0));
951*4882a593Smuzhiyun val &= ~(IP1_FLOW_MATCH_ADDR_MASK | IP1_FLOW_ENA);
952*4882a593Smuzhiyun val |= IP1_FLOW_MATCH_DEST_SRC_ADDR;
953*4882a593Smuzhiyun if (enable)
954*4882a593Smuzhiyun val |= IP1_FLOW_ENA;
955*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0), val);
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
vsc85xx_ts_engine_init(struct phy_device * phydev,bool one_step)960*4882a593Smuzhiyun static int vsc85xx_ts_engine_init(struct phy_device *phydev, bool one_step)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
963*4882a593Smuzhiyun bool ptp_l4, base = phydev->mdio.addr == vsc8531->ts_base_addr;
964*4882a593Smuzhiyun u8 eng_id = base ? 0 : 1;
965*4882a593Smuzhiyun u32 val;
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun ptp_l4 = vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
970*4882a593Smuzhiyun MSCC_PHY_PTP_ANALYZER_MODE);
971*4882a593Smuzhiyun /* Disable INGRESS and EGRESS so engine eng_id can be reconfigured */
972*4882a593Smuzhiyun val &= ~(PTP_ANALYZER_MODE_EGR_ENA(BIT(eng_id)) |
973*4882a593Smuzhiyun PTP_ANALYZER_MODE_INGR_ENA(BIT(eng_id)));
974*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ANALYZER_MODE,
975*4882a593Smuzhiyun val);
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_PTP_V2_L2_EVENT) {
978*4882a593Smuzhiyun vsc85xx_eth1_next_comp(phydev, INGRESS,
979*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_PTP_OAM, ETH_P_1588);
980*4882a593Smuzhiyun vsc85xx_eth1_next_comp(phydev, EGRESS,
981*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_PTP_OAM, ETH_P_1588);
982*4882a593Smuzhiyun } else {
983*4882a593Smuzhiyun vsc85xx_eth1_next_comp(phydev, INGRESS,
984*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_IP_UDP_ACH_1,
985*4882a593Smuzhiyun ETH_P_IP);
986*4882a593Smuzhiyun vsc85xx_eth1_next_comp(phydev, EGRESS,
987*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_IP_UDP_ACH_1,
988*4882a593Smuzhiyun ETH_P_IP);
989*4882a593Smuzhiyun /* Header length of IPv[4/6] + UDP */
990*4882a593Smuzhiyun vsc85xx_ip1_next_comp(phydev, INGRESS,
991*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_PTP_OAM, 28);
992*4882a593Smuzhiyun vsc85xx_ip1_next_comp(phydev, EGRESS,
993*4882a593Smuzhiyun ANA_ETH1_NTX_PROT_PTP_OAM, 28);
994*4882a593Smuzhiyun }
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun vsc85xx_eth1_conf(phydev, INGRESS,
997*4882a593Smuzhiyun vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE);
998*4882a593Smuzhiyun vsc85xx_ip1_conf(phydev, INGRESS,
999*4882a593Smuzhiyun ptp_l4 && vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE);
1000*4882a593Smuzhiyun vsc85xx_ptp_conf(phydev, INGRESS, one_step,
1001*4882a593Smuzhiyun vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE);
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun vsc85xx_eth1_conf(phydev, EGRESS,
1004*4882a593Smuzhiyun vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF);
1005*4882a593Smuzhiyun vsc85xx_ip1_conf(phydev, EGRESS,
1006*4882a593Smuzhiyun ptp_l4 && vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF);
1007*4882a593Smuzhiyun vsc85xx_ptp_conf(phydev, EGRESS, one_step,
1008*4882a593Smuzhiyun vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun val &= ~PTP_ANALYZER_MODE_EGR_ENA(BIT(eng_id));
1011*4882a593Smuzhiyun if (vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF)
1012*4882a593Smuzhiyun val |= PTP_ANALYZER_MODE_EGR_ENA(BIT(eng_id));
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun val &= ~PTP_ANALYZER_MODE_INGR_ENA(BIT(eng_id));
1015*4882a593Smuzhiyun if (vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE)
1016*4882a593Smuzhiyun val |= PTP_ANALYZER_MODE_INGR_ENA(BIT(eng_id));
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ANALYZER_MODE,
1019*4882a593Smuzhiyun val);
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun return 0;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
vsc85xx_link_change_notify(struct phy_device * phydev)1024*4882a593Smuzhiyun void vsc85xx_link_change_notify(struct phy_device *phydev)
1025*4882a593Smuzhiyun {
1026*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun mutex_lock(&priv->ts_lock);
1029*4882a593Smuzhiyun vsc85xx_ts_set_latencies(phydev);
1030*4882a593Smuzhiyun mutex_unlock(&priv->ts_lock);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
vsc85xx_ts_reset_fifo(struct phy_device * phydev)1033*4882a593Smuzhiyun static void vsc85xx_ts_reset_fifo(struct phy_device *phydev)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun u32 val;
1036*4882a593Smuzhiyun
1037*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1038*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_TS_FIFO_CTRL);
1039*4882a593Smuzhiyun val |= PTP_EGR_TS_FIFO_RESET;
1040*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TS_FIFO_CTRL,
1041*4882a593Smuzhiyun val);
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun val &= ~PTP_EGR_TS_FIFO_RESET;
1044*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TS_FIFO_CTRL,
1045*4882a593Smuzhiyun val);
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
vsc85xx_hwtstamp(struct mii_timestamper * mii_ts,struct ifreq * ifr)1048*4882a593Smuzhiyun static int vsc85xx_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct vsc8531_private *vsc8531 =
1051*4882a593Smuzhiyun container_of(mii_ts, struct vsc8531_private, mii_ts);
1052*4882a593Smuzhiyun struct phy_device *phydev = vsc8531->ptp->phydev;
1053*4882a593Smuzhiyun struct hwtstamp_config cfg;
1054*4882a593Smuzhiyun bool one_step = false;
1055*4882a593Smuzhiyun u32 val;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1058*4882a593Smuzhiyun return -EFAULT;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun if (cfg.flags)
1061*4882a593Smuzhiyun return -EINVAL;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun switch (cfg.tx_type) {
1064*4882a593Smuzhiyun case HWTSTAMP_TX_ONESTEP_SYNC:
1065*4882a593Smuzhiyun one_step = true;
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
1068*4882a593Smuzhiyun break;
1069*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
1070*4882a593Smuzhiyun break;
1071*4882a593Smuzhiyun default:
1072*4882a593Smuzhiyun return -ERANGE;
1073*4882a593Smuzhiyun }
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun vsc8531->ptp->tx_type = cfg.tx_type;
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun switch (cfg.rx_filter) {
1078*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
1079*4882a593Smuzhiyun break;
1080*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1081*4882a593Smuzhiyun /* ETH->IP->UDP->PTP */
1082*4882a593Smuzhiyun break;
1083*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1084*4882a593Smuzhiyun /* ETH->PTP */
1085*4882a593Smuzhiyun break;
1086*4882a593Smuzhiyun default:
1087*4882a593Smuzhiyun return -ERANGE;
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun vsc8531->ptp->rx_filter = cfg.rx_filter;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun mutex_lock(&vsc8531->ts_lock);
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun __skb_queue_purge(&vsc8531->ptp->tx_queue);
1095*4882a593Smuzhiyun __skb_queue_head_init(&vsc8531->ptp->tx_queue);
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun /* Disable predictor while configuring the 1588 block */
1098*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1099*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_PREDICTOR);
1100*4882a593Smuzhiyun val &= ~PTP_INGR_PREDICTOR_EN;
1101*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_PREDICTOR,
1102*4882a593Smuzhiyun val);
1103*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1104*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_PREDICTOR);
1105*4882a593Smuzhiyun val &= ~PTP_EGR_PREDICTOR_EN;
1106*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_PREDICTOR,
1107*4882a593Smuzhiyun val);
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun /* Bypass egress or ingress blocks if timestamping isn't used */
1110*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL);
1111*4882a593Smuzhiyun val &= ~(PTP_IFACE_CTRL_EGR_BYPASS | PTP_IFACE_CTRL_INGR_BYPASS);
1112*4882a593Smuzhiyun if (vsc8531->ptp->tx_type == HWTSTAMP_TX_OFF)
1113*4882a593Smuzhiyun val |= PTP_IFACE_CTRL_EGR_BYPASS;
1114*4882a593Smuzhiyun if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_NONE)
1115*4882a593Smuzhiyun val |= PTP_IFACE_CTRL_INGR_BYPASS;
1116*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL, val);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun /* Resetting FIFO so that it's empty after reconfiguration */
1119*4882a593Smuzhiyun vsc85xx_ts_reset_fifo(phydev);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun vsc85xx_ts_engine_init(phydev, one_step);
1122*4882a593Smuzhiyun
1123*4882a593Smuzhiyun /* Re-enable predictors now */
1124*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1125*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_PREDICTOR);
1126*4882a593Smuzhiyun val |= PTP_INGR_PREDICTOR_EN;
1127*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_PREDICTOR,
1128*4882a593Smuzhiyun val);
1129*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1130*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_PREDICTOR);
1131*4882a593Smuzhiyun val |= PTP_EGR_PREDICTOR_EN;
1132*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_PREDICTOR,
1133*4882a593Smuzhiyun val);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun vsc8531->ptp->configured = 1;
1136*4882a593Smuzhiyun mutex_unlock(&vsc8531->ts_lock);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1139*4882a593Smuzhiyun }
1140*4882a593Smuzhiyun
vsc85xx_ts_info(struct mii_timestamper * mii_ts,struct ethtool_ts_info * info)1141*4882a593Smuzhiyun static int vsc85xx_ts_info(struct mii_timestamper *mii_ts,
1142*4882a593Smuzhiyun struct ethtool_ts_info *info)
1143*4882a593Smuzhiyun {
1144*4882a593Smuzhiyun struct vsc8531_private *vsc8531 =
1145*4882a593Smuzhiyun container_of(mii_ts, struct vsc8531_private, mii_ts);
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun info->phc_index = ptp_clock_index(vsc8531->ptp->ptp_clock);
1148*4882a593Smuzhiyun info->so_timestamping =
1149*4882a593Smuzhiyun SOF_TIMESTAMPING_TX_HARDWARE |
1150*4882a593Smuzhiyun SOF_TIMESTAMPING_RX_HARDWARE |
1151*4882a593Smuzhiyun SOF_TIMESTAMPING_RAW_HARDWARE;
1152*4882a593Smuzhiyun info->tx_types =
1153*4882a593Smuzhiyun (1 << HWTSTAMP_TX_OFF) |
1154*4882a593Smuzhiyun (1 << HWTSTAMP_TX_ON) |
1155*4882a593Smuzhiyun (1 << HWTSTAMP_TX_ONESTEP_SYNC);
1156*4882a593Smuzhiyun info->rx_filters =
1157*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_NONE) |
1158*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
1159*4882a593Smuzhiyun (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun return 0;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
vsc85xx_txtstamp(struct mii_timestamper * mii_ts,struct sk_buff * skb,int type)1164*4882a593Smuzhiyun static void vsc85xx_txtstamp(struct mii_timestamper *mii_ts,
1165*4882a593Smuzhiyun struct sk_buff *skb, int type)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun struct vsc8531_private *vsc8531 =
1168*4882a593Smuzhiyun container_of(mii_ts, struct vsc8531_private, mii_ts);
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (!vsc8531->ptp->configured)
1171*4882a593Smuzhiyun return;
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun if (vsc8531->ptp->tx_type == HWTSTAMP_TX_OFF) {
1174*4882a593Smuzhiyun kfree_skb(skb);
1175*4882a593Smuzhiyun return;
1176*4882a593Smuzhiyun }
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun mutex_lock(&vsc8531->ts_lock);
1181*4882a593Smuzhiyun __skb_queue_tail(&vsc8531->ptp->tx_queue, skb);
1182*4882a593Smuzhiyun mutex_unlock(&vsc8531->ts_lock);
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun
vsc85xx_rxtstamp(struct mii_timestamper * mii_ts,struct sk_buff * skb,int type)1185*4882a593Smuzhiyun static bool vsc85xx_rxtstamp(struct mii_timestamper *mii_ts,
1186*4882a593Smuzhiyun struct sk_buff *skb, int type)
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun struct vsc8531_private *vsc8531 =
1189*4882a593Smuzhiyun container_of(mii_ts, struct vsc8531_private, mii_ts);
1190*4882a593Smuzhiyun struct skb_shared_hwtstamps *shhwtstamps = NULL;
1191*4882a593Smuzhiyun struct vsc85xx_ptphdr *ptphdr;
1192*4882a593Smuzhiyun struct timespec64 ts;
1193*4882a593Smuzhiyun unsigned long ns;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun if (!vsc8531->ptp->configured)
1196*4882a593Smuzhiyun return false;
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_NONE ||
1199*4882a593Smuzhiyun type == PTP_CLASS_NONE)
1200*4882a593Smuzhiyun return false;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun vsc85xx_gettime(&vsc8531->ptp->caps, &ts);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun ptphdr = get_ptp_header_rx(skb, vsc8531->ptp->rx_filter);
1205*4882a593Smuzhiyun if (!ptphdr)
1206*4882a593Smuzhiyun return false;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun shhwtstamps = skb_hwtstamps(skb);
1209*4882a593Smuzhiyun memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun ns = ntohl(ptphdr->rsrvd2);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* nsec is in reserved field */
1214*4882a593Smuzhiyun if (ts.tv_nsec < ns)
1215*4882a593Smuzhiyun ts.tv_sec--;
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun shhwtstamps->hwtstamp = ktime_set(ts.tv_sec, ns);
1218*4882a593Smuzhiyun netif_rx_ni(skb);
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun return true;
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun static const struct ptp_clock_info vsc85xx_clk_caps = {
1224*4882a593Smuzhiyun .owner = THIS_MODULE,
1225*4882a593Smuzhiyun .name = "VSC85xx timer",
1226*4882a593Smuzhiyun .max_adj = S32_MAX,
1227*4882a593Smuzhiyun .n_alarm = 0,
1228*4882a593Smuzhiyun .n_pins = 0,
1229*4882a593Smuzhiyun .n_ext_ts = 0,
1230*4882a593Smuzhiyun .n_per_out = 0,
1231*4882a593Smuzhiyun .pps = 0,
1232*4882a593Smuzhiyun .adjtime = &vsc85xx_adjtime,
1233*4882a593Smuzhiyun .adjfine = &vsc85xx_adjfine,
1234*4882a593Smuzhiyun .gettime64 = &vsc85xx_gettime,
1235*4882a593Smuzhiyun .settime64 = &vsc85xx_settime,
1236*4882a593Smuzhiyun };
1237*4882a593Smuzhiyun
vsc8584_base_priv(struct phy_device * phydev)1238*4882a593Smuzhiyun static struct vsc8531_private *vsc8584_base_priv(struct phy_device *phydev)
1239*4882a593Smuzhiyun {
1240*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun if (vsc8531->ts_base_addr != phydev->mdio.addr) {
1243*4882a593Smuzhiyun struct mdio_device *dev;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun dev = phydev->mdio.bus->mdio_map[vsc8531->ts_base_addr];
1246*4882a593Smuzhiyun phydev = container_of(dev, struct phy_device, mdio);
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun return phydev->priv;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun return vsc8531;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun
vsc8584_is_1588_input_clk_configured(struct phy_device * phydev)1254*4882a593Smuzhiyun static bool vsc8584_is_1588_input_clk_configured(struct phy_device *phydev)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = vsc8584_base_priv(phydev);
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun return vsc8531->input_clk_init;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
vsc8584_set_input_clk_configured(struct phy_device * phydev)1261*4882a593Smuzhiyun static void vsc8584_set_input_clk_configured(struct phy_device *phydev)
1262*4882a593Smuzhiyun {
1263*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = vsc8584_base_priv(phydev);
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun vsc8531->input_clk_init = true;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
__vsc8584_init_ptp(struct phy_device * phydev)1268*4882a593Smuzhiyun static int __vsc8584_init_ptp(struct phy_device *phydev)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1271*4882a593Smuzhiyun u32 ltc_seq_e[] = { 0, 400000, 0, 0, 0 };
1272*4882a593Smuzhiyun u8 ltc_seq_a[] = { 8, 6, 5, 4, 2 };
1273*4882a593Smuzhiyun u32 val;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (!vsc8584_is_1588_input_clk_configured(phydev)) {
1276*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* 1588_DIFF_INPUT_CLK configuration: Use an external clock for
1279*4882a593Smuzhiyun * the LTC, as per 3.13.29 in the VSC8584 datasheet.
1280*4882a593Smuzhiyun */
1281*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1282*4882a593Smuzhiyun MSCC_PHY_PAGE_1588);
1283*4882a593Smuzhiyun phy_ts_base_write(phydev, 29, 0x7ae0);
1284*4882a593Smuzhiyun phy_ts_base_write(phydev, 30, 0xb71c);
1285*4882a593Smuzhiyun phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1286*4882a593Smuzhiyun MSCC_PHY_PAGE_STANDARD);
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun vsc8584_set_input_clk_configured(phydev);
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* Disable predictor before configuring the 1588 block */
1294*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1295*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_PREDICTOR);
1296*4882a593Smuzhiyun val &= ~PTP_INGR_PREDICTOR_EN;
1297*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_PREDICTOR,
1298*4882a593Smuzhiyun val);
1299*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1300*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_PREDICTOR);
1301*4882a593Smuzhiyun val &= ~PTP_EGR_PREDICTOR_EN;
1302*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_PREDICTOR,
1303*4882a593Smuzhiyun val);
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* By default, the internal clock of fixed rate 250MHz is used */
1306*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
1307*4882a593Smuzhiyun val &= ~PTP_LTC_CTRL_CLK_SEL_MASK;
1308*4882a593Smuzhiyun val |= PTP_LTC_CTRL_CLK_SEL_INTERNAL_250;
1309*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQUENCE);
1312*4882a593Smuzhiyun val &= ~PTP_LTC_SEQUENCE_A_MASK;
1313*4882a593Smuzhiyun val |= PTP_LTC_SEQUENCE_A(ltc_seq_a[PHC_CLK_250MHZ]);
1314*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQUENCE, val);
1315*4882a593Smuzhiyun
1316*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQ);
1317*4882a593Smuzhiyun val &= ~(PTP_LTC_SEQ_ERR_MASK | PTP_LTC_SEQ_ADD_SUB);
1318*4882a593Smuzhiyun if (ltc_seq_e[PHC_CLK_250MHZ])
1319*4882a593Smuzhiyun val |= PTP_LTC_SEQ_ADD_SUB;
1320*4882a593Smuzhiyun val |= PTP_LTC_SEQ_ERR(ltc_seq_e[PHC_CLK_250MHZ]);
1321*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQ, val);
1322*4882a593Smuzhiyun
1323*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_1PPS_WIDTH_ADJ,
1324*4882a593Smuzhiyun PPS_WIDTH_ADJ);
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_DELAY_FIFO,
1327*4882a593Smuzhiyun IS_ENABLED(CONFIG_MACSEC) ?
1328*4882a593Smuzhiyun PTP_INGR_DELAY_FIFO_DEPTH_MACSEC :
1329*4882a593Smuzhiyun PTP_INGR_DELAY_FIFO_DEPTH_DEFAULT);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_DELAY_FIFO,
1332*4882a593Smuzhiyun IS_ENABLED(CONFIG_MACSEC) ?
1333*4882a593Smuzhiyun PTP_EGR_DELAY_FIFO_DEPTH_MACSEC :
1334*4882a593Smuzhiyun PTP_EGR_DELAY_FIFO_DEPTH_DEFAULT);
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* Enable n-phase sampler for Viper Rev-B */
1337*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1338*4882a593Smuzhiyun MSCC_PHY_PTP_ACCUR_CFG_STATUS);
1339*4882a593Smuzhiyun val &= ~(PTP_ACCUR_PPS_OUT_BYPASS | PTP_ACCUR_PPS_IN_BYPASS |
1340*4882a593Smuzhiyun PTP_ACCUR_EGR_SOF_BYPASS | PTP_ACCUR_INGR_SOF_BYPASS |
1341*4882a593Smuzhiyun PTP_ACCUR_LOAD_SAVE_BYPASS);
1342*4882a593Smuzhiyun val |= PTP_ACCUR_PPS_OUT_CALIB_ERR | PTP_ACCUR_PPS_OUT_CALIB_DONE |
1343*4882a593Smuzhiyun PTP_ACCUR_PPS_IN_CALIB_ERR | PTP_ACCUR_PPS_IN_CALIB_DONE |
1344*4882a593Smuzhiyun PTP_ACCUR_EGR_SOF_CALIB_ERR | PTP_ACCUR_EGR_SOF_CALIB_DONE |
1345*4882a593Smuzhiyun PTP_ACCUR_INGR_SOF_CALIB_ERR | PTP_ACCUR_INGR_SOF_CALIB_DONE |
1346*4882a593Smuzhiyun PTP_ACCUR_LOAD_SAVE_CALIB_ERR | PTP_ACCUR_LOAD_SAVE_CALIB_DONE;
1347*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
1348*4882a593Smuzhiyun val);
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1351*4882a593Smuzhiyun MSCC_PHY_PTP_ACCUR_CFG_STATUS);
1352*4882a593Smuzhiyun val |= PTP_ACCUR_CALIB_TRIGG;
1353*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
1354*4882a593Smuzhiyun val);
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1357*4882a593Smuzhiyun MSCC_PHY_PTP_ACCUR_CFG_STATUS);
1358*4882a593Smuzhiyun val &= ~PTP_ACCUR_CALIB_TRIGG;
1359*4882a593Smuzhiyun val |= PTP_ACCUR_PPS_OUT_CALIB_ERR | PTP_ACCUR_PPS_OUT_CALIB_DONE |
1360*4882a593Smuzhiyun PTP_ACCUR_PPS_IN_CALIB_ERR | PTP_ACCUR_PPS_IN_CALIB_DONE |
1361*4882a593Smuzhiyun PTP_ACCUR_EGR_SOF_CALIB_ERR | PTP_ACCUR_EGR_SOF_CALIB_DONE |
1362*4882a593Smuzhiyun PTP_ACCUR_INGR_SOF_CALIB_ERR | PTP_ACCUR_INGR_SOF_CALIB_DONE |
1363*4882a593Smuzhiyun PTP_ACCUR_LOAD_SAVE_CALIB_ERR | PTP_ACCUR_LOAD_SAVE_CALIB_DONE;
1364*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
1365*4882a593Smuzhiyun val);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1368*4882a593Smuzhiyun MSCC_PHY_PTP_ACCUR_CFG_STATUS);
1369*4882a593Smuzhiyun val |= PTP_ACCUR_CALIB_TRIGG;
1370*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
1371*4882a593Smuzhiyun val);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1374*4882a593Smuzhiyun MSCC_PHY_PTP_ACCUR_CFG_STATUS);
1375*4882a593Smuzhiyun val &= ~PTP_ACCUR_CALIB_TRIGG;
1376*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
1377*4882a593Smuzhiyun val);
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun /* Do not access FIFO via SI */
1380*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1381*4882a593Smuzhiyun MSCC_PHY_PTP_TSTAMP_FIFO_SI);
1382*4882a593Smuzhiyun val &= ~PTP_TSTAMP_FIFO_SI_EN;
1383*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_TSTAMP_FIFO_SI,
1384*4882a593Smuzhiyun val);
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1387*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_REWRITER_CTRL);
1388*4882a593Smuzhiyun val &= ~PTP_INGR_REWRITER_REDUCE_PREAMBLE;
1389*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_REWRITER_CTRL,
1390*4882a593Smuzhiyun val);
1391*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1392*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_REWRITER_CTRL);
1393*4882a593Smuzhiyun val &= ~PTP_EGR_REWRITER_REDUCE_PREAMBLE;
1394*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_REWRITER_CTRL,
1395*4882a593Smuzhiyun val);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun /* Put the flag that indicates the frame has been modified to bit 7 */
1398*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1399*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_REWRITER_CTRL);
1400*4882a593Smuzhiyun val |= PTP_INGR_REWRITER_FLAG_BIT_OFF(7) | PTP_INGR_REWRITER_FLAG_VAL;
1401*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_REWRITER_CTRL,
1402*4882a593Smuzhiyun val);
1403*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1404*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_REWRITER_CTRL);
1405*4882a593Smuzhiyun val |= PTP_EGR_REWRITER_FLAG_BIT_OFF(7);
1406*4882a593Smuzhiyun val &= ~PTP_EGR_REWRITER_FLAG_VAL;
1407*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_REWRITER_CTRL,
1408*4882a593Smuzhiyun val);
1409*4882a593Smuzhiyun
1410*4882a593Smuzhiyun /* 30bit mode for RX timestamp, only the nanoseconds are kept in
1411*4882a593Smuzhiyun * reserved field.
1412*4882a593Smuzhiyun */
1413*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1414*4882a593Smuzhiyun MSCC_PHY_PTP_INGR_TSP_CTRL);
1415*4882a593Smuzhiyun val |= PHY_PTP_INGR_TSP_CTRL_FRACT_NS;
1416*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_TSP_CTRL,
1417*4882a593Smuzhiyun val);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL);
1420*4882a593Smuzhiyun val |= PHY_PTP_EGR_TSP_CTRL_FRACT_NS;
1421*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL, val);
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1424*4882a593Smuzhiyun MSCC_PHY_PTP_SERIAL_TOD_IFACE);
1425*4882a593Smuzhiyun val |= PTP_SERIAL_TOD_IFACE_LS_AUTO_CLR;
1426*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_SERIAL_TOD_IFACE,
1427*4882a593Smuzhiyun val);
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun vsc85xx_ts_fsb_init(phydev);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* Set the Egress timestamp FIFO configuration and status register */
1432*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1433*4882a593Smuzhiyun MSCC_PHY_PTP_EGR_TS_FIFO_CTRL);
1434*4882a593Smuzhiyun val &= ~(PTP_EGR_TS_FIFO_SIG_BYTES_MASK | PTP_EGR_TS_FIFO_THRESH_MASK);
1435*4882a593Smuzhiyun /* 16 bytes for the signature, 10 for the timestamp in the TS FIFO */
1436*4882a593Smuzhiyun val |= PTP_EGR_TS_FIFO_SIG_BYTES(16) | PTP_EGR_TS_FIFO_THRESH(7);
1437*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TS_FIFO_CTRL,
1438*4882a593Smuzhiyun val);
1439*4882a593Smuzhiyun
1440*4882a593Smuzhiyun vsc85xx_ts_reset_fifo(phydev);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun val = PTP_IFACE_CTRL_CLK_ENA;
1443*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_MACSEC))
1444*4882a593Smuzhiyun val |= PTP_IFACE_CTRL_GMII_PROT;
1445*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL, val);
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun vsc85xx_ts_set_latencies(phydev);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_VERSION_CODE);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL);
1452*4882a593Smuzhiyun val |= PTP_IFACE_CTRL_EGR_BYPASS;
1453*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL, val);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun vsc85xx_ts_disable_flows(phydev, EGRESS);
1456*4882a593Smuzhiyun vsc85xx_ts_disable_flows(phydev, INGRESS);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1459*4882a593Smuzhiyun MSCC_PHY_PTP_ANALYZER_MODE);
1460*4882a593Smuzhiyun /* Disable INGRESS and EGRESS so engine eng_id can be reconfigured */
1461*4882a593Smuzhiyun val &= ~(PTP_ANALYZER_MODE_EGR_ENA_MASK |
1462*4882a593Smuzhiyun PTP_ANALYZER_MODE_INGR_ENA_MASK |
1463*4882a593Smuzhiyun PTP_ANA_INGR_ENCAP_FLOW_MODE_MASK |
1464*4882a593Smuzhiyun PTP_ANA_EGR_ENCAP_FLOW_MODE_MASK);
1465*4882a593Smuzhiyun /* Strict matching in flow (packets should match flows from the same
1466*4882a593Smuzhiyun * index in all enabled comparators (except PTP)).
1467*4882a593Smuzhiyun */
1468*4882a593Smuzhiyun val |= PTP_ANA_SPLIT_ENCAP_FLOW | PTP_ANA_INGR_ENCAP_FLOW_MODE(0x7) |
1469*4882a593Smuzhiyun PTP_ANA_EGR_ENCAP_FLOW_MODE(0x7);
1470*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ANALYZER_MODE,
1471*4882a593Smuzhiyun val);
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun /* Initialized for ingress and egress flows:
1474*4882a593Smuzhiyun * - The Ethernet comparator.
1475*4882a593Smuzhiyun * - The IP comparator.
1476*4882a593Smuzhiyun * - The PTP comparator.
1477*4882a593Smuzhiyun */
1478*4882a593Smuzhiyun vsc85xx_eth_cmp1_init(phydev, INGRESS);
1479*4882a593Smuzhiyun vsc85xx_ip_cmp1_init(phydev, INGRESS);
1480*4882a593Smuzhiyun vsc85xx_ptp_cmp_init(phydev, INGRESS);
1481*4882a593Smuzhiyun vsc85xx_eth_cmp1_init(phydev, EGRESS);
1482*4882a593Smuzhiyun vsc85xx_ip_cmp1_init(phydev, EGRESS);
1483*4882a593Smuzhiyun vsc85xx_ptp_cmp_init(phydev, EGRESS);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun vsc85xx_ts_eth_cmp1_sig(phydev);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun vsc8531->mii_ts.rxtstamp = vsc85xx_rxtstamp;
1488*4882a593Smuzhiyun vsc8531->mii_ts.txtstamp = vsc85xx_txtstamp;
1489*4882a593Smuzhiyun vsc8531->mii_ts.hwtstamp = vsc85xx_hwtstamp;
1490*4882a593Smuzhiyun vsc8531->mii_ts.ts_info = vsc85xx_ts_info;
1491*4882a593Smuzhiyun phydev->mii_ts = &vsc8531->mii_ts;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun memcpy(&vsc8531->ptp->caps, &vsc85xx_clk_caps, sizeof(vsc85xx_clk_caps));
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun vsc8531->ptp->ptp_clock = ptp_clock_register(&vsc8531->ptp->caps,
1496*4882a593Smuzhiyun &phydev->mdio.dev);
1497*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(vsc8531->ptp->ptp_clock);
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
vsc8584_config_ts_intr(struct phy_device * phydev)1500*4882a593Smuzhiyun void vsc8584_config_ts_intr(struct phy_device *phydev)
1501*4882a593Smuzhiyun {
1502*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun mutex_lock(&priv->ts_lock);
1505*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_1588_VSC85XX_INT_MASK,
1506*4882a593Smuzhiyun VSC85XX_1588_INT_MASK_MASK);
1507*4882a593Smuzhiyun mutex_unlock(&priv->ts_lock);
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
vsc8584_ptp_init(struct phy_device * phydev)1510*4882a593Smuzhiyun int vsc8584_ptp_init(struct phy_device *phydev)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun switch (phydev->phy_id & phydev->drv->phy_id_mask) {
1513*4882a593Smuzhiyun case PHY_ID_VSC8575:
1514*4882a593Smuzhiyun case PHY_ID_VSC8582:
1515*4882a593Smuzhiyun case PHY_ID_VSC8584:
1516*4882a593Smuzhiyun return __vsc8584_init_ptp(phydev);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun return 0;
1520*4882a593Smuzhiyun }
1521*4882a593Smuzhiyun
vsc8584_handle_ts_interrupt(struct phy_device * phydev)1522*4882a593Smuzhiyun irqreturn_t vsc8584_handle_ts_interrupt(struct phy_device *phydev)
1523*4882a593Smuzhiyun {
1524*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
1525*4882a593Smuzhiyun int rc;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun mutex_lock(&priv->ts_lock);
1528*4882a593Smuzhiyun rc = vsc85xx_ts_read_csr(phydev, PROCESSOR,
1529*4882a593Smuzhiyun MSCC_PHY_1588_VSC85XX_INT_STATUS);
1530*4882a593Smuzhiyun /* Ack the PTP interrupt */
1531*4882a593Smuzhiyun vsc85xx_ts_write_csr(phydev, PROCESSOR,
1532*4882a593Smuzhiyun MSCC_PHY_1588_VSC85XX_INT_STATUS, rc);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (!(rc & VSC85XX_1588_INT_MASK_MASK)) {
1535*4882a593Smuzhiyun mutex_unlock(&priv->ts_lock);
1536*4882a593Smuzhiyun return IRQ_NONE;
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun
1539*4882a593Smuzhiyun if (rc & VSC85XX_1588_INT_FIFO_ADD) {
1540*4882a593Smuzhiyun vsc85xx_get_tx_ts(priv->ptp);
1541*4882a593Smuzhiyun } else if (rc & VSC85XX_1588_INT_FIFO_OVERFLOW) {
1542*4882a593Smuzhiyun __skb_queue_purge(&priv->ptp->tx_queue);
1543*4882a593Smuzhiyun vsc85xx_ts_reset_fifo(phydev);
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
1546*4882a593Smuzhiyun mutex_unlock(&priv->ts_lock);
1547*4882a593Smuzhiyun return IRQ_HANDLED;
1548*4882a593Smuzhiyun }
1549*4882a593Smuzhiyun
vsc8584_ptp_probe(struct phy_device * phydev)1550*4882a593Smuzhiyun int vsc8584_ptp_probe(struct phy_device *phydev)
1551*4882a593Smuzhiyun {
1552*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1553*4882a593Smuzhiyun
1554*4882a593Smuzhiyun vsc8531->ptp = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531->ptp),
1555*4882a593Smuzhiyun GFP_KERNEL);
1556*4882a593Smuzhiyun if (!vsc8531->ptp)
1557*4882a593Smuzhiyun return -ENOMEM;
1558*4882a593Smuzhiyun
1559*4882a593Smuzhiyun mutex_init(&vsc8531->phc_lock);
1560*4882a593Smuzhiyun mutex_init(&vsc8531->ts_lock);
1561*4882a593Smuzhiyun
1562*4882a593Smuzhiyun /* Retrieve the shared load/save GPIO. Request it as non exclusive as
1563*4882a593Smuzhiyun * the same GPIO can be requested by all the PHYs of the same package.
1564*4882a593Smuzhiyun * This GPIO must be used with the gpio_lock taken (the lock is shared
1565*4882a593Smuzhiyun * between all PHYs).
1566*4882a593Smuzhiyun */
1567*4882a593Smuzhiyun vsc8531->load_save = devm_gpiod_get_optional(&phydev->mdio.dev, "load-save",
1568*4882a593Smuzhiyun GPIOD_FLAGS_BIT_NONEXCLUSIVE |
1569*4882a593Smuzhiyun GPIOD_OUT_LOW);
1570*4882a593Smuzhiyun if (IS_ERR(vsc8531->load_save)) {
1571*4882a593Smuzhiyun phydev_err(phydev, "Can't get load-save GPIO (%ld)\n",
1572*4882a593Smuzhiyun PTR_ERR(vsc8531->load_save));
1573*4882a593Smuzhiyun return PTR_ERR(vsc8531->load_save);
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun vsc8531->ptp->phydev = phydev;
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun return 0;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
vsc8584_ptp_probe_once(struct phy_device * phydev)1581*4882a593Smuzhiyun int vsc8584_ptp_probe_once(struct phy_device *phydev)
1582*4882a593Smuzhiyun {
1583*4882a593Smuzhiyun struct vsc85xx_shared_private *shared =
1584*4882a593Smuzhiyun (struct vsc85xx_shared_private *)phydev->shared->priv;
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /* Initialize shared GPIO lock */
1587*4882a593Smuzhiyun mutex_init(&shared->gpio_lock);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun return 0;
1590*4882a593Smuzhiyun }
1591