1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Microsemi VSC85xx PHYs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Nagaraju Lakkaraju
6*4882a593Smuzhiyun * License: Dual MIT/GPL
7*4882a593Smuzhiyun * Copyright (c) 2016 Microsemi Corporation
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/firmware.h>
11*4882a593Smuzhiyun #include <linux/jiffies.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/mdio.h>
15*4882a593Smuzhiyun #include <linux/mii.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/netdevice.h>
19*4882a593Smuzhiyun #include <dt-bindings/net/mscc-phy-vsc8531.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "mscc.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static const struct vsc85xx_hw_stat vsc85xx_hw_stats[] = {
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun .string = "phy_receive_errors",
26*4882a593Smuzhiyun .reg = MSCC_PHY_ERR_RX_CNT,
27*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_STANDARD,
28*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
29*4882a593Smuzhiyun }, {
30*4882a593Smuzhiyun .string = "phy_false_carrier",
31*4882a593Smuzhiyun .reg = MSCC_PHY_ERR_FALSE_CARRIER_CNT,
32*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_STANDARD,
33*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
34*4882a593Smuzhiyun }, {
35*4882a593Smuzhiyun .string = "phy_cu_media_link_disconnect",
36*4882a593Smuzhiyun .reg = MSCC_PHY_ERR_LINK_DISCONNECT_CNT,
37*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_STANDARD,
38*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
39*4882a593Smuzhiyun }, {
40*4882a593Smuzhiyun .string = "phy_cu_media_crc_good_count",
41*4882a593Smuzhiyun .reg = MSCC_PHY_CU_MEDIA_CRC_VALID_CNT,
42*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED,
43*4882a593Smuzhiyun .mask = VALID_CRC_CNT_CRC_MASK,
44*4882a593Smuzhiyun }, {
45*4882a593Smuzhiyun .string = "phy_cu_media_crc_error_count",
46*4882a593Smuzhiyun .reg = MSCC_PHY_EXT_PHY_CNTL_4,
47*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED,
48*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
49*4882a593Smuzhiyun },
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static const struct vsc85xx_hw_stat vsc8584_hw_stats[] = {
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun .string = "phy_receive_errors",
55*4882a593Smuzhiyun .reg = MSCC_PHY_ERR_RX_CNT,
56*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_STANDARD,
57*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
58*4882a593Smuzhiyun }, {
59*4882a593Smuzhiyun .string = "phy_false_carrier",
60*4882a593Smuzhiyun .reg = MSCC_PHY_ERR_FALSE_CARRIER_CNT,
61*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_STANDARD,
62*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
63*4882a593Smuzhiyun }, {
64*4882a593Smuzhiyun .string = "phy_cu_media_link_disconnect",
65*4882a593Smuzhiyun .reg = MSCC_PHY_ERR_LINK_DISCONNECT_CNT,
66*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_STANDARD,
67*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
68*4882a593Smuzhiyun }, {
69*4882a593Smuzhiyun .string = "phy_cu_media_crc_good_count",
70*4882a593Smuzhiyun .reg = MSCC_PHY_CU_MEDIA_CRC_VALID_CNT,
71*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED,
72*4882a593Smuzhiyun .mask = VALID_CRC_CNT_CRC_MASK,
73*4882a593Smuzhiyun }, {
74*4882a593Smuzhiyun .string = "phy_cu_media_crc_error_count",
75*4882a593Smuzhiyun .reg = MSCC_PHY_EXT_PHY_CNTL_4,
76*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED,
77*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
78*4882a593Smuzhiyun }, {
79*4882a593Smuzhiyun .string = "phy_serdes_tx_good_pkt_count",
80*4882a593Smuzhiyun .reg = MSCC_PHY_SERDES_TX_VALID_CNT,
81*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED_3,
82*4882a593Smuzhiyun .mask = VALID_CRC_CNT_CRC_MASK,
83*4882a593Smuzhiyun }, {
84*4882a593Smuzhiyun .string = "phy_serdes_tx_bad_crc_count",
85*4882a593Smuzhiyun .reg = MSCC_PHY_SERDES_TX_CRC_ERR_CNT,
86*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED_3,
87*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
88*4882a593Smuzhiyun }, {
89*4882a593Smuzhiyun .string = "phy_serdes_rx_good_pkt_count",
90*4882a593Smuzhiyun .reg = MSCC_PHY_SERDES_RX_VALID_CNT,
91*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED_3,
92*4882a593Smuzhiyun .mask = VALID_CRC_CNT_CRC_MASK,
93*4882a593Smuzhiyun }, {
94*4882a593Smuzhiyun .string = "phy_serdes_rx_bad_crc_count",
95*4882a593Smuzhiyun .reg = MSCC_PHY_SERDES_RX_CRC_ERR_CNT,
96*4882a593Smuzhiyun .page = MSCC_PHY_PAGE_EXTENDED_3,
97*4882a593Smuzhiyun .mask = ERR_CNT_MASK,
98*4882a593Smuzhiyun },
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF_MDIO)
102*4882a593Smuzhiyun static const struct vsc8531_edge_rate_table edge_table[] = {
103*4882a593Smuzhiyun {MSCC_VDDMAC_3300, { 0, 2, 4, 7, 10, 17, 29, 53} },
104*4882a593Smuzhiyun {MSCC_VDDMAC_2500, { 0, 3, 6, 10, 14, 23, 37, 63} },
105*4882a593Smuzhiyun {MSCC_VDDMAC_1800, { 0, 5, 9, 16, 23, 35, 52, 76} },
106*4882a593Smuzhiyun {MSCC_VDDMAC_1500, { 0, 6, 14, 21, 29, 42, 58, 77} },
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun
vsc85xx_phy_read_page(struct phy_device * phydev)110*4882a593Smuzhiyun static int vsc85xx_phy_read_page(struct phy_device *phydev)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun return __phy_read(phydev, MSCC_EXT_PAGE_ACCESS);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
vsc85xx_phy_write_page(struct phy_device * phydev,int page)115*4882a593Smuzhiyun static int vsc85xx_phy_write_page(struct phy_device *phydev, int page)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, page);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
vsc85xx_get_sset_count(struct phy_device * phydev)120*4882a593Smuzhiyun static int vsc85xx_get_sset_count(struct phy_device *phydev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun if (!priv)
125*4882a593Smuzhiyun return 0;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return priv->nstats;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
vsc85xx_get_strings(struct phy_device * phydev,u8 * data)130*4882a593Smuzhiyun static void vsc85xx_get_strings(struct phy_device *phydev, u8 *data)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
133*4882a593Smuzhiyun int i;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (!priv)
136*4882a593Smuzhiyun return;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun for (i = 0; i < priv->nstats; i++)
139*4882a593Smuzhiyun strlcpy(data + i * ETH_GSTRING_LEN, priv->hw_stats[i].string,
140*4882a593Smuzhiyun ETH_GSTRING_LEN);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
vsc85xx_get_stat(struct phy_device * phydev,int i)143*4882a593Smuzhiyun static u64 vsc85xx_get_stat(struct phy_device *phydev, int i)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
146*4882a593Smuzhiyun int val;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun val = phy_read_paged(phydev, priv->hw_stats[i].page,
149*4882a593Smuzhiyun priv->hw_stats[i].reg);
150*4882a593Smuzhiyun if (val < 0)
151*4882a593Smuzhiyun return U64_MAX;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun val = val & priv->hw_stats[i].mask;
154*4882a593Smuzhiyun priv->stats[i] += val;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return priv->stats[i];
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
vsc85xx_get_stats(struct phy_device * phydev,struct ethtool_stats * stats,u64 * data)159*4882a593Smuzhiyun static void vsc85xx_get_stats(struct phy_device *phydev,
160*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
163*4882a593Smuzhiyun int i;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (!priv)
166*4882a593Smuzhiyun return;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun for (i = 0; i < priv->nstats; i++)
169*4882a593Smuzhiyun data[i] = vsc85xx_get_stat(phydev, i);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
vsc85xx_led_cntl_set(struct phy_device * phydev,u8 led_num,u8 mode)172*4882a593Smuzhiyun static int vsc85xx_led_cntl_set(struct phy_device *phydev,
173*4882a593Smuzhiyun u8 led_num,
174*4882a593Smuzhiyun u8 mode)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int rc;
177*4882a593Smuzhiyun u16 reg_val;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun mutex_lock(&phydev->lock);
180*4882a593Smuzhiyun reg_val = phy_read(phydev, MSCC_PHY_LED_MODE_SEL);
181*4882a593Smuzhiyun reg_val &= ~LED_MODE_SEL_MASK(led_num);
182*4882a593Smuzhiyun reg_val |= LED_MODE_SEL(led_num, (u16)mode);
183*4882a593Smuzhiyun rc = phy_write(phydev, MSCC_PHY_LED_MODE_SEL, reg_val);
184*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return rc;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
vsc85xx_mdix_get(struct phy_device * phydev,u8 * mdix)189*4882a593Smuzhiyun static int vsc85xx_mdix_get(struct phy_device *phydev, u8 *mdix)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u16 reg_val;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun reg_val = phy_read(phydev, MSCC_PHY_DEV_AUX_CNTL);
194*4882a593Smuzhiyun if (reg_val & HP_AUTO_MDIX_X_OVER_IND_MASK)
195*4882a593Smuzhiyun *mdix = ETH_TP_MDI_X;
196*4882a593Smuzhiyun else
197*4882a593Smuzhiyun *mdix = ETH_TP_MDI;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
vsc85xx_mdix_set(struct phy_device * phydev,u8 mdix)202*4882a593Smuzhiyun static int vsc85xx_mdix_set(struct phy_device *phydev, u8 mdix)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun int rc;
205*4882a593Smuzhiyun u16 reg_val;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun reg_val = phy_read(phydev, MSCC_PHY_BYPASS_CONTROL);
208*4882a593Smuzhiyun if (mdix == ETH_TP_MDI || mdix == ETH_TP_MDI_X) {
209*4882a593Smuzhiyun reg_val |= (DISABLE_PAIR_SWAP_CORR_MASK |
210*4882a593Smuzhiyun DISABLE_POLARITY_CORR_MASK |
211*4882a593Smuzhiyun DISABLE_HP_AUTO_MDIX_MASK);
212*4882a593Smuzhiyun } else {
213*4882a593Smuzhiyun reg_val &= ~(DISABLE_PAIR_SWAP_CORR_MASK |
214*4882a593Smuzhiyun DISABLE_POLARITY_CORR_MASK |
215*4882a593Smuzhiyun DISABLE_HP_AUTO_MDIX_MASK);
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun rc = phy_write(phydev, MSCC_PHY_BYPASS_CONTROL, reg_val);
218*4882a593Smuzhiyun if (rc)
219*4882a593Smuzhiyun return rc;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun reg_val = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (mdix == ETH_TP_MDI)
224*4882a593Smuzhiyun reg_val = FORCE_MDI_CROSSOVER_MDI;
225*4882a593Smuzhiyun else if (mdix == ETH_TP_MDI_X)
226*4882a593Smuzhiyun reg_val = FORCE_MDI_CROSSOVER_MDIX;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
229*4882a593Smuzhiyun MSCC_PHY_EXT_MODE_CNTL, FORCE_MDI_CROSSOVER_MASK,
230*4882a593Smuzhiyun reg_val);
231*4882a593Smuzhiyun if (rc < 0)
232*4882a593Smuzhiyun return rc;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun return genphy_restart_aneg(phydev);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun
vsc85xx_downshift_get(struct phy_device * phydev,u8 * count)237*4882a593Smuzhiyun static int vsc85xx_downshift_get(struct phy_device *phydev, u8 *count)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun int reg_val;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun reg_val = phy_read_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
242*4882a593Smuzhiyun MSCC_PHY_ACTIPHY_CNTL);
243*4882a593Smuzhiyun if (reg_val < 0)
244*4882a593Smuzhiyun return reg_val;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun reg_val &= DOWNSHIFT_CNTL_MASK;
247*4882a593Smuzhiyun if (!(reg_val & DOWNSHIFT_EN))
248*4882a593Smuzhiyun *count = DOWNSHIFT_DEV_DISABLE;
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun *count = ((reg_val & ~DOWNSHIFT_EN) >> DOWNSHIFT_CNTL_POS) + 2;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
vsc85xx_downshift_set(struct phy_device * phydev,u8 count)255*4882a593Smuzhiyun static int vsc85xx_downshift_set(struct phy_device *phydev, u8 count)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun if (count == DOWNSHIFT_DEV_DEFAULT_COUNT) {
258*4882a593Smuzhiyun /* Default downshift count 3 (i.e. Bit3:2 = 0b01) */
259*4882a593Smuzhiyun count = ((1 << DOWNSHIFT_CNTL_POS) | DOWNSHIFT_EN);
260*4882a593Smuzhiyun } else if (count > DOWNSHIFT_COUNT_MAX || count == 1) {
261*4882a593Smuzhiyun phydev_err(phydev, "Downshift count should be 2,3,4 or 5\n");
262*4882a593Smuzhiyun return -ERANGE;
263*4882a593Smuzhiyun } else if (count) {
264*4882a593Smuzhiyun /* Downshift count is either 2,3,4 or 5 */
265*4882a593Smuzhiyun count = (((count - 2) << DOWNSHIFT_CNTL_POS) | DOWNSHIFT_EN);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun return phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED,
269*4882a593Smuzhiyun MSCC_PHY_ACTIPHY_CNTL, DOWNSHIFT_CNTL_MASK,
270*4882a593Smuzhiyun count);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
vsc85xx_wol_set(struct phy_device * phydev,struct ethtool_wolinfo * wol)273*4882a593Smuzhiyun static int vsc85xx_wol_set(struct phy_device *phydev,
274*4882a593Smuzhiyun struct ethtool_wolinfo *wol)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun int rc;
277*4882a593Smuzhiyun u16 reg_val;
278*4882a593Smuzhiyun u8 i;
279*4882a593Smuzhiyun u16 pwd[3] = {0, 0, 0};
280*4882a593Smuzhiyun struct ethtool_wolinfo *wol_conf = wol;
281*4882a593Smuzhiyun u8 *mac_addr = phydev->attached_dev->dev_addr;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun mutex_lock(&phydev->lock);
284*4882a593Smuzhiyun rc = phy_select_page(phydev, MSCC_PHY_PAGE_EXTENDED_2);
285*4882a593Smuzhiyun if (rc < 0) {
286*4882a593Smuzhiyun rc = phy_restore_page(phydev, rc, rc);
287*4882a593Smuzhiyun goto out_unlock;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (wol->wolopts & WAKE_MAGIC) {
291*4882a593Smuzhiyun /* Store the device address for the magic packet */
292*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pwd); i++)
293*4882a593Smuzhiyun pwd[i] = mac_addr[5 - (i * 2 + 1)] << 8 |
294*4882a593Smuzhiyun mac_addr[5 - i * 2];
295*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_LOWER_MAC_ADDR, pwd[0]);
296*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_MID_MAC_ADDR, pwd[1]);
297*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_UPPER_MAC_ADDR, pwd[2]);
298*4882a593Smuzhiyun } else {
299*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_LOWER_MAC_ADDR, 0);
300*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_MID_MAC_ADDR, 0);
301*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_UPPER_MAC_ADDR, 0);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (wol_conf->wolopts & WAKE_MAGICSECURE) {
305*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pwd); i++)
306*4882a593Smuzhiyun pwd[i] = wol_conf->sopass[5 - (i * 2 + 1)] << 8 |
307*4882a593Smuzhiyun wol_conf->sopass[5 - i * 2];
308*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_LOWER_PASSWD, pwd[0]);
309*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_MID_PASSWD, pwd[1]);
310*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_UPPER_PASSWD, pwd[2]);
311*4882a593Smuzhiyun } else {
312*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_LOWER_PASSWD, 0);
313*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_MID_PASSWD, 0);
314*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_UPPER_PASSWD, 0);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun reg_val = __phy_read(phydev, MSCC_PHY_WOL_MAC_CONTROL);
318*4882a593Smuzhiyun if (wol_conf->wolopts & WAKE_MAGICSECURE)
319*4882a593Smuzhiyun reg_val |= SECURE_ON_ENABLE;
320*4882a593Smuzhiyun else
321*4882a593Smuzhiyun reg_val &= ~SECURE_ON_ENABLE;
322*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_WOL_MAC_CONTROL, reg_val);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun rc = phy_restore_page(phydev, rc, rc > 0 ? 0 : rc);
325*4882a593Smuzhiyun if (rc < 0)
326*4882a593Smuzhiyun goto out_unlock;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (wol->wolopts & WAKE_MAGIC) {
329*4882a593Smuzhiyun /* Enable the WOL interrupt */
330*4882a593Smuzhiyun reg_val = phy_read(phydev, MII_VSC85XX_INT_MASK);
331*4882a593Smuzhiyun reg_val |= MII_VSC85XX_INT_MASK_WOL;
332*4882a593Smuzhiyun rc = phy_write(phydev, MII_VSC85XX_INT_MASK, reg_val);
333*4882a593Smuzhiyun if (rc)
334*4882a593Smuzhiyun goto out_unlock;
335*4882a593Smuzhiyun } else {
336*4882a593Smuzhiyun /* Disable the WOL interrupt */
337*4882a593Smuzhiyun reg_val = phy_read(phydev, MII_VSC85XX_INT_MASK);
338*4882a593Smuzhiyun reg_val &= (~MII_VSC85XX_INT_MASK_WOL);
339*4882a593Smuzhiyun rc = phy_write(phydev, MII_VSC85XX_INT_MASK, reg_val);
340*4882a593Smuzhiyun if (rc)
341*4882a593Smuzhiyun goto out_unlock;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun /* Clear WOL iterrupt status */
344*4882a593Smuzhiyun reg_val = phy_read(phydev, MII_VSC85XX_INT_STATUS);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun out_unlock:
347*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return rc;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
vsc85xx_wol_get(struct phy_device * phydev,struct ethtool_wolinfo * wol)352*4882a593Smuzhiyun static void vsc85xx_wol_get(struct phy_device *phydev,
353*4882a593Smuzhiyun struct ethtool_wolinfo *wol)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun int rc;
356*4882a593Smuzhiyun u16 reg_val;
357*4882a593Smuzhiyun u8 i;
358*4882a593Smuzhiyun u16 pwd[3] = {0, 0, 0};
359*4882a593Smuzhiyun struct ethtool_wolinfo *wol_conf = wol;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun mutex_lock(&phydev->lock);
362*4882a593Smuzhiyun rc = phy_select_page(phydev, MSCC_PHY_PAGE_EXTENDED_2);
363*4882a593Smuzhiyun if (rc < 0)
364*4882a593Smuzhiyun goto out_unlock;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun reg_val = __phy_read(phydev, MSCC_PHY_WOL_MAC_CONTROL);
367*4882a593Smuzhiyun if (reg_val & SECURE_ON_ENABLE)
368*4882a593Smuzhiyun wol_conf->wolopts |= WAKE_MAGICSECURE;
369*4882a593Smuzhiyun if (wol_conf->wolopts & WAKE_MAGICSECURE) {
370*4882a593Smuzhiyun pwd[0] = __phy_read(phydev, MSCC_PHY_WOL_LOWER_PASSWD);
371*4882a593Smuzhiyun pwd[1] = __phy_read(phydev, MSCC_PHY_WOL_MID_PASSWD);
372*4882a593Smuzhiyun pwd[2] = __phy_read(phydev, MSCC_PHY_WOL_UPPER_PASSWD);
373*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pwd); i++) {
374*4882a593Smuzhiyun wol_conf->sopass[5 - i * 2] = pwd[i] & 0x00ff;
375*4882a593Smuzhiyun wol_conf->sopass[5 - (i * 2 + 1)] = (pwd[i] & 0xff00)
376*4882a593Smuzhiyun >> 8;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun out_unlock:
381*4882a593Smuzhiyun phy_restore_page(phydev, rc, rc > 0 ? 0 : rc);
382*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF_MDIO)
vsc85xx_edge_rate_magic_get(struct phy_device * phydev)386*4882a593Smuzhiyun static int vsc85xx_edge_rate_magic_get(struct phy_device *phydev)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun u32 vdd, sd;
389*4882a593Smuzhiyun int i, j;
390*4882a593Smuzhiyun struct device *dev = &phydev->mdio.dev;
391*4882a593Smuzhiyun struct device_node *of_node = dev->of_node;
392*4882a593Smuzhiyun u8 sd_array_size = ARRAY_SIZE(edge_table[0].slowdown);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun if (!of_node)
395*4882a593Smuzhiyun return -ENODEV;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (of_property_read_u32(of_node, "vsc8531,vddmac", &vdd))
398*4882a593Smuzhiyun vdd = MSCC_VDDMAC_3300;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun if (of_property_read_u32(of_node, "vsc8531,edge-slowdown", &sd))
401*4882a593Smuzhiyun sd = 0;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(edge_table); i++)
404*4882a593Smuzhiyun if (edge_table[i].vddmac == vdd)
405*4882a593Smuzhiyun for (j = 0; j < sd_array_size; j++)
406*4882a593Smuzhiyun if (edge_table[i].slowdown[j] == sd)
407*4882a593Smuzhiyun return (sd_array_size - j - 1);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return -EINVAL;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
vsc85xx_dt_led_mode_get(struct phy_device * phydev,char * led,u32 default_mode)412*4882a593Smuzhiyun static int vsc85xx_dt_led_mode_get(struct phy_device *phydev,
413*4882a593Smuzhiyun char *led,
414*4882a593Smuzhiyun u32 default_mode)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
417*4882a593Smuzhiyun struct device *dev = &phydev->mdio.dev;
418*4882a593Smuzhiyun struct device_node *of_node = dev->of_node;
419*4882a593Smuzhiyun u32 led_mode;
420*4882a593Smuzhiyun int err;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun if (!of_node)
423*4882a593Smuzhiyun return -ENODEV;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun led_mode = default_mode;
426*4882a593Smuzhiyun err = of_property_read_u32(of_node, led, &led_mode);
427*4882a593Smuzhiyun if (!err && !(BIT(led_mode) & priv->supp_led_modes)) {
428*4882a593Smuzhiyun phydev_err(phydev, "DT %s invalid\n", led);
429*4882a593Smuzhiyun return -EINVAL;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return led_mode;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun #else
vsc85xx_edge_rate_magic_get(struct phy_device * phydev)436*4882a593Smuzhiyun static int vsc85xx_edge_rate_magic_get(struct phy_device *phydev)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
vsc85xx_dt_led_mode_get(struct phy_device * phydev,char * led,u8 default_mode)441*4882a593Smuzhiyun static int vsc85xx_dt_led_mode_get(struct phy_device *phydev,
442*4882a593Smuzhiyun char *led,
443*4882a593Smuzhiyun u8 default_mode)
444*4882a593Smuzhiyun {
445*4882a593Smuzhiyun return default_mode;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun #endif /* CONFIG_OF_MDIO */
448*4882a593Smuzhiyun
vsc85xx_dt_led_modes_get(struct phy_device * phydev,u32 * default_mode)449*4882a593Smuzhiyun static int vsc85xx_dt_led_modes_get(struct phy_device *phydev,
450*4882a593Smuzhiyun u32 *default_mode)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct vsc8531_private *priv = phydev->priv;
453*4882a593Smuzhiyun char led_dt_prop[28];
454*4882a593Smuzhiyun int i, ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun for (i = 0; i < priv->nleds; i++) {
457*4882a593Smuzhiyun ret = sprintf(led_dt_prop, "vsc8531,led-%d-mode", i);
458*4882a593Smuzhiyun if (ret < 0)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ret = vsc85xx_dt_led_mode_get(phydev, led_dt_prop,
462*4882a593Smuzhiyun default_mode[i]);
463*4882a593Smuzhiyun if (ret < 0)
464*4882a593Smuzhiyun return ret;
465*4882a593Smuzhiyun priv->leds_mode[i] = ret;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
vsc85xx_edge_rate_cntl_set(struct phy_device * phydev,u8 edge_rate)471*4882a593Smuzhiyun static int vsc85xx_edge_rate_cntl_set(struct phy_device *phydev, u8 edge_rate)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun int rc;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun mutex_lock(&phydev->lock);
476*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED_2,
477*4882a593Smuzhiyun MSCC_PHY_WOL_MAC_CONTROL, EDGE_RATE_CNTL_MASK,
478*4882a593Smuzhiyun edge_rate << EDGE_RATE_CNTL_POS);
479*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun return rc;
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun
vsc85xx_mac_if_set(struct phy_device * phydev,phy_interface_t interface)484*4882a593Smuzhiyun static int vsc85xx_mac_if_set(struct phy_device *phydev,
485*4882a593Smuzhiyun phy_interface_t interface)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun int rc;
488*4882a593Smuzhiyun u16 reg_val;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun mutex_lock(&phydev->lock);
491*4882a593Smuzhiyun reg_val = phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_1);
492*4882a593Smuzhiyun reg_val &= ~(MAC_IF_SELECTION_MASK);
493*4882a593Smuzhiyun switch (interface) {
494*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
495*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
496*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
497*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
498*4882a593Smuzhiyun reg_val |= (MAC_IF_SELECTION_RGMII << MAC_IF_SELECTION_POS);
499*4882a593Smuzhiyun break;
500*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
501*4882a593Smuzhiyun reg_val |= (MAC_IF_SELECTION_RMII << MAC_IF_SELECTION_POS);
502*4882a593Smuzhiyun break;
503*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
504*4882a593Smuzhiyun case PHY_INTERFACE_MODE_GMII:
505*4882a593Smuzhiyun reg_val |= (MAC_IF_SELECTION_GMII << MAC_IF_SELECTION_POS);
506*4882a593Smuzhiyun break;
507*4882a593Smuzhiyun default:
508*4882a593Smuzhiyun rc = -EINVAL;
509*4882a593Smuzhiyun goto out_unlock;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun rc = phy_write(phydev, MSCC_PHY_EXT_PHY_CNTL_1, reg_val);
512*4882a593Smuzhiyun if (rc)
513*4882a593Smuzhiyun goto out_unlock;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun rc = genphy_soft_reset(phydev);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun out_unlock:
518*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return rc;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Set the RGMII RX and TX clock skews individually, according to the PHY
524*4882a593Smuzhiyun * interface type, to:
525*4882a593Smuzhiyun * * 0.2 ns (their default, and lowest, hardware value) if delays should
526*4882a593Smuzhiyun * not be enabled
527*4882a593Smuzhiyun * * 2.0 ns (which causes the data to be sampled at exactly half way between
528*4882a593Smuzhiyun * clock transitions at 1000 Mbps) if delays should be enabled
529*4882a593Smuzhiyun */
vsc85xx_rgmii_set_skews(struct phy_device * phydev,u32 rgmii_cntl,u16 rgmii_rx_delay_mask,u16 rgmii_tx_delay_mask)530*4882a593Smuzhiyun static int vsc85xx_rgmii_set_skews(struct phy_device *phydev, u32 rgmii_cntl,
531*4882a593Smuzhiyun u16 rgmii_rx_delay_mask,
532*4882a593Smuzhiyun u16 rgmii_tx_delay_mask)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun u16 rgmii_rx_delay_pos = ffs(rgmii_rx_delay_mask) - 1;
535*4882a593Smuzhiyun u16 rgmii_tx_delay_pos = ffs(rgmii_tx_delay_mask) - 1;
536*4882a593Smuzhiyun u16 reg_val = 0;
537*4882a593Smuzhiyun int rc;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun mutex_lock(&phydev->lock);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
542*4882a593Smuzhiyun phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
543*4882a593Smuzhiyun reg_val |= RGMII_CLK_DELAY_2_0_NS << rgmii_rx_delay_pos;
544*4882a593Smuzhiyun if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID ||
545*4882a593Smuzhiyun phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
546*4882a593Smuzhiyun reg_val |= RGMII_CLK_DELAY_2_0_NS << rgmii_tx_delay_pos;
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_EXTENDED_2,
549*4882a593Smuzhiyun rgmii_cntl,
550*4882a593Smuzhiyun rgmii_rx_delay_mask | rgmii_tx_delay_mask,
551*4882a593Smuzhiyun reg_val);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return rc;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
vsc85xx_default_config(struct phy_device * phydev)558*4882a593Smuzhiyun static int vsc85xx_default_config(struct phy_device *phydev)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun int rc;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (phy_interface_mode_is_rgmii(phydev->interface)) {
565*4882a593Smuzhiyun rc = vsc85xx_rgmii_set_skews(phydev, VSC8502_RGMII_CNTL,
566*4882a593Smuzhiyun VSC8502_RGMII_RX_DELAY_MASK,
567*4882a593Smuzhiyun VSC8502_RGMII_TX_DELAY_MASK);
568*4882a593Smuzhiyun if (rc)
569*4882a593Smuzhiyun return rc;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun return 0;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
vsc85xx_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)575*4882a593Smuzhiyun static int vsc85xx_get_tunable(struct phy_device *phydev,
576*4882a593Smuzhiyun struct ethtool_tunable *tuna, void *data)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun switch (tuna->id) {
579*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
580*4882a593Smuzhiyun return vsc85xx_downshift_get(phydev, (u8 *)data);
581*4882a593Smuzhiyun default:
582*4882a593Smuzhiyun return -EINVAL;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
vsc85xx_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)586*4882a593Smuzhiyun static int vsc85xx_set_tunable(struct phy_device *phydev,
587*4882a593Smuzhiyun struct ethtool_tunable *tuna,
588*4882a593Smuzhiyun const void *data)
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun switch (tuna->id) {
591*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
592*4882a593Smuzhiyun return vsc85xx_downshift_set(phydev, *(u8 *)data);
593*4882a593Smuzhiyun default:
594*4882a593Smuzhiyun return -EINVAL;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* mdiobus lock should be locked when using this function */
vsc85xx_tr_write(struct phy_device * phydev,u16 addr,u32 val)599*4882a593Smuzhiyun static void vsc85xx_tr_write(struct phy_device *phydev, u16 addr, u32 val)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_TR_MSB, val >> 16);
602*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_TR_LSB, val & GENMASK(15, 0));
603*4882a593Smuzhiyun __phy_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(addr));
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
vsc8531_pre_init_seq_set(struct phy_device * phydev)606*4882a593Smuzhiyun static int vsc8531_pre_init_seq_set(struct phy_device *phydev)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun int rc;
609*4882a593Smuzhiyun static const struct reg_val init_seq[] = {
610*4882a593Smuzhiyun {0x0f90, 0x00688980},
611*4882a593Smuzhiyun {0x0696, 0x00000003},
612*4882a593Smuzhiyun {0x07fa, 0x0050100f},
613*4882a593Smuzhiyun {0x1686, 0x00000004},
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun unsigned int i;
616*4882a593Smuzhiyun int oldpage;
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_STANDARD,
619*4882a593Smuzhiyun MSCC_PHY_EXT_CNTL_STATUS, SMI_BROADCAST_WR_EN,
620*4882a593Smuzhiyun SMI_BROADCAST_WR_EN);
621*4882a593Smuzhiyun if (rc < 0)
622*4882a593Smuzhiyun return rc;
623*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
624*4882a593Smuzhiyun MSCC_PHY_TEST_PAGE_24, 0, 0x0400);
625*4882a593Smuzhiyun if (rc < 0)
626*4882a593Smuzhiyun return rc;
627*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
628*4882a593Smuzhiyun MSCC_PHY_TEST_PAGE_5, 0x0a00, 0x0e00);
629*4882a593Smuzhiyun if (rc < 0)
630*4882a593Smuzhiyun return rc;
631*4882a593Smuzhiyun rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST,
632*4882a593Smuzhiyun MSCC_PHY_TEST_PAGE_8, TR_CLK_DISABLE, TR_CLK_DISABLE);
633*4882a593Smuzhiyun if (rc < 0)
634*4882a593Smuzhiyun return rc;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun mutex_lock(&phydev->lock);
637*4882a593Smuzhiyun oldpage = phy_select_page(phydev, MSCC_PHY_PAGE_TR);
638*4882a593Smuzhiyun if (oldpage < 0)
639*4882a593Smuzhiyun goto out_unlock;
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(init_seq); i++)
642*4882a593Smuzhiyun vsc85xx_tr_write(phydev, init_seq[i].reg, init_seq[i].val);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun out_unlock:
645*4882a593Smuzhiyun oldpage = phy_restore_page(phydev, oldpage, oldpage);
646*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun return oldpage;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
vsc85xx_eee_init_seq_set(struct phy_device * phydev)651*4882a593Smuzhiyun static int vsc85xx_eee_init_seq_set(struct phy_device *phydev)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun static const struct reg_val init_eee[] = {
654*4882a593Smuzhiyun {0x0f82, 0x0012b00a},
655*4882a593Smuzhiyun {0x1686, 0x00000004},
656*4882a593Smuzhiyun {0x168c, 0x00d2c46f},
657*4882a593Smuzhiyun {0x17a2, 0x00000620},
658*4882a593Smuzhiyun {0x16a0, 0x00eeffdd},
659*4882a593Smuzhiyun {0x16a6, 0x00071448},
660*4882a593Smuzhiyun {0x16a4, 0x0013132f},
661*4882a593Smuzhiyun {0x16a8, 0x00000000},
662*4882a593Smuzhiyun {0x0ffc, 0x00c0a028},
663*4882a593Smuzhiyun {0x0fe8, 0x0091b06c},
664*4882a593Smuzhiyun {0x0fea, 0x00041600},
665*4882a593Smuzhiyun {0x0f80, 0x00000af4},
666*4882a593Smuzhiyun {0x0fec, 0x00901809},
667*4882a593Smuzhiyun {0x0fee, 0x0000a6a1},
668*4882a593Smuzhiyun {0x0ffe, 0x00b01007},
669*4882a593Smuzhiyun {0x16b0, 0x00eeff00},
670*4882a593Smuzhiyun {0x16b2, 0x00007000},
671*4882a593Smuzhiyun {0x16b4, 0x00000814},
672*4882a593Smuzhiyun };
673*4882a593Smuzhiyun unsigned int i;
674*4882a593Smuzhiyun int oldpage;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun mutex_lock(&phydev->lock);
677*4882a593Smuzhiyun oldpage = phy_select_page(phydev, MSCC_PHY_PAGE_TR);
678*4882a593Smuzhiyun if (oldpage < 0)
679*4882a593Smuzhiyun goto out_unlock;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(init_eee); i++)
682*4882a593Smuzhiyun vsc85xx_tr_write(phydev, init_eee[i].reg, init_eee[i].val);
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun out_unlock:
685*4882a593Smuzhiyun oldpage = phy_restore_page(phydev, oldpage, oldpage);
686*4882a593Smuzhiyun mutex_unlock(&phydev->lock);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun return oldpage;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun /* phydev->bus->mdio_lock should be locked when using this function */
phy_base_write(struct phy_device * phydev,u32 regnum,u16 val)692*4882a593Smuzhiyun static int phy_base_write(struct phy_device *phydev, u32 regnum, u16 val)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun if (unlikely(!mutex_is_locked(&phydev->mdio.bus->mdio_lock))) {
695*4882a593Smuzhiyun dev_err(&phydev->mdio.dev, "MDIO bus lock not held!\n");
696*4882a593Smuzhiyun dump_stack();
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return __phy_package_write(phydev, regnum, val);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* phydev->bus->mdio_lock should be locked when using this function */
phy_base_read(struct phy_device * phydev,u32 regnum)703*4882a593Smuzhiyun static int phy_base_read(struct phy_device *phydev, u32 regnum)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun if (unlikely(!mutex_is_locked(&phydev->mdio.bus->mdio_lock))) {
706*4882a593Smuzhiyun dev_err(&phydev->mdio.dev, "MDIO bus lock not held!\n");
707*4882a593Smuzhiyun dump_stack();
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun return __phy_package_read(phydev, regnum);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
vsc85xx_csr_read(struct phy_device * phydev,enum csr_target target,u32 reg)713*4882a593Smuzhiyun static u32 vsc85xx_csr_read(struct phy_device *phydev,
714*4882a593Smuzhiyun enum csr_target target, u32 reg)
715*4882a593Smuzhiyun {
716*4882a593Smuzhiyun unsigned long deadline;
717*4882a593Smuzhiyun u32 val, val_l, val_h;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_CSR_CNTL);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* CSR registers are grouped under different Target IDs.
722*4882a593Smuzhiyun * 6-bit Target_ID is split between MSCC_EXT_PAGE_CSR_CNTL_20 and
723*4882a593Smuzhiyun * MSCC_EXT_PAGE_CSR_CNTL_19 registers.
724*4882a593Smuzhiyun * Target_ID[5:2] maps to bits[3:0] of MSCC_EXT_PAGE_CSR_CNTL_20
725*4882a593Smuzhiyun * and Target_ID[1:0] maps to bits[13:12] of MSCC_EXT_PAGE_CSR_CNTL_19.
726*4882a593Smuzhiyun */
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Setup the Target ID */
729*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_20,
730*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_20_TARGET(target >> 2));
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun if ((target >> 2 == 0x1) || (target >> 2 == 0x3))
733*4882a593Smuzhiyun /* non-MACsec access */
734*4882a593Smuzhiyun target &= 0x3;
735*4882a593Smuzhiyun else
736*4882a593Smuzhiyun target = 0;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun /* Trigger CSR Action - Read into the CSR's */
739*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_19,
740*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_19_CMD | MSCC_PHY_CSR_CNTL_19_READ |
741*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_19_REG_ADDR(reg) |
742*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_19_TARGET(target));
743*4882a593Smuzhiyun
744*4882a593Smuzhiyun /* Wait for register access*/
745*4882a593Smuzhiyun deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
746*4882a593Smuzhiyun do {
747*4882a593Smuzhiyun usleep_range(500, 1000);
748*4882a593Smuzhiyun val = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_19);
749*4882a593Smuzhiyun } while (time_before(jiffies, deadline) &&
750*4882a593Smuzhiyun !(val & MSCC_PHY_CSR_CNTL_19_CMD));
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun if (!(val & MSCC_PHY_CSR_CNTL_19_CMD))
753*4882a593Smuzhiyun return 0xffffffff;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /* Read the Least Significant Word (LSW) (17) */
756*4882a593Smuzhiyun val_l = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_17);
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun /* Read the Most Significant Word (MSW) (18) */
759*4882a593Smuzhiyun val_h = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_18);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
762*4882a593Smuzhiyun MSCC_PHY_PAGE_STANDARD);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun return (val_h << 16) | val_l;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
vsc85xx_csr_write(struct phy_device * phydev,enum csr_target target,u32 reg,u32 val)767*4882a593Smuzhiyun static int vsc85xx_csr_write(struct phy_device *phydev,
768*4882a593Smuzhiyun enum csr_target target, u32 reg, u32 val)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun unsigned long deadline;
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_CSR_CNTL);
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun /* CSR registers are grouped under different Target IDs.
775*4882a593Smuzhiyun * 6-bit Target_ID is split between MSCC_EXT_PAGE_CSR_CNTL_20 and
776*4882a593Smuzhiyun * MSCC_EXT_PAGE_CSR_CNTL_19 registers.
777*4882a593Smuzhiyun * Target_ID[5:2] maps to bits[3:0] of MSCC_EXT_PAGE_CSR_CNTL_20
778*4882a593Smuzhiyun * and Target_ID[1:0] maps to bits[13:12] of MSCC_EXT_PAGE_CSR_CNTL_19.
779*4882a593Smuzhiyun */
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun /* Setup the Target ID */
782*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_20,
783*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_20_TARGET(target >> 2));
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* Write the Least Significant Word (LSW) (17) */
786*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_17, (u16)val);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* Write the Most Significant Word (MSW) (18) */
789*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_18, (u16)(val >> 16));
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun if ((target >> 2 == 0x1) || (target >> 2 == 0x3))
792*4882a593Smuzhiyun /* non-MACsec access */
793*4882a593Smuzhiyun target &= 0x3;
794*4882a593Smuzhiyun else
795*4882a593Smuzhiyun target = 0;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* Trigger CSR Action - Write into the CSR's */
798*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_CSR_CNTL_19,
799*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_19_CMD |
800*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_19_REG_ADDR(reg) |
801*4882a593Smuzhiyun MSCC_PHY_CSR_CNTL_19_TARGET(target));
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun /* Wait for register access */
804*4882a593Smuzhiyun deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
805*4882a593Smuzhiyun do {
806*4882a593Smuzhiyun usleep_range(500, 1000);
807*4882a593Smuzhiyun val = phy_base_read(phydev, MSCC_EXT_PAGE_CSR_CNTL_19);
808*4882a593Smuzhiyun } while (time_before(jiffies, deadline) &&
809*4882a593Smuzhiyun !(val & MSCC_PHY_CSR_CNTL_19_CMD));
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun if (!(val & MSCC_PHY_CSR_CNTL_19_CMD))
812*4882a593Smuzhiyun return -ETIMEDOUT;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
815*4882a593Smuzhiyun MSCC_PHY_PAGE_STANDARD);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun return 0;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_csr_write(struct phy_device * phydev,u16 addr,u32 val)821*4882a593Smuzhiyun static void vsc8584_csr_write(struct phy_device *phydev, u16 addr, u32 val)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TR_MSB, val >> 16);
824*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TR_LSB, val & GENMASK(15, 0));
825*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(addr));
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_cmd(struct phy_device * phydev,u16 val)829*4882a593Smuzhiyun static int vsc8584_cmd(struct phy_device *phydev, u16 val)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun unsigned long deadline;
832*4882a593Smuzhiyun u16 reg_val;
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
835*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_NCOMPLETED | val);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
840*4882a593Smuzhiyun do {
841*4882a593Smuzhiyun reg_val = phy_base_read(phydev, MSCC_PHY_PROC_CMD);
842*4882a593Smuzhiyun } while (time_before(jiffies, deadline) &&
843*4882a593Smuzhiyun (reg_val & PROC_CMD_NCOMPLETED) &&
844*4882a593Smuzhiyun !(reg_val & PROC_CMD_FAILED));
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (reg_val & PROC_CMD_FAILED)
849*4882a593Smuzhiyun return -EIO;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun if (reg_val & PROC_CMD_NCOMPLETED)
852*4882a593Smuzhiyun return -ETIMEDOUT;
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun return 0;
855*4882a593Smuzhiyun }
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_micro_deassert_reset(struct phy_device * phydev,bool patch_en)858*4882a593Smuzhiyun static int vsc8584_micro_deassert_reset(struct phy_device *phydev,
859*4882a593Smuzhiyun bool patch_en)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun u32 enable, release;
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
864*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun enable = RUN_FROM_INT_ROM | MICRO_CLK_EN | DW8051_CLK_EN;
867*4882a593Smuzhiyun release = MICRO_NSOFT_RESET | RUN_FROM_INT_ROM | DW8051_CLK_EN |
868*4882a593Smuzhiyun MICRO_CLK_EN;
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun if (patch_en) {
871*4882a593Smuzhiyun enable |= MICRO_PATCH_EN;
872*4882a593Smuzhiyun release |= MICRO_PATCH_EN;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* Clear all patches */
875*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_RAM);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun /* Enable 8051 Micro clock; CLEAR/SET patch present; disable PRAM clock
879*4882a593Smuzhiyun * override and addr. auto-incr; operate at 125 MHz
880*4882a593Smuzhiyun */
881*4882a593Smuzhiyun phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, enable);
882*4882a593Smuzhiyun /* Release 8051 Micro SW reset */
883*4882a593Smuzhiyun phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, release);
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun return 0;
888*4882a593Smuzhiyun }
889*4882a593Smuzhiyun
890*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_micro_assert_reset(struct phy_device * phydev)891*4882a593Smuzhiyun static int vsc8584_micro_assert_reset(struct phy_device *phydev)
892*4882a593Smuzhiyun {
893*4882a593Smuzhiyun int ret;
894*4882a593Smuzhiyun u16 reg;
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun ret = vsc8584_cmd(phydev, PROC_CMD_NOP);
897*4882a593Smuzhiyun if (ret)
898*4882a593Smuzhiyun return ret;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
901*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
904*4882a593Smuzhiyun reg &= ~EN_PATCH_RAM_TRAP_ADDR(4);
905*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(4), 0x005b);
908*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(4), 0x005b);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
911*4882a593Smuzhiyun reg |= EN_PATCH_RAM_TRAP_ADDR(4);
912*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_NOP);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_DW8051_CNTL_STATUS);
917*4882a593Smuzhiyun reg &= ~MICRO_NSOFT_RESET;
918*4882a593Smuzhiyun phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, reg);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_PROC_CMD, PROC_CMD_MCB_ACCESS_MAC_CONF |
921*4882a593Smuzhiyun PROC_CMD_SGMII_PORT(0) | PROC_CMD_NO_MAC_CONF |
922*4882a593Smuzhiyun PROC_CMD_READ);
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
925*4882a593Smuzhiyun reg &= ~EN_PATCH_RAM_TRAP_ADDR(4);
926*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, reg);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun return 0;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_get_fw_crc(struct phy_device * phydev,u16 start,u16 size,u16 * crc)934*4882a593Smuzhiyun static int vsc8584_get_fw_crc(struct phy_device *phydev, u16 start, u16 size,
935*4882a593Smuzhiyun u16 *crc)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun int ret;
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_VERIPHY_CNTL_2, start);
942*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_VERIPHY_CNTL_3, size);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun /* Start Micro command */
945*4882a593Smuzhiyun ret = vsc8584_cmd(phydev, PROC_CMD_CRC16);
946*4882a593Smuzhiyun if (ret)
947*4882a593Smuzhiyun goto out;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun *crc = phy_base_read(phydev, MSCC_PHY_VERIPHY_CNTL_2);
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun out:
954*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return ret;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_patch_fw(struct phy_device * phydev,const struct firmware * fw)960*4882a593Smuzhiyun static int vsc8584_patch_fw(struct phy_device *phydev,
961*4882a593Smuzhiyun const struct firmware *fw)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun int i, ret;
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun ret = vsc8584_micro_assert_reset(phydev);
966*4882a593Smuzhiyun if (ret) {
967*4882a593Smuzhiyun dev_err(&phydev->mdio.dev,
968*4882a593Smuzhiyun "%s: failed to assert reset of micro\n", __func__);
969*4882a593Smuzhiyun return ret;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
973*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun /* Hold 8051 Micro in SW Reset, Enable auto incr address and patch clock
976*4882a593Smuzhiyun * Disable the 8051 Micro clock
977*4882a593Smuzhiyun */
978*4882a593Smuzhiyun phy_base_write(phydev, MSCC_DW8051_CNTL_STATUS, RUN_FROM_INT_ROM |
979*4882a593Smuzhiyun AUTOINC_ADDR | PATCH_RAM_CLK | MICRO_CLK_EN |
980*4882a593Smuzhiyun MICRO_CLK_DIVIDE(2));
981*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_PRAM | INT_MEM_WRITE_EN |
982*4882a593Smuzhiyun INT_MEM_DATA(2));
983*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_ADDR, 0x0000);
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun for (i = 0; i < fw->size; i++)
986*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_PRAM |
987*4882a593Smuzhiyun INT_MEM_WRITE_EN | fw->data[i]);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* Clear internal memory access */
990*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL, READ_RAM);
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8574_is_serdes_init(struct phy_device * phydev)998*4882a593Smuzhiyun static bool vsc8574_is_serdes_init(struct phy_device *phydev)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun u16 reg;
1001*4882a593Smuzhiyun bool ret;
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1004*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
1005*4882a593Smuzhiyun
1006*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_TRAP_ROM_ADDR(1));
1007*4882a593Smuzhiyun if (reg != 0x3eb7) {
1008*4882a593Smuzhiyun ret = false;
1009*4882a593Smuzhiyun goto out;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PATCH_RAM_ADDR(1));
1013*4882a593Smuzhiyun if (reg != 0x4012) {
1014*4882a593Smuzhiyun ret = false;
1015*4882a593Smuzhiyun goto out;
1016*4882a593Smuzhiyun }
1017*4882a593Smuzhiyun
1018*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_INT_MEM_CNTL);
1019*4882a593Smuzhiyun if (reg != EN_PATCH_RAM_TRAP_ADDR(1)) {
1020*4882a593Smuzhiyun ret = false;
1021*4882a593Smuzhiyun goto out;
1022*4882a593Smuzhiyun }
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_DW8051_CNTL_STATUS);
1025*4882a593Smuzhiyun if ((MICRO_NSOFT_RESET | RUN_FROM_INT_ROM | DW8051_CLK_EN |
1026*4882a593Smuzhiyun MICRO_CLK_EN) != (reg & MSCC_DW8051_VLD_MASK)) {
1027*4882a593Smuzhiyun ret = false;
1028*4882a593Smuzhiyun goto out;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun ret = true;
1032*4882a593Smuzhiyun out:
1033*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun return ret;
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8574_config_pre_init(struct phy_device * phydev)1039*4882a593Smuzhiyun static int vsc8574_config_pre_init(struct phy_device *phydev)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun static const struct reg_val pre_init1[] = {
1042*4882a593Smuzhiyun {0x0fae, 0x000401bd},
1043*4882a593Smuzhiyun {0x0fac, 0x000f000f},
1044*4882a593Smuzhiyun {0x17a0, 0x00a0f147},
1045*4882a593Smuzhiyun {0x0fe4, 0x00052f54},
1046*4882a593Smuzhiyun {0x1792, 0x0027303d},
1047*4882a593Smuzhiyun {0x07fe, 0x00000704},
1048*4882a593Smuzhiyun {0x0fe0, 0x00060150},
1049*4882a593Smuzhiyun {0x0f82, 0x0012b00a},
1050*4882a593Smuzhiyun {0x0f80, 0x00000d74},
1051*4882a593Smuzhiyun {0x02e0, 0x00000012},
1052*4882a593Smuzhiyun {0x03a2, 0x00050208},
1053*4882a593Smuzhiyun {0x03b2, 0x00009186},
1054*4882a593Smuzhiyun {0x0fb0, 0x000e3700},
1055*4882a593Smuzhiyun {0x1688, 0x00049f81},
1056*4882a593Smuzhiyun {0x0fd2, 0x0000ffff},
1057*4882a593Smuzhiyun {0x168a, 0x00039fa2},
1058*4882a593Smuzhiyun {0x1690, 0x0020640b},
1059*4882a593Smuzhiyun {0x0258, 0x00002220},
1060*4882a593Smuzhiyun {0x025a, 0x00002a20},
1061*4882a593Smuzhiyun {0x025c, 0x00003060},
1062*4882a593Smuzhiyun {0x025e, 0x00003fa0},
1063*4882a593Smuzhiyun {0x03a6, 0x0000e0f0},
1064*4882a593Smuzhiyun {0x0f92, 0x00001489},
1065*4882a593Smuzhiyun {0x16a2, 0x00007000},
1066*4882a593Smuzhiyun {0x16a6, 0x00071448},
1067*4882a593Smuzhiyun {0x16a0, 0x00eeffdd},
1068*4882a593Smuzhiyun {0x0fe8, 0x0091b06c},
1069*4882a593Smuzhiyun {0x0fea, 0x00041600},
1070*4882a593Smuzhiyun {0x16b0, 0x00eeff00},
1071*4882a593Smuzhiyun {0x16b2, 0x00007000},
1072*4882a593Smuzhiyun {0x16b4, 0x00000814},
1073*4882a593Smuzhiyun {0x0f90, 0x00688980},
1074*4882a593Smuzhiyun {0x03a4, 0x0000d8f0},
1075*4882a593Smuzhiyun {0x0fc0, 0x00000400},
1076*4882a593Smuzhiyun {0x07fa, 0x0050100f},
1077*4882a593Smuzhiyun {0x0796, 0x00000003},
1078*4882a593Smuzhiyun {0x07f8, 0x00c3ff98},
1079*4882a593Smuzhiyun {0x0fa4, 0x0018292a},
1080*4882a593Smuzhiyun {0x168c, 0x00d2c46f},
1081*4882a593Smuzhiyun {0x17a2, 0x00000620},
1082*4882a593Smuzhiyun {0x16a4, 0x0013132f},
1083*4882a593Smuzhiyun {0x16a8, 0x00000000},
1084*4882a593Smuzhiyun {0x0ffc, 0x00c0a028},
1085*4882a593Smuzhiyun {0x0fec, 0x00901c09},
1086*4882a593Smuzhiyun {0x0fee, 0x0004a6a1},
1087*4882a593Smuzhiyun {0x0ffe, 0x00b01807},
1088*4882a593Smuzhiyun };
1089*4882a593Smuzhiyun static const struct reg_val pre_init2[] = {
1090*4882a593Smuzhiyun {0x0486, 0x0008a518},
1091*4882a593Smuzhiyun {0x0488, 0x006dc696},
1092*4882a593Smuzhiyun {0x048a, 0x00000912},
1093*4882a593Smuzhiyun {0x048e, 0x00000db6},
1094*4882a593Smuzhiyun {0x049c, 0x00596596},
1095*4882a593Smuzhiyun {0x049e, 0x00000514},
1096*4882a593Smuzhiyun {0x04a2, 0x00410280},
1097*4882a593Smuzhiyun {0x04a4, 0x00000000},
1098*4882a593Smuzhiyun {0x04a6, 0x00000000},
1099*4882a593Smuzhiyun {0x04a8, 0x00000000},
1100*4882a593Smuzhiyun {0x04aa, 0x00000000},
1101*4882a593Smuzhiyun {0x04ae, 0x007df7dd},
1102*4882a593Smuzhiyun {0x04b0, 0x006d95d4},
1103*4882a593Smuzhiyun {0x04b2, 0x00492410},
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun struct device *dev = &phydev->mdio.dev;
1106*4882a593Smuzhiyun const struct firmware *fw;
1107*4882a593Smuzhiyun unsigned int i;
1108*4882a593Smuzhiyun u16 crc, reg;
1109*4882a593Smuzhiyun bool serdes_init;
1110*4882a593Smuzhiyun int ret;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1113*4882a593Smuzhiyun
1114*4882a593Smuzhiyun /* all writes below are broadcasted to all PHYs in the same package */
1115*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1116*4882a593Smuzhiyun reg |= SMI_BROADCAST_WR_EN;
1117*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun phy_base_write(phydev, MII_VSC85XX_INT_MASK, 0);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun /* The below register writes are tweaking analog and electrical
1122*4882a593Smuzhiyun * configuration that were determined through characterization by PHY
1123*4882a593Smuzhiyun * engineers. These don't mean anything more than "these are the best
1124*4882a593Smuzhiyun * values".
1125*4882a593Smuzhiyun */
1126*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_PHY_CNTL_2, 0x0040);
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_20, 0x4320);
1131*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_24, 0x0c00);
1132*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_9, 0x18ca);
1133*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1b20);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1136*4882a593Smuzhiyun reg |= TR_CLK_DISABLE;
1137*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1142*4882a593Smuzhiyun vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1145*4882a593Smuzhiyun
1146*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_CU_PMD_TX_CNTL, 0x028e);
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pre_init2); i++)
1151*4882a593Smuzhiyun vsc8584_csr_write(phydev, pre_init2[i].reg, pre_init2[i].val);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1156*4882a593Smuzhiyun reg &= ~TR_CLK_DISABLE;
1157*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* end of write broadcasting */
1162*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1163*4882a593Smuzhiyun reg &= ~SMI_BROADCAST_WR_EN;
1164*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun ret = request_firmware(&fw, MSCC_VSC8574_REVB_INT8051_FW, dev);
1167*4882a593Smuzhiyun if (ret) {
1168*4882a593Smuzhiyun dev_err(dev, "failed to load firmware %s, ret: %d\n",
1169*4882a593Smuzhiyun MSCC_VSC8574_REVB_INT8051_FW, ret);
1170*4882a593Smuzhiyun return ret;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* Add one byte to size for the one added by the patch_fw function */
1174*4882a593Smuzhiyun ret = vsc8584_get_fw_crc(phydev,
1175*4882a593Smuzhiyun MSCC_VSC8574_REVB_INT8051_FW_START_ADDR,
1176*4882a593Smuzhiyun fw->size + 1, &crc);
1177*4882a593Smuzhiyun if (ret)
1178*4882a593Smuzhiyun goto out;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun if (crc == MSCC_VSC8574_REVB_INT8051_FW_CRC) {
1181*4882a593Smuzhiyun serdes_init = vsc8574_is_serdes_init(phydev);
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun if (!serdes_init) {
1184*4882a593Smuzhiyun ret = vsc8584_micro_assert_reset(phydev);
1185*4882a593Smuzhiyun if (ret) {
1186*4882a593Smuzhiyun dev_err(dev,
1187*4882a593Smuzhiyun "%s: failed to assert reset of micro\n",
1188*4882a593Smuzhiyun __func__);
1189*4882a593Smuzhiyun goto out;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun } else {
1193*4882a593Smuzhiyun dev_dbg(dev, "FW CRC is not the expected one, patching FW\n");
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun serdes_init = false;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (vsc8584_patch_fw(phydev, fw))
1198*4882a593Smuzhiyun dev_warn(dev,
1199*4882a593Smuzhiyun "failed to patch FW, expect non-optimal device\n");
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun if (!serdes_init) {
1203*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1204*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
1205*4882a593Smuzhiyun
1206*4882a593Smuzhiyun phy_base_write(phydev, MSCC_TRAP_ROM_ADDR(1), 0x3eb7);
1207*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PATCH_RAM_ADDR(1), 0x4012);
1208*4882a593Smuzhiyun phy_base_write(phydev, MSCC_INT_MEM_CNTL,
1209*4882a593Smuzhiyun EN_PATCH_RAM_TRAP_ADDR(1));
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun vsc8584_micro_deassert_reset(phydev, false);
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* Add one byte to size for the one added by the patch_fw
1214*4882a593Smuzhiyun * function
1215*4882a593Smuzhiyun */
1216*4882a593Smuzhiyun ret = vsc8584_get_fw_crc(phydev,
1217*4882a593Smuzhiyun MSCC_VSC8574_REVB_INT8051_FW_START_ADDR,
1218*4882a593Smuzhiyun fw->size + 1, &crc);
1219*4882a593Smuzhiyun if (ret)
1220*4882a593Smuzhiyun goto out;
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun if (crc != MSCC_VSC8574_REVB_INT8051_FW_CRC)
1223*4882a593Smuzhiyun dev_warn(dev,
1224*4882a593Smuzhiyun "FW CRC after patching is not the expected one, expect non-optimal device\n");
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1228*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun ret = vsc8584_cmd(phydev, PROC_CMD_1588_DEFAULT_INIT |
1231*4882a593Smuzhiyun PROC_CMD_PHY_INIT);
1232*4882a593Smuzhiyun
1233*4882a593Smuzhiyun out:
1234*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1235*4882a593Smuzhiyun
1236*4882a593Smuzhiyun release_firmware(fw);
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun return ret;
1239*4882a593Smuzhiyun }
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun /* Access LCPLL Cfg_2 */
vsc8584_pll5g_cfg2_wr(struct phy_device * phydev,bool disable_fsm)1242*4882a593Smuzhiyun static void vsc8584_pll5g_cfg2_wr(struct phy_device *phydev,
1243*4882a593Smuzhiyun bool disable_fsm)
1244*4882a593Smuzhiyun {
1245*4882a593Smuzhiyun u32 rd_dat;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun rd_dat = vsc85xx_csr_read(phydev, MACRO_CTRL, PHY_S6G_PLL5G_CFG2);
1248*4882a593Smuzhiyun rd_dat &= ~BIT(PHY_S6G_CFG2_FSM_DIS);
1249*4882a593Smuzhiyun rd_dat |= (disable_fsm << PHY_S6G_CFG2_FSM_DIS);
1250*4882a593Smuzhiyun vsc85xx_csr_write(phydev, MACRO_CTRL, PHY_S6G_PLL5G_CFG2, rd_dat);
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* trigger a read to the spcified MCB */
vsc8584_mcb_rd_trig(struct phy_device * phydev,u32 mcb_reg_addr,u8 mcb_slave_num)1254*4882a593Smuzhiyun static int vsc8584_mcb_rd_trig(struct phy_device *phydev,
1255*4882a593Smuzhiyun u32 mcb_reg_addr, u8 mcb_slave_num)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun u32 rd_dat = 0;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* read MCB */
1260*4882a593Smuzhiyun vsc85xx_csr_write(phydev, MACRO_CTRL, mcb_reg_addr,
1261*4882a593Smuzhiyun (0x40000000 | (1L << mcb_slave_num)));
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun return read_poll_timeout(vsc85xx_csr_read, rd_dat,
1264*4882a593Smuzhiyun !(rd_dat & 0x40000000),
1265*4882a593Smuzhiyun 4000, 200000, 0,
1266*4882a593Smuzhiyun phydev, MACRO_CTRL, mcb_reg_addr);
1267*4882a593Smuzhiyun }
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun /* trigger a write to the spcified MCB */
vsc8584_mcb_wr_trig(struct phy_device * phydev,u32 mcb_reg_addr,u8 mcb_slave_num)1270*4882a593Smuzhiyun static int vsc8584_mcb_wr_trig(struct phy_device *phydev,
1271*4882a593Smuzhiyun u32 mcb_reg_addr,
1272*4882a593Smuzhiyun u8 mcb_slave_num)
1273*4882a593Smuzhiyun {
1274*4882a593Smuzhiyun u32 rd_dat = 0;
1275*4882a593Smuzhiyun
1276*4882a593Smuzhiyun /* write back MCB */
1277*4882a593Smuzhiyun vsc85xx_csr_write(phydev, MACRO_CTRL, mcb_reg_addr,
1278*4882a593Smuzhiyun (0x80000000 | (1L << mcb_slave_num)));
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun return read_poll_timeout(vsc85xx_csr_read, rd_dat,
1281*4882a593Smuzhiyun !(rd_dat & 0x80000000),
1282*4882a593Smuzhiyun 4000, 200000, 0,
1283*4882a593Smuzhiyun phydev, MACRO_CTRL, mcb_reg_addr);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun /* Sequence to Reset LCPLL for the VIPER and ELISE PHY */
vsc8584_pll5g_reset(struct phy_device * phydev)1287*4882a593Smuzhiyun static int vsc8584_pll5g_reset(struct phy_device *phydev)
1288*4882a593Smuzhiyun {
1289*4882a593Smuzhiyun bool dis_fsm;
1290*4882a593Smuzhiyun int ret = 0;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun ret = vsc8584_mcb_rd_trig(phydev, 0x11, 0);
1293*4882a593Smuzhiyun if (ret < 0)
1294*4882a593Smuzhiyun goto done;
1295*4882a593Smuzhiyun dis_fsm = 1;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /* Reset LCPLL */
1298*4882a593Smuzhiyun vsc8584_pll5g_cfg2_wr(phydev, dis_fsm);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* write back LCPLL MCB */
1301*4882a593Smuzhiyun ret = vsc8584_mcb_wr_trig(phydev, 0x11, 0);
1302*4882a593Smuzhiyun if (ret < 0)
1303*4882a593Smuzhiyun goto done;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun /* 10 mSec sleep while LCPLL is hold in reset */
1306*4882a593Smuzhiyun usleep_range(10000, 20000);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun /* read LCPLL MCB into CSRs */
1309*4882a593Smuzhiyun ret = vsc8584_mcb_rd_trig(phydev, 0x11, 0);
1310*4882a593Smuzhiyun if (ret < 0)
1311*4882a593Smuzhiyun goto done;
1312*4882a593Smuzhiyun dis_fsm = 0;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* Release the Reset of LCPLL */
1315*4882a593Smuzhiyun vsc8584_pll5g_cfg2_wr(phydev, dis_fsm);
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* write back LCPLL MCB */
1318*4882a593Smuzhiyun ret = vsc8584_mcb_wr_trig(phydev, 0x11, 0);
1319*4882a593Smuzhiyun if (ret < 0)
1320*4882a593Smuzhiyun goto done;
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun usleep_range(110000, 200000);
1323*4882a593Smuzhiyun done:
1324*4882a593Smuzhiyun return ret;
1325*4882a593Smuzhiyun }
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /* bus->mdio_lock should be locked when using this function */
vsc8584_config_pre_init(struct phy_device * phydev)1328*4882a593Smuzhiyun static int vsc8584_config_pre_init(struct phy_device *phydev)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun static const struct reg_val pre_init1[] = {
1331*4882a593Smuzhiyun {0x07fa, 0x0050100f},
1332*4882a593Smuzhiyun {0x1688, 0x00049f81},
1333*4882a593Smuzhiyun {0x0f90, 0x00688980},
1334*4882a593Smuzhiyun {0x03a4, 0x0000d8f0},
1335*4882a593Smuzhiyun {0x0fc0, 0x00000400},
1336*4882a593Smuzhiyun {0x0f82, 0x0012b002},
1337*4882a593Smuzhiyun {0x1686, 0x00000004},
1338*4882a593Smuzhiyun {0x168c, 0x00d2c46f},
1339*4882a593Smuzhiyun {0x17a2, 0x00000620},
1340*4882a593Smuzhiyun {0x16a0, 0x00eeffdd},
1341*4882a593Smuzhiyun {0x16a6, 0x00071448},
1342*4882a593Smuzhiyun {0x16a4, 0x0013132f},
1343*4882a593Smuzhiyun {0x16a8, 0x00000000},
1344*4882a593Smuzhiyun {0x0ffc, 0x00c0a028},
1345*4882a593Smuzhiyun {0x0fe8, 0x0091b06c},
1346*4882a593Smuzhiyun {0x0fea, 0x00041600},
1347*4882a593Smuzhiyun {0x0f80, 0x00fffaff},
1348*4882a593Smuzhiyun {0x0fec, 0x00901809},
1349*4882a593Smuzhiyun {0x0ffe, 0x00b01007},
1350*4882a593Smuzhiyun {0x16b0, 0x00eeff00},
1351*4882a593Smuzhiyun {0x16b2, 0x00007000},
1352*4882a593Smuzhiyun {0x16b4, 0x00000814},
1353*4882a593Smuzhiyun };
1354*4882a593Smuzhiyun static const struct reg_val pre_init2[] = {
1355*4882a593Smuzhiyun {0x0486, 0x0008a518},
1356*4882a593Smuzhiyun {0x0488, 0x006dc696},
1357*4882a593Smuzhiyun {0x048a, 0x00000912},
1358*4882a593Smuzhiyun };
1359*4882a593Smuzhiyun const struct firmware *fw;
1360*4882a593Smuzhiyun struct device *dev = &phydev->mdio.dev;
1361*4882a593Smuzhiyun unsigned int i;
1362*4882a593Smuzhiyun u16 crc, reg;
1363*4882a593Smuzhiyun int ret;
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun /* all writes below are broadcasted to all PHYs in the same package */
1368*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1369*4882a593Smuzhiyun reg |= SMI_BROADCAST_WR_EN;
1370*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun phy_base_write(phydev, MII_VSC85XX_INT_MASK, 0);
1373*4882a593Smuzhiyun
1374*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_BYPASS_CONTROL);
1375*4882a593Smuzhiyun reg |= PARALLEL_DET_IGNORE_ADVERTISED;
1376*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_BYPASS_CONTROL, reg);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* The below register writes are tweaking analog and electrical
1379*4882a593Smuzhiyun * configuration that were determined through characterization by PHY
1380*4882a593Smuzhiyun * engineers. These don't mean anything more than "these are the best
1381*4882a593Smuzhiyun * values".
1382*4882a593Smuzhiyun */
1383*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_3);
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_SERDES_TX_CRC_ERR_CNT, 0x2000);
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1f20);
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1392*4882a593Smuzhiyun reg |= TR_CLK_DISABLE;
1393*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(0x2fa4));
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TR_MSB);
1400*4882a593Smuzhiyun reg &= ~0x007f;
1401*4882a593Smuzhiyun reg |= 0x0019;
1402*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TR_MSB, reg);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TR_CNTL, TR_WRITE | TR_ADDR(0x0fa4));
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1407*4882a593Smuzhiyun vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_CU_PMD_TX_CNTL, 0x028e);
1412*4882a593Smuzhiyun
1413*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pre_init2); i++)
1416*4882a593Smuzhiyun vsc8584_csr_write(phydev, pre_init2[i].reg, pre_init2[i].val);
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1421*4882a593Smuzhiyun reg &= ~TR_CLK_DISABLE;
1422*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* end of write broadcasting */
1427*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1428*4882a593Smuzhiyun reg &= ~SMI_BROADCAST_WR_EN;
1429*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun ret = request_firmware(&fw, MSCC_VSC8584_REVB_INT8051_FW, dev);
1432*4882a593Smuzhiyun if (ret) {
1433*4882a593Smuzhiyun dev_err(dev, "failed to load firmware %s, ret: %d\n",
1434*4882a593Smuzhiyun MSCC_VSC8584_REVB_INT8051_FW, ret);
1435*4882a593Smuzhiyun return ret;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /* Add one byte to size for the one added by the patch_fw function */
1439*4882a593Smuzhiyun ret = vsc8584_get_fw_crc(phydev,
1440*4882a593Smuzhiyun MSCC_VSC8584_REVB_INT8051_FW_START_ADDR,
1441*4882a593Smuzhiyun fw->size + 1, &crc);
1442*4882a593Smuzhiyun if (ret)
1443*4882a593Smuzhiyun goto out;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun if (crc != MSCC_VSC8584_REVB_INT8051_FW_CRC) {
1446*4882a593Smuzhiyun dev_dbg(dev, "FW CRC is not the expected one, patching FW\n");
1447*4882a593Smuzhiyun if (vsc8584_patch_fw(phydev, fw))
1448*4882a593Smuzhiyun dev_warn(dev,
1449*4882a593Smuzhiyun "failed to patch FW, expect non-optimal device\n");
1450*4882a593Smuzhiyun }
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun vsc8584_micro_deassert_reset(phydev, false);
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun /* Add one byte to size for the one added by the patch_fw function */
1455*4882a593Smuzhiyun ret = vsc8584_get_fw_crc(phydev,
1456*4882a593Smuzhiyun MSCC_VSC8584_REVB_INT8051_FW_START_ADDR,
1457*4882a593Smuzhiyun fw->size + 1, &crc);
1458*4882a593Smuzhiyun if (ret)
1459*4882a593Smuzhiyun goto out;
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (crc != MSCC_VSC8584_REVB_INT8051_FW_CRC)
1462*4882a593Smuzhiyun dev_warn(dev,
1463*4882a593Smuzhiyun "FW CRC after patching is not the expected one, expect non-optimal device\n");
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun ret = vsc8584_micro_assert_reset(phydev);
1466*4882a593Smuzhiyun if (ret)
1467*4882a593Smuzhiyun goto out;
1468*4882a593Smuzhiyun
1469*4882a593Smuzhiyun vsc8584_micro_deassert_reset(phydev, true);
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun out:
1472*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun release_firmware(fw);
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun return ret;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
vsc8584_get_base_addr(struct phy_device * phydev)1479*4882a593Smuzhiyun static void vsc8584_get_base_addr(struct phy_device *phydev)
1480*4882a593Smuzhiyun {
1481*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1482*4882a593Smuzhiyun u16 val, addr;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
1485*4882a593Smuzhiyun __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun addr = __phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_4);
1488*4882a593Smuzhiyun addr >>= PHY_CNTL_4_ADDR_POS;
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun val = __phy_read(phydev, MSCC_PHY_ACTIPHY_CNTL);
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun __phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1493*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* In the package, there are two pairs of PHYs (PHY0 + PHY2 and
1496*4882a593Smuzhiyun * PHY1 + PHY3). The first PHY of each pair (PHY0 and PHY1) is
1497*4882a593Smuzhiyun * the base PHY for timestamping operations.
1498*4882a593Smuzhiyun */
1499*4882a593Smuzhiyun vsc8531->ts_base_addr = phydev->mdio.addr;
1500*4882a593Smuzhiyun vsc8531->ts_base_phy = addr;
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun if (val & PHY_ADDR_REVERSED) {
1503*4882a593Smuzhiyun vsc8531->base_addr = phydev->mdio.addr + addr;
1504*4882a593Smuzhiyun if (addr > 1) {
1505*4882a593Smuzhiyun vsc8531->ts_base_addr += 2;
1506*4882a593Smuzhiyun vsc8531->ts_base_phy += 2;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun } else {
1509*4882a593Smuzhiyun vsc8531->base_addr = phydev->mdio.addr - addr;
1510*4882a593Smuzhiyun if (addr > 1) {
1511*4882a593Smuzhiyun vsc8531->ts_base_addr -= 2;
1512*4882a593Smuzhiyun vsc8531->ts_base_phy -= 2;
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun vsc8531->addr = addr;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun
vsc8584_config_init(struct phy_device * phydev)1519*4882a593Smuzhiyun static int vsc8584_config_init(struct phy_device *phydev)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1522*4882a593Smuzhiyun int ret, i;
1523*4882a593Smuzhiyun u16 val;
1524*4882a593Smuzhiyun
1525*4882a593Smuzhiyun phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* Some parts of the init sequence are identical for every PHY in the
1530*4882a593Smuzhiyun * package. Some parts are modifying the GPIO register bank which is a
1531*4882a593Smuzhiyun * set of registers that are affecting all PHYs, a few resetting the
1532*4882a593Smuzhiyun * microprocessor common to all PHYs. The CRC check responsible of the
1533*4882a593Smuzhiyun * checking the firmware within the 8051 microprocessor can only be
1534*4882a593Smuzhiyun * accessed via the PHY whose internal address in the package is 0.
1535*4882a593Smuzhiyun * All PHYs' interrupts mask register has to be zeroed before enabling
1536*4882a593Smuzhiyun * any PHY's interrupt in this register.
1537*4882a593Smuzhiyun * For all these reasons, we need to do the init sequence once and only
1538*4882a593Smuzhiyun * once whatever is the first PHY in the package that is initialized and
1539*4882a593Smuzhiyun * do the correct init sequence for all PHYs that are package-critical
1540*4882a593Smuzhiyun * in this pre-init function.
1541*4882a593Smuzhiyun */
1542*4882a593Smuzhiyun if (phy_package_init_once(phydev)) {
1543*4882a593Smuzhiyun /* The following switch statement assumes that the lowest
1544*4882a593Smuzhiyun * nibble of the phy_id_mask is always 0. This works because
1545*4882a593Smuzhiyun * the lowest nibble of the PHY_ID's below are also 0.
1546*4882a593Smuzhiyun */
1547*4882a593Smuzhiyun WARN_ON(phydev->drv->phy_id_mask & 0xf);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun switch (phydev->phy_id & phydev->drv->phy_id_mask) {
1550*4882a593Smuzhiyun case PHY_ID_VSC8504:
1551*4882a593Smuzhiyun case PHY_ID_VSC8552:
1552*4882a593Smuzhiyun case PHY_ID_VSC8572:
1553*4882a593Smuzhiyun case PHY_ID_VSC8574:
1554*4882a593Smuzhiyun ret = vsc8574_config_pre_init(phydev);
1555*4882a593Smuzhiyun break;
1556*4882a593Smuzhiyun case PHY_ID_VSC856X:
1557*4882a593Smuzhiyun case PHY_ID_VSC8575:
1558*4882a593Smuzhiyun case PHY_ID_VSC8582:
1559*4882a593Smuzhiyun case PHY_ID_VSC8584:
1560*4882a593Smuzhiyun ret = vsc8584_config_pre_init(phydev);
1561*4882a593Smuzhiyun break;
1562*4882a593Smuzhiyun default:
1563*4882a593Smuzhiyun ret = -EINVAL;
1564*4882a593Smuzhiyun break;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (ret)
1568*4882a593Smuzhiyun goto err;
1569*4882a593Smuzhiyun }
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1572*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
1573*4882a593Smuzhiyun if (ret)
1574*4882a593Smuzhiyun goto err;
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1577*4882a593Smuzhiyun val &= ~MAC_CFG_MASK;
1578*4882a593Smuzhiyun if (phydev->interface == PHY_INTERFACE_MODE_QSGMII) {
1579*4882a593Smuzhiyun val |= MAC_CFG_QSGMII;
1580*4882a593Smuzhiyun } else if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
1581*4882a593Smuzhiyun val |= MAC_CFG_SGMII;
1582*4882a593Smuzhiyun } else if (phy_interface_is_rgmii(phydev)) {
1583*4882a593Smuzhiyun val |= MAC_CFG_RGMII;
1584*4882a593Smuzhiyun } else {
1585*4882a593Smuzhiyun ret = -EINVAL;
1586*4882a593Smuzhiyun goto err;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1590*4882a593Smuzhiyun if (ret)
1591*4882a593Smuzhiyun goto err;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1594*4882a593Smuzhiyun MSCC_PHY_PAGE_STANDARD);
1595*4882a593Smuzhiyun if (ret)
1596*4882a593Smuzhiyun goto err;
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun if (!phy_interface_is_rgmii(phydev)) {
1599*4882a593Smuzhiyun val = PROC_CMD_MCB_ACCESS_MAC_CONF | PROC_CMD_RST_CONF_PORT |
1600*4882a593Smuzhiyun PROC_CMD_READ_MOD_WRITE_PORT;
1601*4882a593Smuzhiyun if (phydev->interface == PHY_INTERFACE_MODE_QSGMII)
1602*4882a593Smuzhiyun val |= PROC_CMD_QSGMII_MAC;
1603*4882a593Smuzhiyun else
1604*4882a593Smuzhiyun val |= PROC_CMD_SGMII_MAC;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun ret = vsc8584_cmd(phydev, val);
1607*4882a593Smuzhiyun if (ret)
1608*4882a593Smuzhiyun goto err;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun usleep_range(10000, 20000);
1611*4882a593Smuzhiyun }
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun /* Disable SerDes for 100Base-FX */
1614*4882a593Smuzhiyun ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1615*4882a593Smuzhiyun PROC_CMD_FIBER_PORT(vsc8531->addr) |
1616*4882a593Smuzhiyun PROC_CMD_FIBER_DISABLE |
1617*4882a593Smuzhiyun PROC_CMD_READ_MOD_WRITE_PORT |
1618*4882a593Smuzhiyun PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_100BASE_FX);
1619*4882a593Smuzhiyun if (ret)
1620*4882a593Smuzhiyun goto err;
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun /* Disable SerDes for 1000Base-X */
1623*4882a593Smuzhiyun ret = vsc8584_cmd(phydev, PROC_CMD_FIBER_MEDIA_CONF |
1624*4882a593Smuzhiyun PROC_CMD_FIBER_PORT(vsc8531->addr) |
1625*4882a593Smuzhiyun PROC_CMD_FIBER_DISABLE |
1626*4882a593Smuzhiyun PROC_CMD_READ_MOD_WRITE_PORT |
1627*4882a593Smuzhiyun PROC_CMD_RST_CONF_PORT | PROC_CMD_FIBER_1000BASE_X);
1628*4882a593Smuzhiyun if (ret)
1629*4882a593Smuzhiyun goto err;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun ret = vsc8584_macsec_init(phydev);
1634*4882a593Smuzhiyun if (ret)
1635*4882a593Smuzhiyun return ret;
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun ret = vsc8584_ptp_init(phydev);
1638*4882a593Smuzhiyun if (ret)
1639*4882a593Smuzhiyun return ret;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun val = phy_read(phydev, MSCC_PHY_EXT_PHY_CNTL_1);
1642*4882a593Smuzhiyun val &= ~(MEDIA_OP_MODE_MASK | VSC8584_MAC_IF_SELECTION_MASK);
1643*4882a593Smuzhiyun val |= (MEDIA_OP_MODE_COPPER << MEDIA_OP_MODE_POS) |
1644*4882a593Smuzhiyun (VSC8584_MAC_IF_SELECTION_SGMII << VSC8584_MAC_IF_SELECTION_POS);
1645*4882a593Smuzhiyun ret = phy_write(phydev, MSCC_PHY_EXT_PHY_CNTL_1, val);
1646*4882a593Smuzhiyun if (ret)
1647*4882a593Smuzhiyun return ret;
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun if (phy_interface_is_rgmii(phydev)) {
1650*4882a593Smuzhiyun ret = vsc85xx_rgmii_set_skews(phydev, VSC8572_RGMII_CNTL,
1651*4882a593Smuzhiyun VSC8572_RGMII_RX_DELAY_MASK,
1652*4882a593Smuzhiyun VSC8572_RGMII_TX_DELAY_MASK);
1653*4882a593Smuzhiyun if (ret)
1654*4882a593Smuzhiyun return ret;
1655*4882a593Smuzhiyun }
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun ret = genphy_soft_reset(phydev);
1658*4882a593Smuzhiyun if (ret)
1659*4882a593Smuzhiyun return ret;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun for (i = 0; i < vsc8531->nleds; i++) {
1662*4882a593Smuzhiyun ret = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1663*4882a593Smuzhiyun if (ret)
1664*4882a593Smuzhiyun return ret;
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun return 0;
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun err:
1670*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1671*4882a593Smuzhiyun return ret;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun
vsc8584_handle_interrupt(struct phy_device * phydev)1674*4882a593Smuzhiyun static irqreturn_t vsc8584_handle_interrupt(struct phy_device *phydev)
1675*4882a593Smuzhiyun {
1676*4882a593Smuzhiyun irqreturn_t ret;
1677*4882a593Smuzhiyun int irq_status;
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun irq_status = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1680*4882a593Smuzhiyun if (irq_status < 0)
1681*4882a593Smuzhiyun return IRQ_NONE;
1682*4882a593Smuzhiyun
1683*4882a593Smuzhiyun /* Timestamping IRQ does not set a bit in the global INT_STATUS, so
1684*4882a593Smuzhiyun * irq_status would be 0.
1685*4882a593Smuzhiyun */
1686*4882a593Smuzhiyun ret = vsc8584_handle_ts_interrupt(phydev);
1687*4882a593Smuzhiyun if (!(irq_status & MII_VSC85XX_INT_MASK_MASK))
1688*4882a593Smuzhiyun return ret;
1689*4882a593Smuzhiyun
1690*4882a593Smuzhiyun if (irq_status & MII_VSC85XX_INT_MASK_EXT)
1691*4882a593Smuzhiyun vsc8584_handle_macsec_interrupt(phydev);
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun if (irq_status & MII_VSC85XX_INT_MASK_LINK_CHG)
1694*4882a593Smuzhiyun phy_mac_interrupt(phydev);
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun return IRQ_HANDLED;
1697*4882a593Smuzhiyun }
1698*4882a593Smuzhiyun
vsc85xx_config_init(struct phy_device * phydev)1699*4882a593Smuzhiyun static int vsc85xx_config_init(struct phy_device *phydev)
1700*4882a593Smuzhiyun {
1701*4882a593Smuzhiyun int rc, i, phy_id;
1702*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun rc = vsc85xx_default_config(phydev);
1705*4882a593Smuzhiyun if (rc)
1706*4882a593Smuzhiyun return rc;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun rc = vsc85xx_mac_if_set(phydev, phydev->interface);
1709*4882a593Smuzhiyun if (rc)
1710*4882a593Smuzhiyun return rc;
1711*4882a593Smuzhiyun
1712*4882a593Smuzhiyun rc = vsc85xx_edge_rate_cntl_set(phydev, vsc8531->rate_magic);
1713*4882a593Smuzhiyun if (rc)
1714*4882a593Smuzhiyun return rc;
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun phy_id = phydev->drv->phy_id & phydev->drv->phy_id_mask;
1717*4882a593Smuzhiyun if (PHY_ID_VSC8531 == phy_id || PHY_ID_VSC8541 == phy_id ||
1718*4882a593Smuzhiyun PHY_ID_VSC8530 == phy_id || PHY_ID_VSC8540 == phy_id) {
1719*4882a593Smuzhiyun rc = vsc8531_pre_init_seq_set(phydev);
1720*4882a593Smuzhiyun if (rc)
1721*4882a593Smuzhiyun return rc;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun rc = vsc85xx_eee_init_seq_set(phydev);
1725*4882a593Smuzhiyun if (rc)
1726*4882a593Smuzhiyun return rc;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun for (i = 0; i < vsc8531->nleds; i++) {
1729*4882a593Smuzhiyun rc = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
1730*4882a593Smuzhiyun if (rc)
1731*4882a593Smuzhiyun return rc;
1732*4882a593Smuzhiyun }
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun return 0;
1735*4882a593Smuzhiyun }
1736*4882a593Smuzhiyun
vsc8584_did_interrupt(struct phy_device * phydev)1737*4882a593Smuzhiyun static int vsc8584_did_interrupt(struct phy_device *phydev)
1738*4882a593Smuzhiyun {
1739*4882a593Smuzhiyun int rc = 0;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
1742*4882a593Smuzhiyun rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun return (rc < 0) ? 0 : rc & MII_VSC85XX_INT_MASK_MASK;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
vsc8514_config_pre_init(struct phy_device * phydev)1747*4882a593Smuzhiyun static int vsc8514_config_pre_init(struct phy_device *phydev)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun /* These are the settings to override the silicon default
1750*4882a593Smuzhiyun * values to handle hardware performance of PHY. They
1751*4882a593Smuzhiyun * are set at Power-On state and remain until PHY Reset.
1752*4882a593Smuzhiyun */
1753*4882a593Smuzhiyun static const struct reg_val pre_init1[] = {
1754*4882a593Smuzhiyun {0x0f90, 0x00688980},
1755*4882a593Smuzhiyun {0x0786, 0x00000003},
1756*4882a593Smuzhiyun {0x07fa, 0x0050100f},
1757*4882a593Smuzhiyun {0x0f82, 0x0012b002},
1758*4882a593Smuzhiyun {0x1686, 0x00000004},
1759*4882a593Smuzhiyun {0x168c, 0x00d2c46f},
1760*4882a593Smuzhiyun {0x17a2, 0x00000620},
1761*4882a593Smuzhiyun {0x16a0, 0x00eeffdd},
1762*4882a593Smuzhiyun {0x16a6, 0x00071448},
1763*4882a593Smuzhiyun {0x16a4, 0x0013132f},
1764*4882a593Smuzhiyun {0x16a8, 0x00000000},
1765*4882a593Smuzhiyun {0x0ffc, 0x00c0a028},
1766*4882a593Smuzhiyun {0x0fe8, 0x0091b06c},
1767*4882a593Smuzhiyun {0x0fea, 0x00041600},
1768*4882a593Smuzhiyun {0x0f80, 0x00fffaff},
1769*4882a593Smuzhiyun {0x0fec, 0x00901809},
1770*4882a593Smuzhiyun {0x0ffe, 0x00b01007},
1771*4882a593Smuzhiyun {0x16b0, 0x00eeff00},
1772*4882a593Smuzhiyun {0x16b2, 0x00007000},
1773*4882a593Smuzhiyun {0x16b4, 0x00000814},
1774*4882a593Smuzhiyun };
1775*4882a593Smuzhiyun struct device *dev = &phydev->mdio.dev;
1776*4882a593Smuzhiyun unsigned int i;
1777*4882a593Smuzhiyun u16 reg;
1778*4882a593Smuzhiyun int ret;
1779*4882a593Smuzhiyun
1780*4882a593Smuzhiyun ret = vsc8584_pll5g_reset(phydev);
1781*4882a593Smuzhiyun if (ret < 0) {
1782*4882a593Smuzhiyun dev_err(dev, "failed LCPLL reset, ret: %d\n", ret);
1783*4882a593Smuzhiyun return ret;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1787*4882a593Smuzhiyun
1788*4882a593Smuzhiyun /* all writes below are broadcasted to all PHYs in the same package */
1789*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1790*4882a593Smuzhiyun reg |= SMI_BROADCAST_WR_EN;
1791*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1796*4882a593Smuzhiyun reg |= BIT(15);
1797*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR);
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pre_init1); i++)
1802*4882a593Smuzhiyun vsc8584_csr_write(phydev, pre_init1[i].reg, pre_init1[i].val);
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST);
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8);
1807*4882a593Smuzhiyun reg &= ~BIT(15);
1808*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun reg = phy_base_read(phydev, MSCC_PHY_EXT_CNTL_STATUS);
1813*4882a593Smuzhiyun reg &= ~SMI_BROADCAST_WR_EN;
1814*4882a593Smuzhiyun phy_base_write(phydev, MSCC_PHY_EXT_CNTL_STATUS, reg);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun return 0;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun
__phy_write_mcb_s6g(struct phy_device * phydev,u32 reg,u8 mcb,u32 op)1819*4882a593Smuzhiyun static int __phy_write_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb,
1820*4882a593Smuzhiyun u32 op)
1821*4882a593Smuzhiyun {
1822*4882a593Smuzhiyun unsigned long deadline;
1823*4882a593Smuzhiyun u32 val;
1824*4882a593Smuzhiyun int ret;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET, reg,
1827*4882a593Smuzhiyun op | (1 << mcb));
1828*4882a593Smuzhiyun if (ret)
1829*4882a593Smuzhiyun return -EINVAL;
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1832*4882a593Smuzhiyun do {
1833*4882a593Smuzhiyun usleep_range(500, 1000);
1834*4882a593Smuzhiyun val = vsc85xx_csr_read(phydev, PHY_MCB_TARGET, reg);
1835*4882a593Smuzhiyun
1836*4882a593Smuzhiyun if (val == 0xffffffff)
1837*4882a593Smuzhiyun return -EIO;
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun } while (time_before(jiffies, deadline) && (val & op));
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun if (val & op)
1842*4882a593Smuzhiyun return -ETIMEDOUT;
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun return 0;
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
1847*4882a593Smuzhiyun /* Trigger a read to the specified MCB */
phy_update_mcb_s6g(struct phy_device * phydev,u32 reg,u8 mcb)1848*4882a593Smuzhiyun static int phy_update_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb)
1849*4882a593Smuzhiyun {
1850*4882a593Smuzhiyun return __phy_write_mcb_s6g(phydev, reg, mcb, PHY_MCB_S6G_READ);
1851*4882a593Smuzhiyun }
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun /* Trigger a write to the specified MCB */
phy_commit_mcb_s6g(struct phy_device * phydev,u32 reg,u8 mcb)1854*4882a593Smuzhiyun static int phy_commit_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb)
1855*4882a593Smuzhiyun {
1856*4882a593Smuzhiyun return __phy_write_mcb_s6g(phydev, reg, mcb, PHY_MCB_S6G_WRITE);
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
vsc8514_config_init(struct phy_device * phydev)1859*4882a593Smuzhiyun static int vsc8514_config_init(struct phy_device *phydev)
1860*4882a593Smuzhiyun {
1861*4882a593Smuzhiyun struct vsc8531_private *vsc8531 = phydev->priv;
1862*4882a593Smuzhiyun unsigned long deadline;
1863*4882a593Smuzhiyun int ret, i;
1864*4882a593Smuzhiyun u16 val;
1865*4882a593Smuzhiyun u32 reg;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
1868*4882a593Smuzhiyun
1869*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun /* Some parts of the init sequence are identical for every PHY in the
1872*4882a593Smuzhiyun * package. Some parts are modifying the GPIO register bank which is a
1873*4882a593Smuzhiyun * set of registers that are affecting all PHYs, a few resetting the
1874*4882a593Smuzhiyun * microprocessor common to all PHYs.
1875*4882a593Smuzhiyun * All PHYs' interrupts mask register has to be zeroed before enabling
1876*4882a593Smuzhiyun * any PHY's interrupt in this register.
1877*4882a593Smuzhiyun * For all these reasons, we need to do the init sequence once and only
1878*4882a593Smuzhiyun * once whatever is the first PHY in the package that is initialized and
1879*4882a593Smuzhiyun * do the correct init sequence for all PHYs that are package-critical
1880*4882a593Smuzhiyun * in this pre-init function.
1881*4882a593Smuzhiyun */
1882*4882a593Smuzhiyun if (phy_package_init_once(phydev))
1883*4882a593Smuzhiyun vsc8514_config_pre_init(phydev);
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1886*4882a593Smuzhiyun MSCC_PHY_PAGE_EXTENDED_GPIO);
1887*4882a593Smuzhiyun if (ret)
1888*4882a593Smuzhiyun goto err;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun val = phy_base_read(phydev, MSCC_PHY_MAC_CFG_FASTLINK);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun val &= ~MAC_CFG_MASK;
1893*4882a593Smuzhiyun val |= MAC_CFG_QSGMII;
1894*4882a593Smuzhiyun ret = phy_base_write(phydev, MSCC_PHY_MAC_CFG_FASTLINK, val);
1895*4882a593Smuzhiyun if (ret)
1896*4882a593Smuzhiyun goto err;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun ret = phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
1899*4882a593Smuzhiyun MSCC_PHY_PAGE_STANDARD);
1900*4882a593Smuzhiyun if (ret)
1901*4882a593Smuzhiyun goto err;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun ret = vsc8584_cmd(phydev,
1904*4882a593Smuzhiyun PROC_CMD_MCB_ACCESS_MAC_CONF |
1905*4882a593Smuzhiyun PROC_CMD_RST_CONF_PORT |
1906*4882a593Smuzhiyun PROC_CMD_READ_MOD_WRITE_PORT | PROC_CMD_QSGMII_MAC);
1907*4882a593Smuzhiyun if (ret)
1908*4882a593Smuzhiyun goto err;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun /* 6g mcb */
1911*4882a593Smuzhiyun phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
1912*4882a593Smuzhiyun /* lcpll mcb */
1913*4882a593Smuzhiyun phy_update_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0);
1914*4882a593Smuzhiyun /* pll5gcfg0 */
1915*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET,
1916*4882a593Smuzhiyun PHY_S6G_PLL5G_CFG0, 0x7036f145);
1917*4882a593Smuzhiyun if (ret)
1918*4882a593Smuzhiyun goto err;
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun phy_commit_mcb_s6g(phydev, PHY_S6G_LCPLL_CFG, 0);
1921*4882a593Smuzhiyun /* pllcfg */
1922*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET,
1923*4882a593Smuzhiyun PHY_S6G_PLL_CFG,
1924*4882a593Smuzhiyun (3 << PHY_S6G_PLL_ENA_OFFS_POS) |
1925*4882a593Smuzhiyun (120 << PHY_S6G_PLL_FSM_CTRL_DATA_POS)
1926*4882a593Smuzhiyun | (0 << PHY_S6G_PLL_FSM_ENA_POS));
1927*4882a593Smuzhiyun if (ret)
1928*4882a593Smuzhiyun goto err;
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun /* commoncfg */
1931*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET,
1932*4882a593Smuzhiyun PHY_S6G_COMMON_CFG,
1933*4882a593Smuzhiyun (0 << PHY_S6G_SYS_RST_POS) |
1934*4882a593Smuzhiyun (0 << PHY_S6G_ENA_LANE_POS) |
1935*4882a593Smuzhiyun (0 << PHY_S6G_ENA_LOOP_POS) |
1936*4882a593Smuzhiyun (0 << PHY_S6G_QRATE_POS) |
1937*4882a593Smuzhiyun (3 << PHY_S6G_IF_MODE_POS));
1938*4882a593Smuzhiyun if (ret)
1939*4882a593Smuzhiyun goto err;
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun /* misccfg */
1942*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET,
1943*4882a593Smuzhiyun PHY_S6G_MISC_CFG, 1);
1944*4882a593Smuzhiyun if (ret)
1945*4882a593Smuzhiyun goto err;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /* gpcfg */
1948*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET,
1949*4882a593Smuzhiyun PHY_S6G_GPC_CFG, 768);
1950*4882a593Smuzhiyun if (ret)
1951*4882a593Smuzhiyun goto err;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun phy_commit_mcb_s6g(phydev, PHY_S6G_DFT_CFG2, 0);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1956*4882a593Smuzhiyun do {
1957*4882a593Smuzhiyun usleep_range(500, 1000);
1958*4882a593Smuzhiyun phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG,
1959*4882a593Smuzhiyun 0); /* read 6G MCB into CSRs */
1960*4882a593Smuzhiyun reg = vsc85xx_csr_read(phydev, PHY_MCB_TARGET,
1961*4882a593Smuzhiyun PHY_S6G_PLL_STATUS);
1962*4882a593Smuzhiyun if (reg == 0xffffffff) {
1963*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1964*4882a593Smuzhiyun return -EIO;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun } while (time_before(jiffies, deadline) && (reg & BIT(12)));
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun if (reg & BIT(12)) {
1970*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1971*4882a593Smuzhiyun return -ETIMEDOUT;
1972*4882a593Smuzhiyun }
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun /* misccfg */
1975*4882a593Smuzhiyun ret = vsc85xx_csr_write(phydev, PHY_MCB_TARGET,
1976*4882a593Smuzhiyun PHY_S6G_MISC_CFG, 0);
1977*4882a593Smuzhiyun if (ret)
1978*4882a593Smuzhiyun goto err;
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun phy_commit_mcb_s6g(phydev, PHY_MCB_S6G_CFG, 0);
1981*4882a593Smuzhiyun
1982*4882a593Smuzhiyun deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
1983*4882a593Smuzhiyun do {
1984*4882a593Smuzhiyun usleep_range(500, 1000);
1985*4882a593Smuzhiyun phy_update_mcb_s6g(phydev, PHY_MCB_S6G_CFG,
1986*4882a593Smuzhiyun 0); /* read 6G MCB into CSRs */
1987*4882a593Smuzhiyun reg = vsc85xx_csr_read(phydev, PHY_MCB_TARGET,
1988*4882a593Smuzhiyun PHY_S6G_IB_STATUS0);
1989*4882a593Smuzhiyun if (reg == 0xffffffff) {
1990*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1991*4882a593Smuzhiyun return -EIO;
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun } while (time_before(jiffies, deadline) && !(reg & BIT(8)));
1995*4882a593Smuzhiyun
1996*4882a593Smuzhiyun if (!(reg & BIT(8))) {
1997*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
1998*4882a593Smuzhiyun return -ETIMEDOUT;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun ret = phy_modify(phydev, MSCC_PHY_EXT_PHY_CNTL_1, MEDIA_OP_MODE_MASK,
2004*4882a593Smuzhiyun MEDIA_OP_MODE_COPPER << MEDIA_OP_MODE_POS);
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun if (ret)
2007*4882a593Smuzhiyun return ret;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun ret = genphy_soft_reset(phydev);
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun if (ret)
2012*4882a593Smuzhiyun return ret;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun for (i = 0; i < vsc8531->nleds; i++) {
2015*4882a593Smuzhiyun ret = vsc85xx_led_cntl_set(phydev, i, vsc8531->leds_mode[i]);
2016*4882a593Smuzhiyun if (ret)
2017*4882a593Smuzhiyun return ret;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun return ret;
2021*4882a593Smuzhiyun
2022*4882a593Smuzhiyun err:
2023*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
2024*4882a593Smuzhiyun return ret;
2025*4882a593Smuzhiyun }
2026*4882a593Smuzhiyun
vsc85xx_ack_interrupt(struct phy_device * phydev)2027*4882a593Smuzhiyun static int vsc85xx_ack_interrupt(struct phy_device *phydev)
2028*4882a593Smuzhiyun {
2029*4882a593Smuzhiyun int rc = 0;
2030*4882a593Smuzhiyun
2031*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
2032*4882a593Smuzhiyun rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
2033*4882a593Smuzhiyun
2034*4882a593Smuzhiyun return (rc < 0) ? rc : 0;
2035*4882a593Smuzhiyun }
2036*4882a593Smuzhiyun
vsc85xx_config_intr(struct phy_device * phydev)2037*4882a593Smuzhiyun static int vsc85xx_config_intr(struct phy_device *phydev)
2038*4882a593Smuzhiyun {
2039*4882a593Smuzhiyun int rc;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
2042*4882a593Smuzhiyun vsc8584_config_macsec_intr(phydev);
2043*4882a593Smuzhiyun vsc8584_config_ts_intr(phydev);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun rc = phy_write(phydev, MII_VSC85XX_INT_MASK,
2046*4882a593Smuzhiyun MII_VSC85XX_INT_MASK_MASK);
2047*4882a593Smuzhiyun } else {
2048*4882a593Smuzhiyun rc = phy_write(phydev, MII_VSC85XX_INT_MASK, 0);
2049*4882a593Smuzhiyun if (rc < 0)
2050*4882a593Smuzhiyun return rc;
2051*4882a593Smuzhiyun rc = phy_read(phydev, MII_VSC85XX_INT_STATUS);
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun return rc;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun
vsc85xx_config_aneg(struct phy_device * phydev)2057*4882a593Smuzhiyun static int vsc85xx_config_aneg(struct phy_device *phydev)
2058*4882a593Smuzhiyun {
2059*4882a593Smuzhiyun int rc;
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun rc = vsc85xx_mdix_set(phydev, phydev->mdix_ctrl);
2062*4882a593Smuzhiyun if (rc < 0)
2063*4882a593Smuzhiyun return rc;
2064*4882a593Smuzhiyun
2065*4882a593Smuzhiyun return genphy_config_aneg(phydev);
2066*4882a593Smuzhiyun }
2067*4882a593Smuzhiyun
vsc85xx_read_status(struct phy_device * phydev)2068*4882a593Smuzhiyun static int vsc85xx_read_status(struct phy_device *phydev)
2069*4882a593Smuzhiyun {
2070*4882a593Smuzhiyun int rc;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun rc = vsc85xx_mdix_get(phydev, &phydev->mdix);
2073*4882a593Smuzhiyun if (rc < 0)
2074*4882a593Smuzhiyun return rc;
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun return genphy_read_status(phydev);
2077*4882a593Smuzhiyun }
2078*4882a593Smuzhiyun
vsc8514_probe(struct phy_device * phydev)2079*4882a593Smuzhiyun static int vsc8514_probe(struct phy_device *phydev)
2080*4882a593Smuzhiyun {
2081*4882a593Smuzhiyun struct vsc8531_private *vsc8531;
2082*4882a593Smuzhiyun u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2083*4882a593Smuzhiyun VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2084*4882a593Smuzhiyun VSC8531_DUPLEX_COLLISION};
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2087*4882a593Smuzhiyun if (!vsc8531)
2088*4882a593Smuzhiyun return -ENOMEM;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun phydev->priv = vsc8531;
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun vsc8584_get_base_addr(phydev);
2093*4882a593Smuzhiyun devm_phy_package_join(&phydev->mdio.dev, phydev,
2094*4882a593Smuzhiyun vsc8531->base_addr, 0);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun vsc8531->nleds = 4;
2097*4882a593Smuzhiyun vsc8531->supp_led_modes = VSC85XX_SUPP_LED_MODES;
2098*4882a593Smuzhiyun vsc8531->hw_stats = vsc85xx_hw_stats;
2099*4882a593Smuzhiyun vsc8531->nstats = ARRAY_SIZE(vsc85xx_hw_stats);
2100*4882a593Smuzhiyun vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2101*4882a593Smuzhiyun sizeof(u64), GFP_KERNEL);
2102*4882a593Smuzhiyun if (!vsc8531->stats)
2103*4882a593Smuzhiyun return -ENOMEM;
2104*4882a593Smuzhiyun
2105*4882a593Smuzhiyun return vsc85xx_dt_led_modes_get(phydev, default_mode);
2106*4882a593Smuzhiyun }
2107*4882a593Smuzhiyun
vsc8574_probe(struct phy_device * phydev)2108*4882a593Smuzhiyun static int vsc8574_probe(struct phy_device *phydev)
2109*4882a593Smuzhiyun {
2110*4882a593Smuzhiyun struct vsc8531_private *vsc8531;
2111*4882a593Smuzhiyun u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2112*4882a593Smuzhiyun VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2113*4882a593Smuzhiyun VSC8531_DUPLEX_COLLISION};
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2116*4882a593Smuzhiyun if (!vsc8531)
2117*4882a593Smuzhiyun return -ENOMEM;
2118*4882a593Smuzhiyun
2119*4882a593Smuzhiyun phydev->priv = vsc8531;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun vsc8584_get_base_addr(phydev);
2122*4882a593Smuzhiyun devm_phy_package_join(&phydev->mdio.dev, phydev,
2123*4882a593Smuzhiyun vsc8531->base_addr, 0);
2124*4882a593Smuzhiyun
2125*4882a593Smuzhiyun vsc8531->nleds = 4;
2126*4882a593Smuzhiyun vsc8531->supp_led_modes = VSC8584_SUPP_LED_MODES;
2127*4882a593Smuzhiyun vsc8531->hw_stats = vsc8584_hw_stats;
2128*4882a593Smuzhiyun vsc8531->nstats = ARRAY_SIZE(vsc8584_hw_stats);
2129*4882a593Smuzhiyun vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2130*4882a593Smuzhiyun sizeof(u64), GFP_KERNEL);
2131*4882a593Smuzhiyun if (!vsc8531->stats)
2132*4882a593Smuzhiyun return -ENOMEM;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun return vsc85xx_dt_led_modes_get(phydev, default_mode);
2135*4882a593Smuzhiyun }
2136*4882a593Smuzhiyun
vsc8584_probe(struct phy_device * phydev)2137*4882a593Smuzhiyun static int vsc8584_probe(struct phy_device *phydev)
2138*4882a593Smuzhiyun {
2139*4882a593Smuzhiyun struct vsc8531_private *vsc8531;
2140*4882a593Smuzhiyun u32 default_mode[4] = {VSC8531_LINK_1000_ACTIVITY,
2141*4882a593Smuzhiyun VSC8531_LINK_100_ACTIVITY, VSC8531_LINK_ACTIVITY,
2142*4882a593Smuzhiyun VSC8531_DUPLEX_COLLISION};
2143*4882a593Smuzhiyun int ret;
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun if ((phydev->phy_id & MSCC_DEV_REV_MASK) != VSC8584_REVB) {
2146*4882a593Smuzhiyun dev_err(&phydev->mdio.dev, "Only VSC8584 revB is supported.\n");
2147*4882a593Smuzhiyun return -ENOTSUPP;
2148*4882a593Smuzhiyun }
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2151*4882a593Smuzhiyun if (!vsc8531)
2152*4882a593Smuzhiyun return -ENOMEM;
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun phydev->priv = vsc8531;
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun vsc8584_get_base_addr(phydev);
2157*4882a593Smuzhiyun devm_phy_package_join(&phydev->mdio.dev, phydev, vsc8531->base_addr,
2158*4882a593Smuzhiyun sizeof(struct vsc85xx_shared_private));
2159*4882a593Smuzhiyun
2160*4882a593Smuzhiyun vsc8531->nleds = 4;
2161*4882a593Smuzhiyun vsc8531->supp_led_modes = VSC8584_SUPP_LED_MODES;
2162*4882a593Smuzhiyun vsc8531->hw_stats = vsc8584_hw_stats;
2163*4882a593Smuzhiyun vsc8531->nstats = ARRAY_SIZE(vsc8584_hw_stats);
2164*4882a593Smuzhiyun vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2165*4882a593Smuzhiyun sizeof(u64), GFP_KERNEL);
2166*4882a593Smuzhiyun if (!vsc8531->stats)
2167*4882a593Smuzhiyun return -ENOMEM;
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun if (phy_package_probe_once(phydev)) {
2170*4882a593Smuzhiyun ret = vsc8584_ptp_probe_once(phydev);
2171*4882a593Smuzhiyun if (ret)
2172*4882a593Smuzhiyun return ret;
2173*4882a593Smuzhiyun }
2174*4882a593Smuzhiyun
2175*4882a593Smuzhiyun ret = vsc8584_ptp_probe(phydev);
2176*4882a593Smuzhiyun if (ret)
2177*4882a593Smuzhiyun return ret;
2178*4882a593Smuzhiyun
2179*4882a593Smuzhiyun return vsc85xx_dt_led_modes_get(phydev, default_mode);
2180*4882a593Smuzhiyun }
2181*4882a593Smuzhiyun
vsc85xx_probe(struct phy_device * phydev)2182*4882a593Smuzhiyun static int vsc85xx_probe(struct phy_device *phydev)
2183*4882a593Smuzhiyun {
2184*4882a593Smuzhiyun struct vsc8531_private *vsc8531;
2185*4882a593Smuzhiyun int rate_magic;
2186*4882a593Smuzhiyun u32 default_mode[2] = {VSC8531_LINK_1000_ACTIVITY,
2187*4882a593Smuzhiyun VSC8531_LINK_100_ACTIVITY};
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun rate_magic = vsc85xx_edge_rate_magic_get(phydev);
2190*4882a593Smuzhiyun if (rate_magic < 0)
2191*4882a593Smuzhiyun return rate_magic;
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun vsc8531 = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531), GFP_KERNEL);
2194*4882a593Smuzhiyun if (!vsc8531)
2195*4882a593Smuzhiyun return -ENOMEM;
2196*4882a593Smuzhiyun
2197*4882a593Smuzhiyun phydev->priv = vsc8531;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun vsc8531->rate_magic = rate_magic;
2200*4882a593Smuzhiyun vsc8531->nleds = 2;
2201*4882a593Smuzhiyun vsc8531->supp_led_modes = VSC85XX_SUPP_LED_MODES;
2202*4882a593Smuzhiyun vsc8531->hw_stats = vsc85xx_hw_stats;
2203*4882a593Smuzhiyun vsc8531->nstats = ARRAY_SIZE(vsc85xx_hw_stats);
2204*4882a593Smuzhiyun vsc8531->stats = devm_kcalloc(&phydev->mdio.dev, vsc8531->nstats,
2205*4882a593Smuzhiyun sizeof(u64), GFP_KERNEL);
2206*4882a593Smuzhiyun if (!vsc8531->stats)
2207*4882a593Smuzhiyun return -ENOMEM;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun return vsc85xx_dt_led_modes_get(phydev, default_mode);
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun /* Microsemi VSC85xx PHYs */
2213*4882a593Smuzhiyun static struct phy_driver vsc85xx_driver[] = {
2214*4882a593Smuzhiyun {
2215*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8502,
2216*4882a593Smuzhiyun .name = "Microsemi GE VSC8502 SyncE",
2217*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2218*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
2219*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2220*4882a593Smuzhiyun .config_init = &vsc85xx_config_init,
2221*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2222*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2223*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2224*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2225*4882a593Smuzhiyun .suspend = &genphy_suspend,
2226*4882a593Smuzhiyun .resume = &genphy_resume,
2227*4882a593Smuzhiyun .probe = &vsc85xx_probe,
2228*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2229*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2230*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2231*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2232*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2233*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2234*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2235*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2236*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2237*4882a593Smuzhiyun },
2238*4882a593Smuzhiyun {
2239*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8504,
2240*4882a593Smuzhiyun .name = "Microsemi GE VSC8504 SyncE",
2241*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2242*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2243*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2244*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2245*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2246*4882a593Smuzhiyun .aneg_done = &genphy_aneg_done,
2247*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2248*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2249*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2250*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2251*4882a593Smuzhiyun .suspend = &genphy_suspend,
2252*4882a593Smuzhiyun .resume = &genphy_resume,
2253*4882a593Smuzhiyun .probe = &vsc8574_probe,
2254*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2255*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2256*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2257*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2258*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2259*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2260*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2261*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2262*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2263*4882a593Smuzhiyun },
2264*4882a593Smuzhiyun {
2265*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8514,
2266*4882a593Smuzhiyun .name = "Microsemi GE VSC8514 SyncE",
2267*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2268*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2269*4882a593Smuzhiyun .config_init = &vsc8514_config_init,
2270*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2271*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2272*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2273*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2274*4882a593Smuzhiyun .suspend = &genphy_suspend,
2275*4882a593Smuzhiyun .resume = &genphy_resume,
2276*4882a593Smuzhiyun .probe = &vsc8514_probe,
2277*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2278*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2279*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2280*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2281*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2282*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2283*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2284*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2285*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2286*4882a593Smuzhiyun },
2287*4882a593Smuzhiyun {
2288*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8530,
2289*4882a593Smuzhiyun .name = "Microsemi FE VSC8530",
2290*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2291*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
2292*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2293*4882a593Smuzhiyun .config_init = &vsc85xx_config_init,
2294*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2295*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2296*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2297*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2298*4882a593Smuzhiyun .suspend = &genphy_suspend,
2299*4882a593Smuzhiyun .resume = &genphy_resume,
2300*4882a593Smuzhiyun .probe = &vsc85xx_probe,
2301*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2302*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2303*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2304*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2305*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2306*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2307*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2308*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2309*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2310*4882a593Smuzhiyun },
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8531,
2313*4882a593Smuzhiyun .name = "Microsemi VSC8531",
2314*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2315*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2316*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2317*4882a593Smuzhiyun .config_init = &vsc85xx_config_init,
2318*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2319*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2320*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2321*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2322*4882a593Smuzhiyun .suspend = &genphy_suspend,
2323*4882a593Smuzhiyun .resume = &genphy_resume,
2324*4882a593Smuzhiyun .probe = &vsc85xx_probe,
2325*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2326*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2327*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2328*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2329*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2330*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2331*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2332*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2333*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2334*4882a593Smuzhiyun },
2335*4882a593Smuzhiyun {
2336*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8540,
2337*4882a593Smuzhiyun .name = "Microsemi FE VSC8540 SyncE",
2338*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2339*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
2340*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2341*4882a593Smuzhiyun .config_init = &vsc85xx_config_init,
2342*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2343*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2344*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2345*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2346*4882a593Smuzhiyun .suspend = &genphy_suspend,
2347*4882a593Smuzhiyun .resume = &genphy_resume,
2348*4882a593Smuzhiyun .probe = &vsc85xx_probe,
2349*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2350*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2351*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2352*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2353*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2354*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2355*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2356*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2357*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2358*4882a593Smuzhiyun },
2359*4882a593Smuzhiyun {
2360*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8541,
2361*4882a593Smuzhiyun .name = "Microsemi VSC8541 SyncE",
2362*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2363*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2364*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2365*4882a593Smuzhiyun .config_init = &vsc85xx_config_init,
2366*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2367*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2368*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2369*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2370*4882a593Smuzhiyun .suspend = &genphy_suspend,
2371*4882a593Smuzhiyun .resume = &genphy_resume,
2372*4882a593Smuzhiyun .probe = &vsc85xx_probe,
2373*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2374*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2375*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2376*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2377*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2378*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2379*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2380*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2381*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2382*4882a593Smuzhiyun },
2383*4882a593Smuzhiyun {
2384*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8552,
2385*4882a593Smuzhiyun .name = "Microsemi GE VSC8552 SyncE",
2386*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2387*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2388*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2389*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2390*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2391*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2392*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2393*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2394*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2395*4882a593Smuzhiyun .suspend = &genphy_suspend,
2396*4882a593Smuzhiyun .resume = &genphy_resume,
2397*4882a593Smuzhiyun .probe = &vsc8574_probe,
2398*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2399*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2400*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2401*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2402*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2403*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2404*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2405*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2406*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2407*4882a593Smuzhiyun },
2408*4882a593Smuzhiyun {
2409*4882a593Smuzhiyun .phy_id = PHY_ID_VSC856X,
2410*4882a593Smuzhiyun .name = "Microsemi GE VSC856X SyncE",
2411*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2412*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2413*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2414*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2415*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2416*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2417*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2418*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2419*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2420*4882a593Smuzhiyun .suspend = &genphy_suspend,
2421*4882a593Smuzhiyun .resume = &genphy_resume,
2422*4882a593Smuzhiyun .probe = &vsc8584_probe,
2423*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2424*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2425*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2426*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2427*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2428*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2429*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2430*4882a593Smuzhiyun },
2431*4882a593Smuzhiyun {
2432*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8572,
2433*4882a593Smuzhiyun .name = "Microsemi GE VSC8572 SyncE",
2434*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2435*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2436*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2437*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2438*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2439*4882a593Smuzhiyun .aneg_done = &genphy_aneg_done,
2440*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2441*4882a593Smuzhiyun .handle_interrupt = &vsc8584_handle_interrupt,
2442*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2443*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2444*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2445*4882a593Smuzhiyun .suspend = &genphy_suspend,
2446*4882a593Smuzhiyun .resume = &genphy_resume,
2447*4882a593Smuzhiyun .probe = &vsc8574_probe,
2448*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2449*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2450*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2451*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2452*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2453*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2454*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2455*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2456*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2457*4882a593Smuzhiyun },
2458*4882a593Smuzhiyun {
2459*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8574,
2460*4882a593Smuzhiyun .name = "Microsemi GE VSC8574 SyncE",
2461*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2462*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2463*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2464*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2465*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2466*4882a593Smuzhiyun .aneg_done = &genphy_aneg_done,
2467*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2468*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2469*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2470*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2471*4882a593Smuzhiyun .suspend = &genphy_suspend,
2472*4882a593Smuzhiyun .resume = &genphy_resume,
2473*4882a593Smuzhiyun .probe = &vsc8574_probe,
2474*4882a593Smuzhiyun .set_wol = &vsc85xx_wol_set,
2475*4882a593Smuzhiyun .get_wol = &vsc85xx_wol_get,
2476*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2477*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2478*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2479*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2480*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2481*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2482*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2483*4882a593Smuzhiyun },
2484*4882a593Smuzhiyun {
2485*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8575,
2486*4882a593Smuzhiyun .name = "Microsemi GE VSC8575 SyncE",
2487*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2488*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2489*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2490*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2491*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2492*4882a593Smuzhiyun .aneg_done = &genphy_aneg_done,
2493*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2494*4882a593Smuzhiyun .handle_interrupt = &vsc8584_handle_interrupt,
2495*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2496*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2497*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2498*4882a593Smuzhiyun .suspend = &genphy_suspend,
2499*4882a593Smuzhiyun .resume = &genphy_resume,
2500*4882a593Smuzhiyun .probe = &vsc8584_probe,
2501*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2502*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2503*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2504*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2505*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2506*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2507*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2508*4882a593Smuzhiyun },
2509*4882a593Smuzhiyun {
2510*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8582,
2511*4882a593Smuzhiyun .name = "Microsemi GE VSC8582 SyncE",
2512*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2513*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2514*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2515*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2516*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2517*4882a593Smuzhiyun .aneg_done = &genphy_aneg_done,
2518*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2519*4882a593Smuzhiyun .handle_interrupt = &vsc8584_handle_interrupt,
2520*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2521*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2522*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2523*4882a593Smuzhiyun .suspend = &genphy_suspend,
2524*4882a593Smuzhiyun .resume = &genphy_resume,
2525*4882a593Smuzhiyun .probe = &vsc8584_probe,
2526*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2527*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2528*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2529*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2530*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2531*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2532*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2533*4882a593Smuzhiyun },
2534*4882a593Smuzhiyun {
2535*4882a593Smuzhiyun .phy_id = PHY_ID_VSC8584,
2536*4882a593Smuzhiyun .name = "Microsemi GE VSC8584 SyncE",
2537*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
2538*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
2539*4882a593Smuzhiyun .soft_reset = &genphy_soft_reset,
2540*4882a593Smuzhiyun .config_init = &vsc8584_config_init,
2541*4882a593Smuzhiyun .config_aneg = &vsc85xx_config_aneg,
2542*4882a593Smuzhiyun .aneg_done = &genphy_aneg_done,
2543*4882a593Smuzhiyun .read_status = &vsc85xx_read_status,
2544*4882a593Smuzhiyun .handle_interrupt = &vsc8584_handle_interrupt,
2545*4882a593Smuzhiyun .ack_interrupt = &vsc85xx_ack_interrupt,
2546*4882a593Smuzhiyun .config_intr = &vsc85xx_config_intr,
2547*4882a593Smuzhiyun .did_interrupt = &vsc8584_did_interrupt,
2548*4882a593Smuzhiyun .suspend = &genphy_suspend,
2549*4882a593Smuzhiyun .resume = &genphy_resume,
2550*4882a593Smuzhiyun .probe = &vsc8584_probe,
2551*4882a593Smuzhiyun .get_tunable = &vsc85xx_get_tunable,
2552*4882a593Smuzhiyun .set_tunable = &vsc85xx_set_tunable,
2553*4882a593Smuzhiyun .read_page = &vsc85xx_phy_read_page,
2554*4882a593Smuzhiyun .write_page = &vsc85xx_phy_write_page,
2555*4882a593Smuzhiyun .get_sset_count = &vsc85xx_get_sset_count,
2556*4882a593Smuzhiyun .get_strings = &vsc85xx_get_strings,
2557*4882a593Smuzhiyun .get_stats = &vsc85xx_get_stats,
2558*4882a593Smuzhiyun .link_change_notify = &vsc85xx_link_change_notify,
2559*4882a593Smuzhiyun }
2560*4882a593Smuzhiyun
2561*4882a593Smuzhiyun };
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun module_phy_driver(vsc85xx_driver);
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused vsc85xx_tbl[] = {
2566*4882a593Smuzhiyun { PHY_ID_VSC8504, 0xfffffff0, },
2567*4882a593Smuzhiyun { PHY_ID_VSC8514, 0xfffffff0, },
2568*4882a593Smuzhiyun { PHY_ID_VSC8530, 0xfffffff0, },
2569*4882a593Smuzhiyun { PHY_ID_VSC8531, 0xfffffff0, },
2570*4882a593Smuzhiyun { PHY_ID_VSC8540, 0xfffffff0, },
2571*4882a593Smuzhiyun { PHY_ID_VSC8541, 0xfffffff0, },
2572*4882a593Smuzhiyun { PHY_ID_VSC8552, 0xfffffff0, },
2573*4882a593Smuzhiyun { PHY_ID_VSC856X, 0xfffffff0, },
2574*4882a593Smuzhiyun { PHY_ID_VSC8572, 0xfffffff0, },
2575*4882a593Smuzhiyun { PHY_ID_VSC8574, 0xfffffff0, },
2576*4882a593Smuzhiyun { PHY_ID_VSC8575, 0xfffffff0, },
2577*4882a593Smuzhiyun { PHY_ID_VSC8582, 0xfffffff0, },
2578*4882a593Smuzhiyun { PHY_ID_VSC8584, 0xfffffff0, },
2579*4882a593Smuzhiyun { }
2580*4882a593Smuzhiyun };
2581*4882a593Smuzhiyun
2582*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, vsc85xx_tbl);
2583*4882a593Smuzhiyun
2584*4882a593Smuzhiyun MODULE_DESCRIPTION("Microsemi VSC85xx PHY driver");
2585*4882a593Smuzhiyun MODULE_AUTHOR("Nagaraju Lakkaraju");
2586*4882a593Smuzhiyun MODULE_LICENSE("Dual MIT/GPL");
2587*4882a593Smuzhiyun
2588*4882a593Smuzhiyun MODULE_FIRMWARE(MSCC_VSC8584_REVB_INT8051_FW);
2589*4882a593Smuzhiyun MODULE_FIRMWARE(MSCC_VSC8574_REVB_INT8051_FW);
2590