xref: /OK3568_Linux_fs/kernel/drivers/net/phy/mscc/mscc_macsec.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Microsemi VSC85xx PHYs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2020 Microsemi Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _MSCC_PHY_MACSEC_H_
9*4882a593Smuzhiyun #define _MSCC_PHY_MACSEC_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <net/macsec.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define MSCC_MS_MAX_FLOWS		16
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define CONTROL_TYPE_EGRESS		0x6
16*4882a593Smuzhiyun #define CONTROL_TYPE_INGRESS		0xf
17*4882a593Smuzhiyun #define CONTROL_IV0			BIT(5)
18*4882a593Smuzhiyun #define CONTROL_IV1			BIT(6)
19*4882a593Smuzhiyun #define CONTROL_IV2			BIT(7)
20*4882a593Smuzhiyun #define CONTROL_UPDATE_SEQ		BIT(13)
21*4882a593Smuzhiyun #define CONTROL_IV_IN_SEQ		BIT(14)
22*4882a593Smuzhiyun #define CONTROL_ENCRYPT_AUTH		BIT(15)
23*4882a593Smuzhiyun #define CONTROL_KEY_IN_CTX		BIT(16)
24*4882a593Smuzhiyun #define CONTROL_CRYPTO_ALG(x)		((x) << 17)
25*4882a593Smuzhiyun #define     CTRYPTO_ALG_AES_CTR_128	0x5
26*4882a593Smuzhiyun #define     CTRYPTO_ALG_AES_CTR_192	0x6
27*4882a593Smuzhiyun #define     CTRYPTO_ALG_AES_CTR_256	0x7
28*4882a593Smuzhiyun #define CONTROL_DIGEST_TYPE(x)		((x) << 21)
29*4882a593Smuzhiyun #define CONTROL_AUTH_ALG(x)		((x) << 23)
30*4882a593Smuzhiyun #define     AUTH_ALG_AES_GHAS		0x4
31*4882a593Smuzhiyun #define CONTROL_AN(x)			((x) << 26)
32*4882a593Smuzhiyun #define CONTROL_SEQ_TYPE(x)		((x) << 28)
33*4882a593Smuzhiyun #define CONTROL_SEQ_MASK		BIT(30)
34*4882a593Smuzhiyun #define CONTROL_CONTEXT_ID		BIT(31)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun enum mscc_macsec_destination_ports {
37*4882a593Smuzhiyun 	MSCC_MS_PORT_COMMON		= 0,
38*4882a593Smuzhiyun 	MSCC_MS_PORT_RSVD		= 1,
39*4882a593Smuzhiyun 	MSCC_MS_PORT_CONTROLLED		= 2,
40*4882a593Smuzhiyun 	MSCC_MS_PORT_UNCONTROLLED	= 3,
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun enum mscc_macsec_drop_actions {
44*4882a593Smuzhiyun 	MSCC_MS_ACTION_BYPASS_CRC	= 0,
45*4882a593Smuzhiyun 	MSCC_MS_ACTION_BYPASS_BAD	= 1,
46*4882a593Smuzhiyun 	MSCC_MS_ACTION_DROP		= 2,
47*4882a593Smuzhiyun 	MSCC_MS_ACTION_BYPASS		= 3,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun enum mscc_macsec_flow_types {
51*4882a593Smuzhiyun 	MSCC_MS_FLOW_BYPASS		= 0,
52*4882a593Smuzhiyun 	MSCC_MS_FLOW_DROP		= 1,
53*4882a593Smuzhiyun 	MSCC_MS_FLOW_INGRESS		= 2,
54*4882a593Smuzhiyun 	MSCC_MS_FLOW_EGRESS		= 3,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun enum mscc_macsec_validate_levels {
58*4882a593Smuzhiyun 	MSCC_MS_VALIDATE_DISABLED	= 0,
59*4882a593Smuzhiyun 	MSCC_MS_VALIDATE_CHECK		= 1,
60*4882a593Smuzhiyun 	MSCC_MS_VALIDATE_STRICT		= 2,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun enum macsec_bank {
64*4882a593Smuzhiyun 	FC_BUFFER   = 0x04,
65*4882a593Smuzhiyun 	HOST_MAC    = 0x05,
66*4882a593Smuzhiyun 	LINE_MAC    = 0x06,
67*4882a593Smuzhiyun 	PROC_0      = 0x0e,
68*4882a593Smuzhiyun 	PROC_2      = 0x0f,
69*4882a593Smuzhiyun 	MACSEC_INGR = 0x38,
70*4882a593Smuzhiyun 	MACSEC_EGR  = 0x3c,
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct macsec_flow {
74*4882a593Smuzhiyun 	struct list_head list;
75*4882a593Smuzhiyun 	enum mscc_macsec_destination_ports port;
76*4882a593Smuzhiyun 	enum macsec_bank bank;
77*4882a593Smuzhiyun 	u32 index;
78*4882a593Smuzhiyun 	int assoc_num;
79*4882a593Smuzhiyun 	bool has_transformation;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* Highest takes precedence [0..15] */
82*4882a593Smuzhiyun 	u8 priority;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	u8 key[MACSEC_MAX_KEY_LEN];
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	union {
87*4882a593Smuzhiyun 		struct macsec_rx_sa *rx_sa;
88*4882a593Smuzhiyun 		struct macsec_tx_sa *tx_sa;
89*4882a593Smuzhiyun 	};
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Matching */
92*4882a593Smuzhiyun 	struct {
93*4882a593Smuzhiyun 		u8 sci:1;
94*4882a593Smuzhiyun 		u8 tagged:1;
95*4882a593Smuzhiyun 		u8 untagged:1;
96*4882a593Smuzhiyun 		u8 etype:1;
97*4882a593Smuzhiyun 	} match;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	u16 etype;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Action */
102*4882a593Smuzhiyun 	struct {
103*4882a593Smuzhiyun 		u8 bypass:1;
104*4882a593Smuzhiyun 		u8 drop:1;
105*4882a593Smuzhiyun 	} action;
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define MSCC_EXT_PAGE_MACSEC_17		17
109*4882a593Smuzhiyun #define MSCC_EXT_PAGE_MACSEC_18		18
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define MSCC_EXT_PAGE_MACSEC_19		19
112*4882a593Smuzhiyun #define MSCC_PHY_MACSEC_19_REG_ADDR(x)	(x)
113*4882a593Smuzhiyun #define MSCC_PHY_MACSEC_19_TARGET(x)	((x) << 12)
114*4882a593Smuzhiyun #define MSCC_PHY_MACSEC_19_READ		BIT(14)
115*4882a593Smuzhiyun #define MSCC_PHY_MACSEC_19_CMD		BIT(15)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define MSCC_EXT_PAGE_MACSEC_20		20
118*4882a593Smuzhiyun #define MSCC_PHY_MACSEC_20_TARGET(x)	(x)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define MSCC_MS_XFORM_REC(x, y)		(((x) << 5) + (y))
121*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG			0x800
122*4882a593Smuzhiyun #define MSCC_MS_FC_CFG			0x804
123*4882a593Smuzhiyun #define MSCC_MS_SAM_MAC_SA_MATCH_LO(x)	(0x1000 + ((x) << 4))
124*4882a593Smuzhiyun #define MSCC_MS_SAM_MAC_SA_MATCH_HI(x)	(0x1001 + ((x) << 4))
125*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH(x)	(0x1004 + ((x) << 4))
126*4882a593Smuzhiyun #define MSCC_MS_SAM_MATCH_SCI_LO(x)	(0x1005 + ((x) << 4))
127*4882a593Smuzhiyun #define MSCC_MS_SAM_MATCH_SCI_HI(x)	(0x1006 + ((x) << 4))
128*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK(x)		(0x1007 + ((x) << 4))
129*4882a593Smuzhiyun #define MSCC_MS_SAM_ENTRY_SET1		0x1808
130*4882a593Smuzhiyun #define MSCC_MS_SAM_ENTRY_CLEAR1	0x180c
131*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL(x)	(0x1c00 + (x))
132*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG		0x1e40
133*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP		0x1e51
134*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP		0x1e52
135*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL		0x1e5f
136*4882a593Smuzhiyun #define MSCC_MS_COUNT_CONTROL		0x3204
137*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CC_CONTROL	0x3a10
138*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG	0x3a14
139*4882a593Smuzhiyun #define MSCC_MS_VLAN_MTU_CHECK(x)	(0x3c40 + (x))
140*4882a593Smuzhiyun #define MSCC_MS_NON_VLAN_MTU_CHECK	0x3c48
141*4882a593Smuzhiyun #define MSCC_MS_PP_CTRL			0x3c4b
142*4882a593Smuzhiyun #define MSCC_MS_STATUS_CONTEXT_CTRL	0x3d02
143*4882a593Smuzhiyun #define MSCC_MS_INTR_CTRL_STATUS	0x3d04
144*4882a593Smuzhiyun #define MSCC_MS_BLOCK_CTX_UPDATE	0x3d0c
145*4882a593Smuzhiyun #define MSCC_MS_AIC_CTRL		0x3e02
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* MACSEC_ENA_CFG */
148*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG_CLK_ENA				BIT(0)
149*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG_SW_RST				BIT(1)
150*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG_MACSEC_BYPASS_ENA		BIT(8)
151*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG_MACSEC_ENA			BIT(9)
152*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG_MACSEC_SPEED_MODE(x)		((x) << 10)
153*4882a593Smuzhiyun #define MSCC_MS_ENA_CFG_MACSEC_SPEED_MODE_M		GENMASK(12, 10)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* MACSEC_FC_CFG */
156*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_FCBUF_ENA			BIT(0)
157*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_USE_PKT_EXPANSION_INDICATION	BIT(1)
158*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_LOW_THRESH(x)			((x) << 4)
159*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_LOW_THRESH_M			GENMASK(7, 4)
160*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_HIGH_THRESH(x)			((x) << 8)
161*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_HIGH_THRESH_M			GENMASK(11, 8)
162*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_LOW_BYTES_VAL(x)			((x) << 12)
163*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_LOW_BYTES_VAL_M			GENMASK(14, 12)
164*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_HIGH_BYTES_VAL(x)		((x) << 16)
165*4882a593Smuzhiyun #define MSCC_MS_FC_CFG_HIGH_BYTES_VAL_M			GENMASK(18, 16)
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* MSCC_MS_SAM_MAC_SA_MATCH_HI */
168*4882a593Smuzhiyun #define MSCC_MS_SAM_MAC_SA_MATCH_HI_ETYPE(x)		((x) << 16)
169*4882a593Smuzhiyun #define MSCC_MS_SAM_MAC_SA_MATCH_HI_ETYPE_M		GENMASK(31, 16)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* MACSEC_SAM_MISC_MATCH */
172*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_VLAN_VALID		BIT(0)
173*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_QINQ_FOUND		BIT(1)
174*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_STAG_VALID		BIT(2)
175*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_QTAG_VALID		BIT(3)
176*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_VLAN_UP(x)		((x) << 4)
177*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_VLAN_UP_M		GENMASK(6, 4)
178*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_CONTROL_PACKET		BIT(7)
179*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_UNTAGGED			BIT(8)
180*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_TAGGED			BIT(9)
181*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_BAD_TAG			BIT(10)
182*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_KAY_TAG			BIT(11)
183*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_SOURCE_PORT(x)		((x) << 12)
184*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_SOURCE_PORT_M		GENMASK(13, 12)
185*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_PRIORITY(x)		((x) << 16)
186*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_PRIORITY_M		GENMASK(19, 16)
187*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_AN(x)			((x) << 24)
188*4882a593Smuzhiyun #define MSCC_MS_SAM_MISC_MATCH_TCI(x)			((x) << 26)
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun /* MACSEC_SAM_MASK */
191*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_MAC_SA_MASK(x)			(x)
192*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_MAC_SA_MASK_M			GENMASK(5, 0)
193*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_MAC_DA_MASK(x)			((x) << 6)
194*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_MAC_DA_MASK_M			GENMASK(11, 6)
195*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_MAC_ETYPE_MASK			BIT(12)
196*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_VLAN_VLD_MASK			BIT(13)
197*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_QINQ_FOUND_MASK		BIT(14)
198*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_STAG_VLD_MASK			BIT(15)
199*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_QTAG_VLD_MASK			BIT(16)
200*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_VLAN_UP_MASK			BIT(17)
201*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_VLAN_ID_MASK			BIT(18)
202*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_SOURCE_PORT_MASK		BIT(19)
203*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_CTL_PACKET_MASK		BIT(20)
204*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_VLAN_UP_INNER_MASK		BIT(21)
205*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_VLAN_ID_INNER_MASK		BIT(22)
206*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_SCI_MASK			BIT(23)
207*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_AN_MASK(x)			((x) << 24)
208*4882a593Smuzhiyun #define MSCC_MS_SAM_MASK_TCI_MASK(x)			((x) << 26)
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* MACSEC_SAM_FLOW_CTRL_EGR */
211*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_FLOW_TYPE(x)		(x)
212*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_FLOW_TYPE_M		GENMASK(1, 0)
213*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_DEST_PORT(x)		((x) << 2)
214*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_DEST_PORT_M		GENMASK(3, 2)
215*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_RESV_4			BIT(4)
216*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_FLOW_CRYPT_AUTH		BIT(5)
217*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_DROP_ACTION(x)		((x) << 6)
218*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_DROP_ACTION_M		GENMASK(7, 6)
219*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_RESV_15_TO_8(x)		((x) << 8)
220*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_RESV_15_TO_8_M		GENMASK(15, 8)
221*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_PROTECT_FRAME		BIT(16)
222*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_REPLAY_PROTECT		BIT(16)
223*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_SA_IN_USE			BIT(17)
224*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_INCLUDE_SCI		BIT(18)
225*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_USE_ES			BIT(19)
226*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_USE_SCB			BIT(20)
227*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_VALIDATE_FRAMES(x)	((x) << 19)
228*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_TAG_BYPASS_SIZE(x)	((x) << 21)
229*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_TAG_BYPASS_SIZE_M		GENMASK(22, 21)
230*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_RESV_23			BIT(23)
231*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_CONFIDENTIALITY_OFFSET(x)	((x) << 24)
232*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_CONFIDENTIALITY_OFFSET_M	GENMASK(30, 24)
233*4882a593Smuzhiyun #define MSCC_MS_SAM_FLOW_CTRL_CONF_PROTECT		BIT(31)
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun /* MACSEC_SAM_CP_TAG */
236*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_MAP_TBL(x)			(x)
237*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_MAP_TBL_M			GENMASK(23, 0)
238*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_DEF_UP(x)			((x) << 24)
239*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_DEF_UP_M			GENMASK(26, 24)
240*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_STAG_UP_EN			BIT(27)
241*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_QTAG_UP_EN			BIT(28)
242*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_PARSE_QINQ			BIT(29)
243*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_PARSE_STAG			BIT(30)
244*4882a593Smuzhiyun #define MSCC_MS_SAM_CP_TAG_PARSE_QTAG			BIT(31)
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* MACSEC_SAM_NM_FLOW_NCP */
247*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_FLOW_TYPE(x)	(x)
248*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_DEST_PORT(x)	((x) << 2)
249*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_DROP_ACTION(x)	((x) << 6)
250*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_FLOW_TYPE(x)	((x) << 8)
251*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_DEST_PORT(x)	((x) << 10)
252*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_DROP_ACTION(x)	((x) << 14)
253*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_FLOW_TYPE(x)	((x) << 16)
254*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_DEST_PORT(x)	((x) << 18)
255*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_DROP_ACTION(x)	((x) << 22)
256*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_KAY_FLOW_TYPE(x)	((x) << 24)
257*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_KAY_DEST_PORT(x)	((x) << 26)
258*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_NCP_KAY_DROP_ACTION(x)	((x) << 30)
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun /* MACSEC_SAM_NM_FLOW_CP */
261*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_FLOW_TYPE(x)	(x)
262*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_DEST_PORT(x)	((x) << 2)
263*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_DROP_ACTION(x)	((x) << 6)
264*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_TAGGED_FLOW_TYPE(x)	((x) << 8)
265*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_TAGGED_DEST_PORT(x)	((x) << 10)
266*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_TAGGED_DROP_ACTION(x)	((x) << 14)
267*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_BADTAG_FLOW_TYPE(x)	((x) << 16)
268*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_BADTAG_DEST_PORT(x)	((x) << 18)
269*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_BADTAG_DROP_ACTION(x)	((x) << 22)
270*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_KAY_FLOW_TYPE(x)		((x) << 24)
271*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_KAY_DEST_PORT(x)		((x) << 26)
272*4882a593Smuzhiyun #define MSCC_MS_SAM_NM_FLOW_CP_KAY_DROP_ACTION(x)	((x) << 30)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /* MACSEC_MISC_CONTROL */
275*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_MC_LATENCY_FIX(x)		(x)
276*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_MC_LATENCY_FIX_M		GENMASK(5, 0)
277*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_STATIC_BYPASS		BIT(8)
278*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_NM_MACSEC_EN		BIT(9)
279*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_VALIDATE_FRAMES(x)		((x) << 10)
280*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_VALIDATE_FRAMES_M		GENMASK(11, 10)
281*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_XFORM_REC_SIZE(x)		((x) << 24)
282*4882a593Smuzhiyun #define MSCC_MS_MISC_CONTROL_XFORM_REC_SIZE_M		GENMASK(25, 24)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /* MACSEC_COUNT_CONTROL */
285*4882a593Smuzhiyun #define MSCC_MS_COUNT_CONTROL_RESET_ALL			BIT(0)
286*4882a593Smuzhiyun #define MSCC_MS_COUNT_CONTROL_DEBUG_ACCESS		BIT(1)
287*4882a593Smuzhiyun #define MSCC_MS_COUNT_CONTROL_SATURATE_CNTRS		BIT(2)
288*4882a593Smuzhiyun #define MSCC_MS_COUNT_CONTROL_AUTO_CNTR_RESET		BIT(3)
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /* MACSEC_PARAMS2_IG_CC_CONTROL */
291*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CC_CONTROL_NON_MATCH_CTRL_ACT	BIT(14)
292*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CC_CONTROL_NON_MATCH_ACT	BIT(15)
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /* MACSEC_PARAMS2_IG_CP_TAG */
295*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_MAP_TBL(x)		(x)
296*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_MAP_TBL_M		GENMASK(23, 0)
297*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_DEF_UP(x)		((x) << 24)
298*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_DEF_UP_M		GENMASK(26, 24)
299*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_STAG_UP_EN		BIT(27)
300*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_QTAG_UP_EN		BIT(28)
301*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_QINQ		BIT(29)
302*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_STAG		BIT(30)
303*4882a593Smuzhiyun #define MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_QTAG		BIT(31)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* MACSEC_VLAN_MTU_CHECK */
306*4882a593Smuzhiyun #define MSCC_MS_VLAN_MTU_CHECK_MTU_COMPARE(x)		(x)
307*4882a593Smuzhiyun #define MSCC_MS_VLAN_MTU_CHECK_MTU_COMPARE_M		GENMASK(14, 0)
308*4882a593Smuzhiyun #define MSCC_MS_VLAN_MTU_CHECK_MTU_COMP_DROP		BIT(15)
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /* MACSEC_NON_VLAN_MTU_CHECK */
311*4882a593Smuzhiyun #define MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMPARE(x)	(x)
312*4882a593Smuzhiyun #define MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMPARE_M	GENMASK(14, 0)
313*4882a593Smuzhiyun #define MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMP_DROP	BIT(15)
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /* MACSEC_PP_CTRL */
316*4882a593Smuzhiyun #define MSCC_MS_PP_CTRL_MACSEC_OCTET_INCR_MODE		BIT(0)
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* MACSEC_INTR_CTRL_STATUS */
319*4882a593Smuzhiyun #define MSCC_MS_INTR_CTRL_STATUS_INTR_CLR_STATUS(x)	(x)
320*4882a593Smuzhiyun #define MSCC_MS_INTR_CTRL_STATUS_INTR_CLR_STATUS_M	GENMASK(15, 0)
321*4882a593Smuzhiyun #define MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE(x)		((x) << 16)
322*4882a593Smuzhiyun #define MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE_M		GENMASK(31, 16)
323*4882a593Smuzhiyun #define MACSEC_INTR_CTRL_STATUS_ROLLOVER		BIT(5)
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #endif /* _MSCC_PHY_MACSEC_H_ */
326