xref: /OK3568_Linux_fs/kernel/drivers/net/phy/mscc/mscc_macsec.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Microsemi VSC85xx PHYs - MACsec support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Antoine Tenart
6*4882a593Smuzhiyun  * License: Dual MIT/GPL
7*4882a593Smuzhiyun  * Copyright (c) 2020 Microsemi Corporation
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/phy.h>
11*4882a593Smuzhiyun #include <dt-bindings/net/mscc-phy-vsc8531.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <crypto/aes.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <net/macsec.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "mscc.h"
18*4882a593Smuzhiyun #include "mscc_mac.h"
19*4882a593Smuzhiyun #include "mscc_macsec.h"
20*4882a593Smuzhiyun #include "mscc_fc_buffer.h"
21*4882a593Smuzhiyun 
vsc8584_macsec_phy_read(struct phy_device * phydev,enum macsec_bank bank,u32 reg)22*4882a593Smuzhiyun static u32 vsc8584_macsec_phy_read(struct phy_device *phydev,
23*4882a593Smuzhiyun 				   enum macsec_bank bank, u32 reg)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	u32 val, val_l = 0, val_h = 0;
26*4882a593Smuzhiyun 	unsigned long deadline;
27*4882a593Smuzhiyun 	int rc;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun 	rc = phy_select_page(phydev, MSCC_PHY_PAGE_MACSEC);
30*4882a593Smuzhiyun 	if (rc < 0)
31*4882a593Smuzhiyun 		goto failed;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	__phy_write(phydev, MSCC_EXT_PAGE_MACSEC_20,
34*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_20_TARGET(bank >> 2));
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (bank >> 2 == 0x1)
37*4882a593Smuzhiyun 		/* non-MACsec access */
38*4882a593Smuzhiyun 		bank &= 0x3;
39*4882a593Smuzhiyun 	else
40*4882a593Smuzhiyun 		bank = 0;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	__phy_write(phydev, MSCC_EXT_PAGE_MACSEC_19,
43*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_19_CMD | MSCC_PHY_MACSEC_19_READ |
44*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_19_REG_ADDR(reg) |
45*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_19_TARGET(bank));
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
48*4882a593Smuzhiyun 	do {
49*4882a593Smuzhiyun 		val = __phy_read(phydev, MSCC_EXT_PAGE_MACSEC_19);
50*4882a593Smuzhiyun 	} while (time_before(jiffies, deadline) && !(val & MSCC_PHY_MACSEC_19_CMD));
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	val_l = __phy_read(phydev, MSCC_EXT_PAGE_MACSEC_17);
53*4882a593Smuzhiyun 	val_h = __phy_read(phydev, MSCC_EXT_PAGE_MACSEC_18);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun failed:
56*4882a593Smuzhiyun 	phy_restore_page(phydev, rc, rc);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	return (val_h << 16) | val_l;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
vsc8584_macsec_phy_write(struct phy_device * phydev,enum macsec_bank bank,u32 reg,u32 val)61*4882a593Smuzhiyun static void vsc8584_macsec_phy_write(struct phy_device *phydev,
62*4882a593Smuzhiyun 				     enum macsec_bank bank, u32 reg, u32 val)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	unsigned long deadline;
65*4882a593Smuzhiyun 	int rc;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	rc = phy_select_page(phydev, MSCC_PHY_PAGE_MACSEC);
68*4882a593Smuzhiyun 	if (rc < 0)
69*4882a593Smuzhiyun 		goto failed;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	__phy_write(phydev, MSCC_EXT_PAGE_MACSEC_20,
72*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_20_TARGET(bank >> 2));
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if ((bank >> 2 == 0x1) || (bank >> 2 == 0x3))
75*4882a593Smuzhiyun 		bank &= 0x3;
76*4882a593Smuzhiyun 	else
77*4882a593Smuzhiyun 		/* MACsec access */
78*4882a593Smuzhiyun 		bank = 0;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	__phy_write(phydev, MSCC_EXT_PAGE_MACSEC_17, (u16)val);
81*4882a593Smuzhiyun 	__phy_write(phydev, MSCC_EXT_PAGE_MACSEC_18, (u16)(val >> 16));
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	__phy_write(phydev, MSCC_EXT_PAGE_MACSEC_19,
84*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_19_CMD | MSCC_PHY_MACSEC_19_REG_ADDR(reg) |
85*4882a593Smuzhiyun 		    MSCC_PHY_MACSEC_19_TARGET(bank));
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	deadline = jiffies + msecs_to_jiffies(PROC_CMD_NCOMPLETED_TIMEOUT_MS);
88*4882a593Smuzhiyun 	do {
89*4882a593Smuzhiyun 		val = __phy_read(phydev, MSCC_EXT_PAGE_MACSEC_19);
90*4882a593Smuzhiyun 	} while (time_before(jiffies, deadline) && !(val & MSCC_PHY_MACSEC_19_CMD));
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun failed:
93*4882a593Smuzhiyun 	phy_restore_page(phydev, rc, rc);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
vsc8584_macsec_classification(struct phy_device * phydev,enum macsec_bank bank)96*4882a593Smuzhiyun static void vsc8584_macsec_classification(struct phy_device *phydev,
97*4882a593Smuzhiyun 					  enum macsec_bank bank)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	/* enable VLAN tag parsing */
100*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_CP_TAG,
101*4882a593Smuzhiyun 				 MSCC_MS_SAM_CP_TAG_PARSE_STAG |
102*4882a593Smuzhiyun 				 MSCC_MS_SAM_CP_TAG_PARSE_QTAG |
103*4882a593Smuzhiyun 				 MSCC_MS_SAM_CP_TAG_PARSE_QINQ);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
vsc8584_macsec_flow_default_action(struct phy_device * phydev,enum macsec_bank bank,bool block)106*4882a593Smuzhiyun static void vsc8584_macsec_flow_default_action(struct phy_device *phydev,
107*4882a593Smuzhiyun 					       enum macsec_bank bank,
108*4882a593Smuzhiyun 					       bool block)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u32 port = (bank == MACSEC_INGR) ?
111*4882a593Smuzhiyun 		    MSCC_MS_PORT_UNCONTROLLED : MSCC_MS_PORT_COMMON;
112*4882a593Smuzhiyun 	u32 action = MSCC_MS_FLOW_BYPASS;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (block)
115*4882a593Smuzhiyun 		action = MSCC_MS_FLOW_DROP;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_NM_FLOW_NCP,
118*4882a593Smuzhiyun 				 /* MACsec untagged */
119*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_FLOW_TYPE(action) |
120*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_DROP_ACTION(MSCC_MS_ACTION_DROP) |
121*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_DEST_PORT(port) |
122*4882a593Smuzhiyun 				 /* MACsec tagged */
123*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_FLOW_TYPE(action) |
124*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_DROP_ACTION(MSCC_MS_ACTION_DROP) |
125*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_DEST_PORT(port) |
126*4882a593Smuzhiyun 				 /* Bad tag */
127*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_FLOW_TYPE(action) |
128*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_DROP_ACTION(MSCC_MS_ACTION_DROP) |
129*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_DEST_PORT(port) |
130*4882a593Smuzhiyun 				 /* Kay tag */
131*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_KAY_FLOW_TYPE(action) |
132*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_KAY_DROP_ACTION(MSCC_MS_ACTION_DROP) |
133*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_KAY_DEST_PORT(port));
134*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_NM_FLOW_CP,
135*4882a593Smuzhiyun 				 /* MACsec untagged */
136*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_FLOW_TYPE(action) |
137*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_DROP_ACTION(MSCC_MS_ACTION_DROP) |
138*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_DEST_PORT(port) |
139*4882a593Smuzhiyun 				 /* MACsec tagged */
140*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_FLOW_TYPE(action) |
141*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_TAGGED_DROP_ACTION(MSCC_MS_ACTION_DROP) |
142*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_TAGGED_DEST_PORT(port) |
143*4882a593Smuzhiyun 				 /* Bad tag */
144*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_FLOW_TYPE(action) |
145*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_BADTAG_DROP_ACTION(MSCC_MS_ACTION_DROP) |
146*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_BADTAG_DEST_PORT(port) |
147*4882a593Smuzhiyun 				 /* Kay tag */
148*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_NCP_KAY_FLOW_TYPE(action) |
149*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_KAY_DROP_ACTION(MSCC_MS_ACTION_DROP) |
150*4882a593Smuzhiyun 				 MSCC_MS_SAM_NM_FLOW_CP_KAY_DEST_PORT(port));
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
vsc8584_macsec_integrity_checks(struct phy_device * phydev,enum macsec_bank bank)153*4882a593Smuzhiyun static void vsc8584_macsec_integrity_checks(struct phy_device *phydev,
154*4882a593Smuzhiyun 					    enum macsec_bank bank)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	u32 val;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	if (bank != MACSEC_INGR)
159*4882a593Smuzhiyun 		return;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Set default rules to pass unmatched frames */
162*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank,
163*4882a593Smuzhiyun 				      MSCC_MS_PARAMS2_IG_CC_CONTROL);
164*4882a593Smuzhiyun 	val |= MSCC_MS_PARAMS2_IG_CC_CONTROL_NON_MATCH_CTRL_ACT |
165*4882a593Smuzhiyun 	       MSCC_MS_PARAMS2_IG_CC_CONTROL_NON_MATCH_ACT;
166*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_PARAMS2_IG_CC_CONTROL,
167*4882a593Smuzhiyun 				 val);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_PARAMS2_IG_CP_TAG,
170*4882a593Smuzhiyun 				 MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_STAG |
171*4882a593Smuzhiyun 				 MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_QTAG |
172*4882a593Smuzhiyun 				 MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_QINQ);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
vsc8584_macsec_block_init(struct phy_device * phydev,enum macsec_bank bank)175*4882a593Smuzhiyun static void vsc8584_macsec_block_init(struct phy_device *phydev,
176*4882a593Smuzhiyun 				      enum macsec_bank bank)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	u32 val;
179*4882a593Smuzhiyun 	int i;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_ENA_CFG,
182*4882a593Smuzhiyun 				 MSCC_MS_ENA_CFG_SW_RST |
183*4882a593Smuzhiyun 				 MSCC_MS_ENA_CFG_MACSEC_BYPASS_ENA);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Set the MACsec block out of s/w reset and enable clocks */
186*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_ENA_CFG,
187*4882a593Smuzhiyun 				 MSCC_MS_ENA_CFG_CLK_ENA);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_STATUS_CONTEXT_CTRL,
190*4882a593Smuzhiyun 				 bank == MACSEC_INGR ? 0xe5880214 : 0xe5880218);
191*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_MISC_CONTROL,
192*4882a593Smuzhiyun 				 MSCC_MS_MISC_CONTROL_MC_LATENCY_FIX(bank == MACSEC_INGR ? 57 : 40) |
193*4882a593Smuzhiyun 				 MSCC_MS_MISC_CONTROL_XFORM_REC_SIZE(bank == MACSEC_INGR ? 1 : 2));
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Clear the counters */
196*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MS_COUNT_CONTROL);
197*4882a593Smuzhiyun 	val |= MSCC_MS_COUNT_CONTROL_AUTO_CNTR_RESET;
198*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_COUNT_CONTROL, val);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Enable octet increment mode */
201*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_PP_CTRL,
202*4882a593Smuzhiyun 				 MSCC_MS_PP_CTRL_MACSEC_OCTET_INCR_MODE);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_BLOCK_CTX_UPDATE, 0x3);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MS_COUNT_CONTROL);
207*4882a593Smuzhiyun 	val |= MSCC_MS_COUNT_CONTROL_RESET_ALL;
208*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_COUNT_CONTROL, val);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* Set the MTU */
211*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_NON_VLAN_MTU_CHECK,
212*4882a593Smuzhiyun 				 MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMPARE(32761) |
213*4882a593Smuzhiyun 				 MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMP_DROP);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
216*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_VLAN_MTU_CHECK(i),
217*4882a593Smuzhiyun 					 MSCC_MS_VLAN_MTU_CHECK_MTU_COMPARE(32761) |
218*4882a593Smuzhiyun 					 MSCC_MS_VLAN_MTU_CHECK_MTU_COMP_DROP);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	if (bank == MACSEC_EGR) {
221*4882a593Smuzhiyun 		val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MS_INTR_CTRL_STATUS);
222*4882a593Smuzhiyun 		val &= ~MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE_M;
223*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_INTR_CTRL_STATUS, val);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_FC_CFG,
226*4882a593Smuzhiyun 					 MSCC_MS_FC_CFG_FCBUF_ENA |
227*4882a593Smuzhiyun 					 MSCC_MS_FC_CFG_LOW_THRESH(0x1) |
228*4882a593Smuzhiyun 					 MSCC_MS_FC_CFG_HIGH_THRESH(0x4) |
229*4882a593Smuzhiyun 					 MSCC_MS_FC_CFG_LOW_BYTES_VAL(0x4) |
230*4882a593Smuzhiyun 					 MSCC_MS_FC_CFG_HIGH_BYTES_VAL(0x6));
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	vsc8584_macsec_classification(phydev, bank);
234*4882a593Smuzhiyun 	vsc8584_macsec_flow_default_action(phydev, bank, false);
235*4882a593Smuzhiyun 	vsc8584_macsec_integrity_checks(phydev, bank);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	/* Enable the MACsec block */
238*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_ENA_CFG,
239*4882a593Smuzhiyun 				 MSCC_MS_ENA_CFG_CLK_ENA |
240*4882a593Smuzhiyun 				 MSCC_MS_ENA_CFG_MACSEC_ENA |
241*4882a593Smuzhiyun 				 MSCC_MS_ENA_CFG_MACSEC_SPEED_MODE(0x5));
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
vsc8584_macsec_mac_init(struct phy_device * phydev,enum macsec_bank bank)244*4882a593Smuzhiyun static void vsc8584_macsec_mac_init(struct phy_device *phydev,
245*4882a593Smuzhiyun 				    enum macsec_bank bank)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	u32 val;
248*4882a593Smuzhiyun 	int i;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* Clear host & line stats */
251*4882a593Smuzhiyun 	for (i = 0; i < 36; i++)
252*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, 0x1c + i, 0);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank,
255*4882a593Smuzhiyun 				      MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL);
256*4882a593Smuzhiyun 	val &= ~MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL_PAUSE_MODE_M;
257*4882a593Smuzhiyun 	val |= MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL_PAUSE_MODE(2) |
258*4882a593Smuzhiyun 	       MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL_PAUSE_VALUE(0xffff);
259*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank,
260*4882a593Smuzhiyun 				 MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL, val);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank,
263*4882a593Smuzhiyun 				      MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL_2);
264*4882a593Smuzhiyun 	val |= 0xffff;
265*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank,
266*4882a593Smuzhiyun 				 MSCC_MAC_PAUSE_CFG_TX_FRAME_CTRL_2, val);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank,
269*4882a593Smuzhiyun 				      MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL);
270*4882a593Smuzhiyun 	if (bank == HOST_MAC)
271*4882a593Smuzhiyun 		val |= MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL_PAUSE_TIMER_ENA |
272*4882a593Smuzhiyun 		       MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL_PAUSE_FRAME_DROP_ENA;
273*4882a593Smuzhiyun 	else
274*4882a593Smuzhiyun 		val |= MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL_PAUSE_REACT_ENA |
275*4882a593Smuzhiyun 		       MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL_PAUSE_FRAME_DROP_ENA |
276*4882a593Smuzhiyun 		       MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL_PAUSE_MODE |
277*4882a593Smuzhiyun 		       MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL_EARLY_PAUSE_DETECT_ENA;
278*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank,
279*4882a593Smuzhiyun 				 MSCC_MAC_PAUSE_CFG_RX_FRAME_CTRL, val);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MAC_CFG_PKTINF_CFG,
282*4882a593Smuzhiyun 				 MSCC_MAC_CFG_PKTINF_CFG_STRIP_FCS_ENA |
283*4882a593Smuzhiyun 				 MSCC_MAC_CFG_PKTINF_CFG_INSERT_FCS_ENA |
284*4882a593Smuzhiyun 				 MSCC_MAC_CFG_PKTINF_CFG_LPI_RELAY_ENA |
285*4882a593Smuzhiyun 				 MSCC_MAC_CFG_PKTINF_CFG_STRIP_PREAMBLE_ENA |
286*4882a593Smuzhiyun 				 MSCC_MAC_CFG_PKTINF_CFG_INSERT_PREAMBLE_ENA |
287*4882a593Smuzhiyun 				 (bank == HOST_MAC ?
288*4882a593Smuzhiyun 				  MSCC_MAC_CFG_PKTINF_CFG_ENABLE_TX_PADDING : 0) |
289*4882a593Smuzhiyun 				 (IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING) ?
290*4882a593Smuzhiyun 				  MSCC_MAC_CFG_PKTINF_CFG_MACSEC_BYPASS_NUM_PTP_STALL_CLKS(0x8) : 0));
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MAC_CFG_MODE_CFG);
293*4882a593Smuzhiyun 	val &= ~MSCC_MAC_CFG_MODE_CFG_DISABLE_DIC;
294*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MAC_CFG_MODE_CFG, val);
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MAC_CFG_MAXLEN_CFG);
297*4882a593Smuzhiyun 	val &= ~MSCC_MAC_CFG_MAXLEN_CFG_MAX_LEN_M;
298*4882a593Smuzhiyun 	val |= MSCC_MAC_CFG_MAXLEN_CFG_MAX_LEN(10240);
299*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MAC_CFG_MAXLEN_CFG, val);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MAC_CFG_ADV_CHK_CFG,
302*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ADV_CHK_CFG_SFD_CHK_ENA |
303*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ADV_CHK_CFG_PRM_CHK_ENA |
304*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ADV_CHK_CFG_OOR_ERR_ENA |
305*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ADV_CHK_CFG_INR_ERR_ENA);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MAC_CFG_LFS_CFG);
308*4882a593Smuzhiyun 	val &= ~MSCC_MAC_CFG_LFS_CFG_LFS_MODE_ENA;
309*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MAC_CFG_LFS_CFG, val);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MAC_CFG_ENA_CFG,
312*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ENA_CFG_RX_CLK_ENA |
313*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ENA_CFG_TX_CLK_ENA |
314*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ENA_CFG_RX_ENA |
315*4882a593Smuzhiyun 				 MSCC_MAC_CFG_ENA_CFG_TX_ENA);
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /* Must be called with mdio_lock taken */
__vsc8584_macsec_init(struct phy_device * phydev)319*4882a593Smuzhiyun static int __vsc8584_macsec_init(struct phy_device *phydev)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct vsc8531_private *priv = phydev->priv;
322*4882a593Smuzhiyun 	enum macsec_bank proc_bank;
323*4882a593Smuzhiyun 	u32 val;
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	vsc8584_macsec_block_init(phydev, MACSEC_INGR);
326*4882a593Smuzhiyun 	vsc8584_macsec_block_init(phydev, MACSEC_EGR);
327*4882a593Smuzhiyun 	vsc8584_macsec_mac_init(phydev, HOST_MAC);
328*4882a593Smuzhiyun 	vsc8584_macsec_mac_init(phydev, LINE_MAC);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, FC_BUFFER,
331*4882a593Smuzhiyun 				 MSCC_FCBUF_FC_READ_THRESH_CFG,
332*4882a593Smuzhiyun 				 MSCC_FCBUF_FC_READ_THRESH_CFG_TX_THRESH(4) |
333*4882a593Smuzhiyun 				 MSCC_FCBUF_FC_READ_THRESH_CFG_RX_THRESH(5));
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, FC_BUFFER, MSCC_FCBUF_MODE_CFG);
336*4882a593Smuzhiyun 	val |= MSCC_FCBUF_MODE_CFG_PAUSE_GEN_ENA |
337*4882a593Smuzhiyun 	       MSCC_FCBUF_MODE_CFG_RX_PPM_RATE_ADAPT_ENA |
338*4882a593Smuzhiyun 	       MSCC_FCBUF_MODE_CFG_TX_PPM_RATE_ADAPT_ENA;
339*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, FC_BUFFER, MSCC_FCBUF_MODE_CFG, val);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, FC_BUFFER, MSCC_FCBUF_PPM_RATE_ADAPT_THRESH_CFG,
342*4882a593Smuzhiyun 				 MSCC_FCBUF_PPM_RATE_ADAPT_THRESH_CFG_TX_THRESH(8) |
343*4882a593Smuzhiyun 				 MSCC_FCBUF_PPM_RATE_ADAPT_THRESH_CFG_TX_OFFSET(9));
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, FC_BUFFER,
346*4882a593Smuzhiyun 				      MSCC_FCBUF_TX_DATA_QUEUE_CFG);
347*4882a593Smuzhiyun 	val &= ~(MSCC_FCBUF_TX_DATA_QUEUE_CFG_START_M |
348*4882a593Smuzhiyun 		 MSCC_FCBUF_TX_DATA_QUEUE_CFG_END_M);
349*4882a593Smuzhiyun 	val |= MSCC_FCBUF_TX_DATA_QUEUE_CFG_START(0) |
350*4882a593Smuzhiyun 		MSCC_FCBUF_TX_DATA_QUEUE_CFG_END(5119);
351*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, FC_BUFFER,
352*4882a593Smuzhiyun 				 MSCC_FCBUF_TX_DATA_QUEUE_CFG, val);
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, FC_BUFFER, MSCC_FCBUF_ENA_CFG);
355*4882a593Smuzhiyun 	val |= MSCC_FCBUF_ENA_CFG_TX_ENA | MSCC_FCBUF_ENA_CFG_RX_ENA;
356*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, FC_BUFFER, MSCC_FCBUF_ENA_CFG, val);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	proc_bank = (priv->addr < 2) ? PROC_0 : PROC_2;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, proc_bank,
361*4882a593Smuzhiyun 				      MSCC_PROC_IP_1588_TOP_CFG_STAT_MODE_CTL);
362*4882a593Smuzhiyun 	val &= ~MSCC_PROC_IP_1588_TOP_CFG_STAT_MODE_CTL_PROTOCOL_MODE_M;
363*4882a593Smuzhiyun 	val |= MSCC_PROC_IP_1588_TOP_CFG_STAT_MODE_CTL_PROTOCOL_MODE(4);
364*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, proc_bank,
365*4882a593Smuzhiyun 				 MSCC_PROC_IP_1588_TOP_CFG_STAT_MODE_CTL, val);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
vsc8584_macsec_flow(struct phy_device * phydev,struct macsec_flow * flow)370*4882a593Smuzhiyun static void vsc8584_macsec_flow(struct phy_device *phydev,
371*4882a593Smuzhiyun 				struct macsec_flow *flow)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	struct vsc8531_private *priv = phydev->priv;
374*4882a593Smuzhiyun 	enum macsec_bank bank = flow->bank;
375*4882a593Smuzhiyun 	u32 val, match = 0, mask = 0, action = 0, idx = flow->index;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (flow->match.tagged)
378*4882a593Smuzhiyun 		match |= MSCC_MS_SAM_MISC_MATCH_TAGGED;
379*4882a593Smuzhiyun 	if (flow->match.untagged)
380*4882a593Smuzhiyun 		match |= MSCC_MS_SAM_MISC_MATCH_UNTAGGED;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if (bank == MACSEC_INGR && flow->assoc_num >= 0) {
383*4882a593Smuzhiyun 		match |= MSCC_MS_SAM_MISC_MATCH_AN(flow->assoc_num);
384*4882a593Smuzhiyun 		mask |= MSCC_MS_SAM_MASK_AN_MASK(0x3);
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if (bank == MACSEC_INGR && flow->match.sci && flow->rx_sa->sc->sci) {
388*4882a593Smuzhiyun 		u64 sci = (__force u64)flow->rx_sa->sc->sci;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		match |= MSCC_MS_SAM_MISC_MATCH_TCI(BIT(3));
391*4882a593Smuzhiyun 		mask |= MSCC_MS_SAM_MASK_TCI_MASK(BIT(3)) |
392*4882a593Smuzhiyun 			MSCC_MS_SAM_MASK_SCI_MASK;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_MATCH_SCI_LO(idx),
395*4882a593Smuzhiyun 					 lower_32_bits(sci));
396*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_MATCH_SCI_HI(idx),
397*4882a593Smuzhiyun 					 upper_32_bits(sci));
398*4882a593Smuzhiyun 	}
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (flow->match.etype) {
401*4882a593Smuzhiyun 		mask |= MSCC_MS_SAM_MASK_MAC_ETYPE_MASK;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_MAC_SA_MATCH_HI(idx),
404*4882a593Smuzhiyun 					 MSCC_MS_SAM_MAC_SA_MATCH_HI_ETYPE((__force u32)htons(flow->etype)));
405*4882a593Smuzhiyun 	}
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	match |= MSCC_MS_SAM_MISC_MATCH_PRIORITY(flow->priority);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_MISC_MATCH(idx), match);
410*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_MASK(idx), mask);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/* Action for matching packets */
413*4882a593Smuzhiyun 	if (flow->action.drop)
414*4882a593Smuzhiyun 		action = MSCC_MS_FLOW_DROP;
415*4882a593Smuzhiyun 	else if (flow->action.bypass || flow->port == MSCC_MS_PORT_UNCONTROLLED)
416*4882a593Smuzhiyun 		action = MSCC_MS_FLOW_BYPASS;
417*4882a593Smuzhiyun 	else
418*4882a593Smuzhiyun 		action = (bank == MACSEC_INGR) ?
419*4882a593Smuzhiyun 			 MSCC_MS_FLOW_INGRESS : MSCC_MS_FLOW_EGRESS;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	val = MSCC_MS_SAM_FLOW_CTRL_FLOW_TYPE(action) |
422*4882a593Smuzhiyun 	      MSCC_MS_SAM_FLOW_CTRL_DROP_ACTION(MSCC_MS_ACTION_DROP) |
423*4882a593Smuzhiyun 	      MSCC_MS_SAM_FLOW_CTRL_DEST_PORT(flow->port);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	if (action == MSCC_MS_FLOW_BYPASS)
426*4882a593Smuzhiyun 		goto write_ctrl;
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	if (bank == MACSEC_INGR) {
429*4882a593Smuzhiyun 		if (priv->secy->replay_protect)
430*4882a593Smuzhiyun 			val |= MSCC_MS_SAM_FLOW_CTRL_REPLAY_PROTECT;
431*4882a593Smuzhiyun 		if (priv->secy->validate_frames == MACSEC_VALIDATE_STRICT)
432*4882a593Smuzhiyun 			val |= MSCC_MS_SAM_FLOW_CTRL_VALIDATE_FRAMES(MSCC_MS_VALIDATE_STRICT);
433*4882a593Smuzhiyun 		else if (priv->secy->validate_frames == MACSEC_VALIDATE_CHECK)
434*4882a593Smuzhiyun 			val |= MSCC_MS_SAM_FLOW_CTRL_VALIDATE_FRAMES(MSCC_MS_VALIDATE_CHECK);
435*4882a593Smuzhiyun 	} else if (bank == MACSEC_EGR) {
436*4882a593Smuzhiyun 		if (priv->secy->protect_frames)
437*4882a593Smuzhiyun 			val |= MSCC_MS_SAM_FLOW_CTRL_PROTECT_FRAME;
438*4882a593Smuzhiyun 		if (priv->secy->tx_sc.encrypt)
439*4882a593Smuzhiyun 			val |= MSCC_MS_SAM_FLOW_CTRL_CONF_PROTECT;
440*4882a593Smuzhiyun 		if (priv->secy->tx_sc.send_sci)
441*4882a593Smuzhiyun 			val |= MSCC_MS_SAM_FLOW_CTRL_INCLUDE_SCI;
442*4882a593Smuzhiyun 	}
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun write_ctrl:
445*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_FLOW_CTRL(idx), val);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
vsc8584_macsec_find_flow(struct macsec_context * ctx,enum macsec_bank bank)448*4882a593Smuzhiyun static struct macsec_flow *vsc8584_macsec_find_flow(struct macsec_context *ctx,
449*4882a593Smuzhiyun 						    enum macsec_bank bank)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun 	struct vsc8531_private *priv = ctx->phydev->priv;
452*4882a593Smuzhiyun 	struct macsec_flow *pos, *tmp;
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	list_for_each_entry_safe(pos, tmp, &priv->macsec_flows, list)
455*4882a593Smuzhiyun 		if (pos->assoc_num == ctx->sa.assoc_num && pos->bank == bank)
456*4882a593Smuzhiyun 			return pos;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	return ERR_PTR(-ENOENT);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
vsc8584_macsec_flow_enable(struct phy_device * phydev,struct macsec_flow * flow)461*4882a593Smuzhiyun static void vsc8584_macsec_flow_enable(struct phy_device *phydev,
462*4882a593Smuzhiyun 				       struct macsec_flow *flow)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	enum macsec_bank bank = flow->bank;
465*4882a593Smuzhiyun 	u32 val, idx = flow->index;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	if ((flow->bank == MACSEC_INGR && flow->rx_sa && !flow->rx_sa->active) ||
468*4882a593Smuzhiyun 	    (flow->bank == MACSEC_EGR && flow->tx_sa && !flow->tx_sa->active))
469*4882a593Smuzhiyun 		return;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	/* Enable */
472*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_ENTRY_SET1, BIT(idx));
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/* Set in-use */
475*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MS_SAM_FLOW_CTRL(idx));
476*4882a593Smuzhiyun 	val |= MSCC_MS_SAM_FLOW_CTRL_SA_IN_USE;
477*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_FLOW_CTRL(idx), val);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
vsc8584_macsec_flow_disable(struct phy_device * phydev,struct macsec_flow * flow)480*4882a593Smuzhiyun static void vsc8584_macsec_flow_disable(struct phy_device *phydev,
481*4882a593Smuzhiyun 					struct macsec_flow *flow)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	enum macsec_bank bank = flow->bank;
484*4882a593Smuzhiyun 	u32 val, idx = flow->index;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	/* Disable */
487*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_ENTRY_CLEAR1, BIT(idx));
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	/* Clear in-use */
490*4882a593Smuzhiyun 	val = vsc8584_macsec_phy_read(phydev, bank, MSCC_MS_SAM_FLOW_CTRL(idx));
491*4882a593Smuzhiyun 	val &= ~MSCC_MS_SAM_FLOW_CTRL_SA_IN_USE;
492*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_SAM_FLOW_CTRL(idx), val);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
vsc8584_macsec_flow_context_id(struct macsec_flow * flow)495*4882a593Smuzhiyun static u32 vsc8584_macsec_flow_context_id(struct macsec_flow *flow)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	if (flow->bank == MACSEC_INGR)
498*4882a593Smuzhiyun 		return flow->index + MSCC_MS_MAX_FLOWS;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	return flow->index;
501*4882a593Smuzhiyun }
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun /* Derive the AES key to get a key for the hash autentication */
vsc8584_macsec_derive_key(const u8 key[MACSEC_MAX_KEY_LEN],u16 key_len,u8 hkey[16])504*4882a593Smuzhiyun static int vsc8584_macsec_derive_key(const u8 key[MACSEC_MAX_KEY_LEN],
505*4882a593Smuzhiyun 				     u16 key_len, u8 hkey[16])
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun 	const u8 input[AES_BLOCK_SIZE] = {0};
508*4882a593Smuzhiyun 	struct crypto_aes_ctx ctx;
509*4882a593Smuzhiyun 	int ret;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	ret = aes_expandkey(&ctx, key, key_len);
512*4882a593Smuzhiyun 	if (ret)
513*4882a593Smuzhiyun 		return ret;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	aes_encrypt(&ctx, hkey, input);
516*4882a593Smuzhiyun 	memzero_explicit(&ctx, sizeof(ctx));
517*4882a593Smuzhiyun 	return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
vsc8584_macsec_transformation(struct phy_device * phydev,struct macsec_flow * flow)520*4882a593Smuzhiyun static int vsc8584_macsec_transformation(struct phy_device *phydev,
521*4882a593Smuzhiyun 					 struct macsec_flow *flow)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct vsc8531_private *priv = phydev->priv;
524*4882a593Smuzhiyun 	enum macsec_bank bank = flow->bank;
525*4882a593Smuzhiyun 	int i, ret, index = flow->index;
526*4882a593Smuzhiyun 	u32 rec = 0, control = 0;
527*4882a593Smuzhiyun 	u8 hkey[16];
528*4882a593Smuzhiyun 	u64 sci;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	ret = vsc8584_macsec_derive_key(flow->key, priv->secy->key_len, hkey);
531*4882a593Smuzhiyun 	if (ret)
532*4882a593Smuzhiyun 		return ret;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	switch (priv->secy->key_len) {
535*4882a593Smuzhiyun 	case 16:
536*4882a593Smuzhiyun 		control |= CONTROL_CRYPTO_ALG(CTRYPTO_ALG_AES_CTR_128);
537*4882a593Smuzhiyun 		break;
538*4882a593Smuzhiyun 	case 32:
539*4882a593Smuzhiyun 		control |= CONTROL_CRYPTO_ALG(CTRYPTO_ALG_AES_CTR_256);
540*4882a593Smuzhiyun 		break;
541*4882a593Smuzhiyun 	default:
542*4882a593Smuzhiyun 		return -EINVAL;
543*4882a593Smuzhiyun 	}
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	control |= (bank == MACSEC_EGR) ?
546*4882a593Smuzhiyun 		   (CONTROL_TYPE_EGRESS | CONTROL_AN(priv->secy->tx_sc.encoding_sa)) :
547*4882a593Smuzhiyun 		   (CONTROL_TYPE_INGRESS | CONTROL_SEQ_MASK);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	control |= CONTROL_UPDATE_SEQ | CONTROL_ENCRYPT_AUTH | CONTROL_KEY_IN_CTX |
550*4882a593Smuzhiyun 		   CONTROL_IV0 | CONTROL_IV1 | CONTROL_IV_IN_SEQ |
551*4882a593Smuzhiyun 		   CONTROL_DIGEST_TYPE(0x2) | CONTROL_SEQ_TYPE(0x1) |
552*4882a593Smuzhiyun 		   CONTROL_AUTH_ALG(AUTH_ALG_AES_GHAS) | CONTROL_CONTEXT_ID;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	/* Set the control word */
555*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_XFORM_REC(index, rec++),
556*4882a593Smuzhiyun 				 control);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* Set the context ID. Must be unique. */
559*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_XFORM_REC(index, rec++),
560*4882a593Smuzhiyun 				 vsc8584_macsec_flow_context_id(flow));
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	/* Set the encryption/decryption key */
563*4882a593Smuzhiyun 	for (i = 0; i < priv->secy->key_len / sizeof(u32); i++)
564*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank,
565*4882a593Smuzhiyun 					 MSCC_MS_XFORM_REC(index, rec++),
566*4882a593Smuzhiyun 					 ((u32 *)flow->key)[i]);
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	/* Set the authentication key */
569*4882a593Smuzhiyun 	for (i = 0; i < 4; i++)
570*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank,
571*4882a593Smuzhiyun 					 MSCC_MS_XFORM_REC(index, rec++),
572*4882a593Smuzhiyun 					 ((u32 *)hkey)[i]);
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	/* Initial sequence number */
575*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_XFORM_REC(index, rec++),
576*4882a593Smuzhiyun 				 bank == MACSEC_INGR ?
577*4882a593Smuzhiyun 				 flow->rx_sa->next_pn : flow->tx_sa->next_pn);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (bank == MACSEC_INGR)
580*4882a593Smuzhiyun 		/* Set the mask (replay window size) */
581*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank,
582*4882a593Smuzhiyun 					 MSCC_MS_XFORM_REC(index, rec++),
583*4882a593Smuzhiyun 					 priv->secy->replay_window);
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* Set the input vectors */
586*4882a593Smuzhiyun 	sci = (__force u64)(bank == MACSEC_INGR ? flow->rx_sa->sc->sci : priv->secy->sci);
587*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_XFORM_REC(index, rec++),
588*4882a593Smuzhiyun 				 lower_32_bits(sci));
589*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_XFORM_REC(index, rec++),
590*4882a593Smuzhiyun 				 upper_32_bits(sci));
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	while (rec < 20)
593*4882a593Smuzhiyun 		vsc8584_macsec_phy_write(phydev, bank, MSCC_MS_XFORM_REC(index, rec++),
594*4882a593Smuzhiyun 					 0);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	flow->has_transformation = true;
597*4882a593Smuzhiyun 	return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
vsc8584_macsec_alloc_flow(struct vsc8531_private * priv,enum macsec_bank bank)600*4882a593Smuzhiyun static struct macsec_flow *vsc8584_macsec_alloc_flow(struct vsc8531_private *priv,
601*4882a593Smuzhiyun 						     enum macsec_bank bank)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun 	unsigned long *bitmap = bank == MACSEC_INGR ?
604*4882a593Smuzhiyun 				&priv->ingr_flows : &priv->egr_flows;
605*4882a593Smuzhiyun 	struct macsec_flow *flow;
606*4882a593Smuzhiyun 	int index;
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun 	index = find_first_zero_bit(bitmap, MSCC_MS_MAX_FLOWS);
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (index == MSCC_MS_MAX_FLOWS)
611*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	flow = kzalloc(sizeof(*flow), GFP_KERNEL);
614*4882a593Smuzhiyun 	if (!flow)
615*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	set_bit(index, bitmap);
618*4882a593Smuzhiyun 	flow->index = index;
619*4882a593Smuzhiyun 	flow->bank = bank;
620*4882a593Smuzhiyun 	flow->priority = 8;
621*4882a593Smuzhiyun 	flow->assoc_num = -1;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	list_add_tail(&flow->list, &priv->macsec_flows);
624*4882a593Smuzhiyun 	return flow;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
vsc8584_macsec_free_flow(struct vsc8531_private * priv,struct macsec_flow * flow)627*4882a593Smuzhiyun static void vsc8584_macsec_free_flow(struct vsc8531_private *priv,
628*4882a593Smuzhiyun 				     struct macsec_flow *flow)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	unsigned long *bitmap = flow->bank == MACSEC_INGR ?
631*4882a593Smuzhiyun 				&priv->ingr_flows : &priv->egr_flows;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	list_del(&flow->list);
634*4882a593Smuzhiyun 	clear_bit(flow->index, bitmap);
635*4882a593Smuzhiyun 	memzero_explicit(flow->key, sizeof(flow->key));
636*4882a593Smuzhiyun 	kfree(flow);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
vsc8584_macsec_add_flow(struct phy_device * phydev,struct macsec_flow * flow,bool update)639*4882a593Smuzhiyun static int vsc8584_macsec_add_flow(struct phy_device *phydev,
640*4882a593Smuzhiyun 				   struct macsec_flow *flow, bool update)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	int ret;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	flow->port = MSCC_MS_PORT_CONTROLLED;
645*4882a593Smuzhiyun 	vsc8584_macsec_flow(phydev, flow);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	if (update)
648*4882a593Smuzhiyun 		return 0;
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	ret = vsc8584_macsec_transformation(phydev, flow);
651*4882a593Smuzhiyun 	if (ret) {
652*4882a593Smuzhiyun 		vsc8584_macsec_free_flow(phydev->priv, flow);
653*4882a593Smuzhiyun 		return ret;
654*4882a593Smuzhiyun 	}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
vsc8584_macsec_default_flows(struct phy_device * phydev)659*4882a593Smuzhiyun static int vsc8584_macsec_default_flows(struct phy_device *phydev)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	struct macsec_flow *flow;
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	/* Add a rule to let the MKA traffic go through, ingress */
664*4882a593Smuzhiyun 	flow = vsc8584_macsec_alloc_flow(phydev->priv, MACSEC_INGR);
665*4882a593Smuzhiyun 	if (IS_ERR(flow))
666*4882a593Smuzhiyun 		return PTR_ERR(flow);
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun 	flow->priority = 15;
669*4882a593Smuzhiyun 	flow->port = MSCC_MS_PORT_UNCONTROLLED;
670*4882a593Smuzhiyun 	flow->match.tagged = 1;
671*4882a593Smuzhiyun 	flow->match.untagged = 1;
672*4882a593Smuzhiyun 	flow->match.etype = 1;
673*4882a593Smuzhiyun 	flow->etype = ETH_P_PAE;
674*4882a593Smuzhiyun 	flow->action.bypass = 1;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	vsc8584_macsec_flow(phydev, flow);
677*4882a593Smuzhiyun 	vsc8584_macsec_flow_enable(phydev, flow);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	/* Add a rule to let the MKA traffic go through, egress */
680*4882a593Smuzhiyun 	flow = vsc8584_macsec_alloc_flow(phydev->priv, MACSEC_EGR);
681*4882a593Smuzhiyun 	if (IS_ERR(flow))
682*4882a593Smuzhiyun 		return PTR_ERR(flow);
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	flow->priority = 15;
685*4882a593Smuzhiyun 	flow->port = MSCC_MS_PORT_COMMON;
686*4882a593Smuzhiyun 	flow->match.untagged = 1;
687*4882a593Smuzhiyun 	flow->match.etype = 1;
688*4882a593Smuzhiyun 	flow->etype = ETH_P_PAE;
689*4882a593Smuzhiyun 	flow->action.bypass = 1;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	vsc8584_macsec_flow(phydev, flow);
692*4882a593Smuzhiyun 	vsc8584_macsec_flow_enable(phydev, flow);
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun 	return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun 
vsc8584_macsec_del_flow(struct phy_device * phydev,struct macsec_flow * flow)697*4882a593Smuzhiyun static void vsc8584_macsec_del_flow(struct phy_device *phydev,
698*4882a593Smuzhiyun 				    struct macsec_flow *flow)
699*4882a593Smuzhiyun {
700*4882a593Smuzhiyun 	vsc8584_macsec_flow_disable(phydev, flow);
701*4882a593Smuzhiyun 	vsc8584_macsec_free_flow(phydev->priv, flow);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
__vsc8584_macsec_add_rxsa(struct macsec_context * ctx,struct macsec_flow * flow,bool update)704*4882a593Smuzhiyun static int __vsc8584_macsec_add_rxsa(struct macsec_context *ctx,
705*4882a593Smuzhiyun 				     struct macsec_flow *flow, bool update)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct phy_device *phydev = ctx->phydev;
708*4882a593Smuzhiyun 	struct vsc8531_private *priv = phydev->priv;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	if (!flow) {
711*4882a593Smuzhiyun 		flow = vsc8584_macsec_alloc_flow(priv, MACSEC_INGR);
712*4882a593Smuzhiyun 		if (IS_ERR(flow))
713*4882a593Smuzhiyun 			return PTR_ERR(flow);
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 		memcpy(flow->key, ctx->sa.key, priv->secy->key_len);
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	flow->assoc_num = ctx->sa.assoc_num;
719*4882a593Smuzhiyun 	flow->rx_sa = ctx->sa.rx_sa;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	/* Always match tagged packets on ingress */
722*4882a593Smuzhiyun 	flow->match.tagged = 1;
723*4882a593Smuzhiyun 	flow->match.sci = 1;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	if (priv->secy->validate_frames != MACSEC_VALIDATE_DISABLED)
726*4882a593Smuzhiyun 		flow->match.untagged = 1;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	return vsc8584_macsec_add_flow(phydev, flow, update);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun 
__vsc8584_macsec_add_txsa(struct macsec_context * ctx,struct macsec_flow * flow,bool update)731*4882a593Smuzhiyun static int __vsc8584_macsec_add_txsa(struct macsec_context *ctx,
732*4882a593Smuzhiyun 				     struct macsec_flow *flow, bool update)
733*4882a593Smuzhiyun {
734*4882a593Smuzhiyun 	struct phy_device *phydev = ctx->phydev;
735*4882a593Smuzhiyun 	struct vsc8531_private *priv = phydev->priv;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (!flow) {
738*4882a593Smuzhiyun 		flow = vsc8584_macsec_alloc_flow(priv, MACSEC_EGR);
739*4882a593Smuzhiyun 		if (IS_ERR(flow))
740*4882a593Smuzhiyun 			return PTR_ERR(flow);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		memcpy(flow->key, ctx->sa.key, priv->secy->key_len);
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	flow->assoc_num = ctx->sa.assoc_num;
746*4882a593Smuzhiyun 	flow->tx_sa = ctx->sa.tx_sa;
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	/* Always match untagged packets on egress */
749*4882a593Smuzhiyun 	flow->match.untagged = 1;
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun 	return vsc8584_macsec_add_flow(phydev, flow, update);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun 
vsc8584_macsec_dev_open(struct macsec_context * ctx)754*4882a593Smuzhiyun static int vsc8584_macsec_dev_open(struct macsec_context *ctx)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun 	struct vsc8531_private *priv = ctx->phydev->priv;
757*4882a593Smuzhiyun 	struct macsec_flow *flow, *tmp;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	/* No operation to perform before the commit step */
760*4882a593Smuzhiyun 	if (ctx->prepare)
761*4882a593Smuzhiyun 		return 0;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	list_for_each_entry_safe(flow, tmp, &priv->macsec_flows, list)
764*4882a593Smuzhiyun 		vsc8584_macsec_flow_enable(ctx->phydev, flow);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	return 0;
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
vsc8584_macsec_dev_stop(struct macsec_context * ctx)769*4882a593Smuzhiyun static int vsc8584_macsec_dev_stop(struct macsec_context *ctx)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun 	struct vsc8531_private *priv = ctx->phydev->priv;
772*4882a593Smuzhiyun 	struct macsec_flow *flow, *tmp;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	/* No operation to perform before the commit step */
775*4882a593Smuzhiyun 	if (ctx->prepare)
776*4882a593Smuzhiyun 		return 0;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	list_for_each_entry_safe(flow, tmp, &priv->macsec_flows, list)
779*4882a593Smuzhiyun 		vsc8584_macsec_flow_disable(ctx->phydev, flow);
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return 0;
782*4882a593Smuzhiyun }
783*4882a593Smuzhiyun 
vsc8584_macsec_add_secy(struct macsec_context * ctx)784*4882a593Smuzhiyun static int vsc8584_macsec_add_secy(struct macsec_context *ctx)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct vsc8531_private *priv = ctx->phydev->priv;
787*4882a593Smuzhiyun 	struct macsec_secy *secy = ctx->secy;
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	if (ctx->prepare) {
790*4882a593Smuzhiyun 		if (priv->secy)
791*4882a593Smuzhiyun 			return -EEXIST;
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 		return 0;
794*4882a593Smuzhiyun 	}
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	priv->secy = secy;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	vsc8584_macsec_flow_default_action(ctx->phydev, MACSEC_EGR,
799*4882a593Smuzhiyun 					   secy->validate_frames != MACSEC_VALIDATE_DISABLED);
800*4882a593Smuzhiyun 	vsc8584_macsec_flow_default_action(ctx->phydev, MACSEC_INGR,
801*4882a593Smuzhiyun 					   secy->validate_frames != MACSEC_VALIDATE_DISABLED);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 	return vsc8584_macsec_default_flows(ctx->phydev);
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
vsc8584_macsec_del_secy(struct macsec_context * ctx)806*4882a593Smuzhiyun static int vsc8584_macsec_del_secy(struct macsec_context *ctx)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	struct vsc8531_private *priv = ctx->phydev->priv;
809*4882a593Smuzhiyun 	struct macsec_flow *flow, *tmp;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	/* No operation to perform before the commit step */
812*4882a593Smuzhiyun 	if (ctx->prepare)
813*4882a593Smuzhiyun 		return 0;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	list_for_each_entry_safe(flow, tmp, &priv->macsec_flows, list)
816*4882a593Smuzhiyun 		vsc8584_macsec_del_flow(ctx->phydev, flow);
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	vsc8584_macsec_flow_default_action(ctx->phydev, MACSEC_EGR, false);
819*4882a593Smuzhiyun 	vsc8584_macsec_flow_default_action(ctx->phydev, MACSEC_INGR, false);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	priv->secy = NULL;
822*4882a593Smuzhiyun 	return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun 
vsc8584_macsec_upd_secy(struct macsec_context * ctx)825*4882a593Smuzhiyun static int vsc8584_macsec_upd_secy(struct macsec_context *ctx)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	/* No operation to perform before the commit step */
828*4882a593Smuzhiyun 	if (ctx->prepare)
829*4882a593Smuzhiyun 		return 0;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	vsc8584_macsec_del_secy(ctx);
832*4882a593Smuzhiyun 	return vsc8584_macsec_add_secy(ctx);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
vsc8584_macsec_add_rxsc(struct macsec_context * ctx)835*4882a593Smuzhiyun static int vsc8584_macsec_add_rxsc(struct macsec_context *ctx)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	/* Nothing to do */
838*4882a593Smuzhiyun 	return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
vsc8584_macsec_upd_rxsc(struct macsec_context * ctx)841*4882a593Smuzhiyun static int vsc8584_macsec_upd_rxsc(struct macsec_context *ctx)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	return -EOPNOTSUPP;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
vsc8584_macsec_del_rxsc(struct macsec_context * ctx)846*4882a593Smuzhiyun static int vsc8584_macsec_del_rxsc(struct macsec_context *ctx)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	struct vsc8531_private *priv = ctx->phydev->priv;
849*4882a593Smuzhiyun 	struct macsec_flow *flow, *tmp;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/* No operation to perform before the commit step */
852*4882a593Smuzhiyun 	if (ctx->prepare)
853*4882a593Smuzhiyun 		return 0;
854*4882a593Smuzhiyun 
855*4882a593Smuzhiyun 	list_for_each_entry_safe(flow, tmp, &priv->macsec_flows, list) {
856*4882a593Smuzhiyun 		if (flow->bank == MACSEC_INGR && flow->rx_sa &&
857*4882a593Smuzhiyun 		    flow->rx_sa->sc->sci == ctx->rx_sc->sci)
858*4882a593Smuzhiyun 			vsc8584_macsec_del_flow(ctx->phydev, flow);
859*4882a593Smuzhiyun 	}
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
vsc8584_macsec_add_rxsa(struct macsec_context * ctx)864*4882a593Smuzhiyun static int vsc8584_macsec_add_rxsa(struct macsec_context *ctx)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	struct macsec_flow *flow = NULL;
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun 	if (ctx->prepare)
869*4882a593Smuzhiyun 		return __vsc8584_macsec_add_rxsa(ctx, flow, false);
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	flow = vsc8584_macsec_find_flow(ctx, MACSEC_INGR);
872*4882a593Smuzhiyun 	if (IS_ERR(flow))
873*4882a593Smuzhiyun 		return PTR_ERR(flow);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	vsc8584_macsec_flow_enable(ctx->phydev, flow);
876*4882a593Smuzhiyun 	return 0;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
vsc8584_macsec_upd_rxsa(struct macsec_context * ctx)879*4882a593Smuzhiyun static int vsc8584_macsec_upd_rxsa(struct macsec_context *ctx)
880*4882a593Smuzhiyun {
881*4882a593Smuzhiyun 	struct macsec_flow *flow;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	flow = vsc8584_macsec_find_flow(ctx, MACSEC_INGR);
884*4882a593Smuzhiyun 	if (IS_ERR(flow))
885*4882a593Smuzhiyun 		return PTR_ERR(flow);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	if (ctx->prepare) {
888*4882a593Smuzhiyun 		/* Make sure the flow is disabled before updating it */
889*4882a593Smuzhiyun 		vsc8584_macsec_flow_disable(ctx->phydev, flow);
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 		return __vsc8584_macsec_add_rxsa(ctx, flow, true);
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	vsc8584_macsec_flow_enable(ctx->phydev, flow);
895*4882a593Smuzhiyun 	return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
vsc8584_macsec_del_rxsa(struct macsec_context * ctx)898*4882a593Smuzhiyun static int vsc8584_macsec_del_rxsa(struct macsec_context *ctx)
899*4882a593Smuzhiyun {
900*4882a593Smuzhiyun 	struct macsec_flow *flow;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	flow = vsc8584_macsec_find_flow(ctx, MACSEC_INGR);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	if (IS_ERR(flow))
905*4882a593Smuzhiyun 		return PTR_ERR(flow);
906*4882a593Smuzhiyun 	if (ctx->prepare)
907*4882a593Smuzhiyun 		return 0;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	vsc8584_macsec_del_flow(ctx->phydev, flow);
910*4882a593Smuzhiyun 	return 0;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
vsc8584_macsec_add_txsa(struct macsec_context * ctx)913*4882a593Smuzhiyun static int vsc8584_macsec_add_txsa(struct macsec_context *ctx)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun 	struct macsec_flow *flow = NULL;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (ctx->prepare)
918*4882a593Smuzhiyun 		return __vsc8584_macsec_add_txsa(ctx, flow, false);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	flow = vsc8584_macsec_find_flow(ctx, MACSEC_EGR);
921*4882a593Smuzhiyun 	if (IS_ERR(flow))
922*4882a593Smuzhiyun 		return PTR_ERR(flow);
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	vsc8584_macsec_flow_enable(ctx->phydev, flow);
925*4882a593Smuzhiyun 	return 0;
926*4882a593Smuzhiyun }
927*4882a593Smuzhiyun 
vsc8584_macsec_upd_txsa(struct macsec_context * ctx)928*4882a593Smuzhiyun static int vsc8584_macsec_upd_txsa(struct macsec_context *ctx)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun 	struct macsec_flow *flow;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	flow = vsc8584_macsec_find_flow(ctx, MACSEC_EGR);
933*4882a593Smuzhiyun 	if (IS_ERR(flow))
934*4882a593Smuzhiyun 		return PTR_ERR(flow);
935*4882a593Smuzhiyun 
936*4882a593Smuzhiyun 	if (ctx->prepare) {
937*4882a593Smuzhiyun 		/* Make sure the flow is disabled before updating it */
938*4882a593Smuzhiyun 		vsc8584_macsec_flow_disable(ctx->phydev, flow);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 		return __vsc8584_macsec_add_txsa(ctx, flow, true);
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	vsc8584_macsec_flow_enable(ctx->phydev, flow);
944*4882a593Smuzhiyun 	return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
vsc8584_macsec_del_txsa(struct macsec_context * ctx)947*4882a593Smuzhiyun static int vsc8584_macsec_del_txsa(struct macsec_context *ctx)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct macsec_flow *flow;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	flow = vsc8584_macsec_find_flow(ctx, MACSEC_EGR);
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	if (IS_ERR(flow))
954*4882a593Smuzhiyun 		return PTR_ERR(flow);
955*4882a593Smuzhiyun 	if (ctx->prepare)
956*4882a593Smuzhiyun 		return 0;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	vsc8584_macsec_del_flow(ctx->phydev, flow);
959*4882a593Smuzhiyun 	return 0;
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun static const struct macsec_ops vsc8584_macsec_ops = {
963*4882a593Smuzhiyun 	.mdo_dev_open = vsc8584_macsec_dev_open,
964*4882a593Smuzhiyun 	.mdo_dev_stop = vsc8584_macsec_dev_stop,
965*4882a593Smuzhiyun 	.mdo_add_secy = vsc8584_macsec_add_secy,
966*4882a593Smuzhiyun 	.mdo_upd_secy = vsc8584_macsec_upd_secy,
967*4882a593Smuzhiyun 	.mdo_del_secy = vsc8584_macsec_del_secy,
968*4882a593Smuzhiyun 	.mdo_add_rxsc = vsc8584_macsec_add_rxsc,
969*4882a593Smuzhiyun 	.mdo_upd_rxsc = vsc8584_macsec_upd_rxsc,
970*4882a593Smuzhiyun 	.mdo_del_rxsc = vsc8584_macsec_del_rxsc,
971*4882a593Smuzhiyun 	.mdo_add_rxsa = vsc8584_macsec_add_rxsa,
972*4882a593Smuzhiyun 	.mdo_upd_rxsa = vsc8584_macsec_upd_rxsa,
973*4882a593Smuzhiyun 	.mdo_del_rxsa = vsc8584_macsec_del_rxsa,
974*4882a593Smuzhiyun 	.mdo_add_txsa = vsc8584_macsec_add_txsa,
975*4882a593Smuzhiyun 	.mdo_upd_txsa = vsc8584_macsec_upd_txsa,
976*4882a593Smuzhiyun 	.mdo_del_txsa = vsc8584_macsec_del_txsa,
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun 
vsc8584_macsec_init(struct phy_device * phydev)979*4882a593Smuzhiyun int vsc8584_macsec_init(struct phy_device *phydev)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct vsc8531_private *vsc8531 = phydev->priv;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	switch (phydev->phy_id & phydev->drv->phy_id_mask) {
984*4882a593Smuzhiyun 	case PHY_ID_VSC856X:
985*4882a593Smuzhiyun 	case PHY_ID_VSC8582:
986*4882a593Smuzhiyun 	case PHY_ID_VSC8584:
987*4882a593Smuzhiyun 		INIT_LIST_HEAD(&vsc8531->macsec_flows);
988*4882a593Smuzhiyun 		vsc8531->secy = NULL;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		phydev->macsec_ops = &vsc8584_macsec_ops;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 		return __vsc8584_macsec_init(phydev);
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
vsc8584_handle_macsec_interrupt(struct phy_device * phydev)998*4882a593Smuzhiyun void vsc8584_handle_macsec_interrupt(struct phy_device *phydev)
999*4882a593Smuzhiyun {
1000*4882a593Smuzhiyun 	struct vsc8531_private *priv = phydev->priv;
1001*4882a593Smuzhiyun 	struct macsec_flow *flow, *tmp;
1002*4882a593Smuzhiyun 	u32 cause, rec;
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 	/* Check MACsec PN rollover */
1005*4882a593Smuzhiyun 	cause = vsc8584_macsec_phy_read(phydev, MACSEC_EGR,
1006*4882a593Smuzhiyun 					MSCC_MS_INTR_CTRL_STATUS);
1007*4882a593Smuzhiyun 	cause &= MSCC_MS_INTR_CTRL_STATUS_INTR_CLR_STATUS_M;
1008*4882a593Smuzhiyun 	if (!(cause & MACSEC_INTR_CTRL_STATUS_ROLLOVER))
1009*4882a593Smuzhiyun 		return;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	rec = 6 + priv->secy->key_len / sizeof(u32);
1012*4882a593Smuzhiyun 	list_for_each_entry_safe(flow, tmp, &priv->macsec_flows, list) {
1013*4882a593Smuzhiyun 		u32 val;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 		if (flow->bank != MACSEC_EGR || !flow->has_transformation)
1016*4882a593Smuzhiyun 			continue;
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 		val = vsc8584_macsec_phy_read(phydev, MACSEC_EGR,
1019*4882a593Smuzhiyun 					      MSCC_MS_XFORM_REC(flow->index, rec));
1020*4882a593Smuzhiyun 		if (val == 0xffffffff) {
1021*4882a593Smuzhiyun 			vsc8584_macsec_flow_disable(phydev, flow);
1022*4882a593Smuzhiyun 			macsec_pn_wrapped(priv->secy, flow->tx_sa);
1023*4882a593Smuzhiyun 			return;
1024*4882a593Smuzhiyun 		}
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
vsc8584_config_macsec_intr(struct phy_device * phydev)1028*4882a593Smuzhiyun void vsc8584_config_macsec_intr(struct phy_device *phydev)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_EXTENDED_2);
1031*4882a593Smuzhiyun 	phy_write(phydev, MSCC_PHY_EXTENDED_INT, MSCC_PHY_EXTENDED_INT_MS_EGR);
1032*4882a593Smuzhiyun 	phy_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, MACSEC_EGR, MSCC_MS_AIC_CTRL, 0xf);
1035*4882a593Smuzhiyun 	vsc8584_macsec_phy_write(phydev, MACSEC_EGR, MSCC_MS_INTR_CTRL_STATUS,
1036*4882a593Smuzhiyun 				 MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE(MACSEC_INTR_CTRL_STATUS_ROLLOVER));
1037*4882a593Smuzhiyun }
1038