xref: /OK3568_Linux_fs/kernel/drivers/net/phy/mscc/mscc.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Driver for Microsemi VSC85xx PHYs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2016 Microsemi Corporation
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #ifndef _MSCC_PHY_H_
9*4882a593Smuzhiyun #define _MSCC_PHY_H_
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MACSEC)
12*4882a593Smuzhiyun #include "mscc_macsec.h"
13*4882a593Smuzhiyun #endif
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun enum rgmii_clock_delay {
16*4882a593Smuzhiyun 	RGMII_CLK_DELAY_0_2_NS = 0,
17*4882a593Smuzhiyun 	RGMII_CLK_DELAY_0_8_NS = 1,
18*4882a593Smuzhiyun 	RGMII_CLK_DELAY_1_1_NS = 2,
19*4882a593Smuzhiyun 	RGMII_CLK_DELAY_1_7_NS = 3,
20*4882a593Smuzhiyun 	RGMII_CLK_DELAY_2_0_NS = 4,
21*4882a593Smuzhiyun 	RGMII_CLK_DELAY_2_3_NS = 5,
22*4882a593Smuzhiyun 	RGMII_CLK_DELAY_2_6_NS = 6,
23*4882a593Smuzhiyun 	RGMII_CLK_DELAY_3_4_NS = 7
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Microsemi VSC85xx PHY registers */
27*4882a593Smuzhiyun /* IEEE 802. Std Registers */
28*4882a593Smuzhiyun #define MSCC_PHY_BYPASS_CONTROL		  18
29*4882a593Smuzhiyun #define DISABLE_HP_AUTO_MDIX_MASK	  0x0080
30*4882a593Smuzhiyun #define DISABLE_PAIR_SWAP_CORR_MASK	  0x0020
31*4882a593Smuzhiyun #define DISABLE_POLARITY_CORR_MASK	  0x0010
32*4882a593Smuzhiyun #define PARALLEL_DET_IGNORE_ADVERTISED    0x0008
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define MSCC_PHY_EXT_CNTL_STATUS          22
35*4882a593Smuzhiyun #define SMI_BROADCAST_WR_EN		  0x0001
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define MSCC_PHY_ERR_RX_CNT		  19
38*4882a593Smuzhiyun #define MSCC_PHY_ERR_FALSE_CARRIER_CNT	  20
39*4882a593Smuzhiyun #define MSCC_PHY_ERR_LINK_DISCONNECT_CNT  21
40*4882a593Smuzhiyun #define ERR_CNT_MASK			  GENMASK(7, 0)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define MSCC_PHY_EXT_PHY_CNTL_1           23
43*4882a593Smuzhiyun #define MAC_IF_SELECTION_MASK             0x1800
44*4882a593Smuzhiyun #define MAC_IF_SELECTION_GMII             0
45*4882a593Smuzhiyun #define MAC_IF_SELECTION_RMII             1
46*4882a593Smuzhiyun #define MAC_IF_SELECTION_RGMII            2
47*4882a593Smuzhiyun #define MAC_IF_SELECTION_POS              11
48*4882a593Smuzhiyun #define VSC8584_MAC_IF_SELECTION_MASK     0x1000
49*4882a593Smuzhiyun #define VSC8584_MAC_IF_SELECTION_SGMII    0
50*4882a593Smuzhiyun #define VSC8584_MAC_IF_SELECTION_1000BASEX 1
51*4882a593Smuzhiyun #define VSC8584_MAC_IF_SELECTION_POS      12
52*4882a593Smuzhiyun #define FAR_END_LOOPBACK_MODE_MASK        0x0008
53*4882a593Smuzhiyun #define MEDIA_OP_MODE_MASK		  0x0700
54*4882a593Smuzhiyun #define MEDIA_OP_MODE_COPPER		  0
55*4882a593Smuzhiyun #define MEDIA_OP_MODE_SERDES		  1
56*4882a593Smuzhiyun #define MEDIA_OP_MODE_1000BASEX		  2
57*4882a593Smuzhiyun #define MEDIA_OP_MODE_100BASEFX		  3
58*4882a593Smuzhiyun #define MEDIA_OP_MODE_AMS_COPPER_SERDES	  5
59*4882a593Smuzhiyun #define MEDIA_OP_MODE_AMS_COPPER_1000BASEX	6
60*4882a593Smuzhiyun #define MEDIA_OP_MODE_AMS_COPPER_100BASEFX	7
61*4882a593Smuzhiyun #define MEDIA_OP_MODE_POS		  8
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define MSCC_PHY_EXT_PHY_CNTL_2		  24
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MII_VSC85XX_INT_MASK		  25
66*4882a593Smuzhiyun #define MII_VSC85XX_INT_MASK_MDINT	  BIT(15)
67*4882a593Smuzhiyun #define MII_VSC85XX_INT_MASK_LINK_CHG	  BIT(13)
68*4882a593Smuzhiyun #define MII_VSC85XX_INT_MASK_WOL	  BIT(6)
69*4882a593Smuzhiyun #define MII_VSC85XX_INT_MASK_EXT	  BIT(5)
70*4882a593Smuzhiyun #define MII_VSC85XX_INT_STATUS		  26
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define MII_VSC85XX_INT_MASK_MASK	  (MII_VSC85XX_INT_MASK_MDINT    | \
73*4882a593Smuzhiyun 					   MII_VSC85XX_INT_MASK_LINK_CHG | \
74*4882a593Smuzhiyun 					   MII_VSC85XX_INT_MASK_EXT)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define MSCC_PHY_WOL_MAC_CONTROL          27
77*4882a593Smuzhiyun #define EDGE_RATE_CNTL_POS                5
78*4882a593Smuzhiyun #define EDGE_RATE_CNTL_MASK               0x00E0
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define MSCC_PHY_DEV_AUX_CNTL		  28
81*4882a593Smuzhiyun #define HP_AUTO_MDIX_X_OVER_IND_MASK	  0x2000
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define MSCC_PHY_LED_MODE_SEL		  29
84*4882a593Smuzhiyun #define LED_MODE_SEL_POS(x)		  ((x) * 4)
85*4882a593Smuzhiyun #define LED_MODE_SEL_MASK(x)		  (GENMASK(3, 0) << LED_MODE_SEL_POS(x))
86*4882a593Smuzhiyun #define LED_MODE_SEL(x, mode)		  (((mode) << LED_MODE_SEL_POS(x)) & LED_MODE_SEL_MASK(x))
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define MSCC_EXT_PAGE_CSR_CNTL_17	  17
89*4882a593Smuzhiyun #define MSCC_EXT_PAGE_CSR_CNTL_18	  18
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #define MSCC_EXT_PAGE_CSR_CNTL_19	  19
92*4882a593Smuzhiyun #define MSCC_PHY_CSR_CNTL_19_REG_ADDR(x)  (x)
93*4882a593Smuzhiyun #define MSCC_PHY_CSR_CNTL_19_TARGET(x)	  ((x) << 12)
94*4882a593Smuzhiyun #define MSCC_PHY_CSR_CNTL_19_READ	  BIT(14)
95*4882a593Smuzhiyun #define MSCC_PHY_CSR_CNTL_19_CMD	  BIT(15)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define MSCC_EXT_PAGE_CSR_CNTL_20	  20
98*4882a593Smuzhiyun #define MSCC_PHY_CSR_CNTL_20_TARGET(x)	  (x)
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define PHY_MCB_TARGET			  0x07
101*4882a593Smuzhiyun #define PHY_MCB_S6G_WRITE		  BIT(31)
102*4882a593Smuzhiyun #define PHY_MCB_S6G_READ		  BIT(30)
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define PHY_S6G_PLL5G_CFG0		  0x06
105*4882a593Smuzhiyun #define PHY_S6G_PLL5G_CFG2		  0x08
106*4882a593Smuzhiyun #define PHY_S6G_LCPLL_CFG		  0x11
107*4882a593Smuzhiyun #define PHY_S6G_PLL_CFG			  0x2b
108*4882a593Smuzhiyun #define PHY_S6G_COMMON_CFG		  0x2c
109*4882a593Smuzhiyun #define PHY_S6G_GPC_CFG			  0x2e
110*4882a593Smuzhiyun #define PHY_S6G_MISC_CFG		  0x3b
111*4882a593Smuzhiyun #define PHY_MCB_S6G_CFG			  0x3f
112*4882a593Smuzhiyun #define PHY_S6G_DFT_CFG2		  0x3e
113*4882a593Smuzhiyun #define PHY_S6G_PLL_STATUS		  0x31
114*4882a593Smuzhiyun #define PHY_S6G_IB_STATUS0		  0x2f
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define PHY_S6G_SYS_RST_POS		  31
117*4882a593Smuzhiyun #define PHY_S6G_ENA_LANE_POS		  18
118*4882a593Smuzhiyun #define PHY_S6G_ENA_LOOP_POS		  8
119*4882a593Smuzhiyun #define PHY_S6G_QRATE_POS		  6
120*4882a593Smuzhiyun #define PHY_S6G_IF_MODE_POS		  4
121*4882a593Smuzhiyun #define PHY_S6G_PLL_ENA_OFFS_POS	  21
122*4882a593Smuzhiyun #define PHY_S6G_PLL_FSM_CTRL_DATA_POS	  8
123*4882a593Smuzhiyun #define PHY_S6G_PLL_FSM_ENA_POS		  7
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define PHY_S6G_CFG2_FSM_DIS              1
126*4882a593Smuzhiyun #define PHY_S6G_CFG2_FSM_CLK_BP          23
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define MSCC_EXT_PAGE_ACCESS		  31
129*4882a593Smuzhiyun #define MSCC_PHY_PAGE_STANDARD		  0x0000 /* Standard registers */
130*4882a593Smuzhiyun #define MSCC_PHY_PAGE_EXTENDED		  0x0001 /* Extended registers */
131*4882a593Smuzhiyun #define MSCC_PHY_PAGE_EXTENDED_2	  0x0002 /* Extended reg - page 2 */
132*4882a593Smuzhiyun #define MSCC_PHY_PAGE_EXTENDED_3	  0x0003 /* Extended reg - page 3 */
133*4882a593Smuzhiyun #define MSCC_PHY_PAGE_EXTENDED_4	  0x0004 /* Extended reg - page 4 */
134*4882a593Smuzhiyun #define MSCC_PHY_PAGE_CSR_CNTL		  MSCC_PHY_PAGE_EXTENDED_4
135*4882a593Smuzhiyun #define MSCC_PHY_PAGE_MACSEC		  MSCC_PHY_PAGE_EXTENDED_4
136*4882a593Smuzhiyun /* Extended reg - GPIO; this is a bank of registers that are shared for all PHYs
137*4882a593Smuzhiyun  * in the same package.
138*4882a593Smuzhiyun  */
139*4882a593Smuzhiyun #define MSCC_PHY_PAGE_EXTENDED_GPIO	  0x0010 /* Extended reg - GPIO */
140*4882a593Smuzhiyun #define MSCC_PHY_PAGE_1588		  0x1588 /* PTP (1588) */
141*4882a593Smuzhiyun #define MSCC_PHY_PAGE_TEST		  0x2a30 /* Test reg */
142*4882a593Smuzhiyun #define MSCC_PHY_PAGE_TR		  0x52b5 /* Token ring registers */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /* Extended Page 1 Registers */
145*4882a593Smuzhiyun #define MSCC_PHY_CU_MEDIA_CRC_VALID_CNT	  18
146*4882a593Smuzhiyun #define VALID_CRC_CNT_CRC_MASK		  GENMASK(13, 0)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #define MSCC_PHY_EXT_MODE_CNTL		  19
149*4882a593Smuzhiyun #define FORCE_MDI_CROSSOVER_MASK	  0x000C
150*4882a593Smuzhiyun #define FORCE_MDI_CROSSOVER_MDIX	  0x000C
151*4882a593Smuzhiyun #define FORCE_MDI_CROSSOVER_MDI		  0x0008
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define MSCC_PHY_ACTIPHY_CNTL		  20
154*4882a593Smuzhiyun #define PHY_ADDR_REVERSED		  0x0200
155*4882a593Smuzhiyun #define DOWNSHIFT_CNTL_MASK		  0x001C
156*4882a593Smuzhiyun #define DOWNSHIFT_EN			  0x0010
157*4882a593Smuzhiyun #define DOWNSHIFT_CNTL_POS		  2
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define MSCC_PHY_EXT_PHY_CNTL_4		  23
160*4882a593Smuzhiyun #define PHY_CNTL_4_ADDR_POS		  11
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define MSCC_PHY_VERIPHY_CNTL_2		  25
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun #define MSCC_PHY_VERIPHY_CNTL_3		  26
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun /* Extended Page 2 Registers */
167*4882a593Smuzhiyun #define MSCC_PHY_CU_PMD_TX_CNTL		  16
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* RGMII setting controls at address 18E2, for VSC8572 and similar */
170*4882a593Smuzhiyun #define VSC8572_RGMII_CNTL		  18
171*4882a593Smuzhiyun #define VSC8572_RGMII_RX_DELAY_MASK	  0x000E
172*4882a593Smuzhiyun #define VSC8572_RGMII_TX_DELAY_MASK	  0x0070
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* RGMII controls at address 20E2, for VSC8502 and similar */
175*4882a593Smuzhiyun #define VSC8502_RGMII_CNTL		  20
176*4882a593Smuzhiyun #define VSC8502_RGMII_RX_DELAY_MASK	  0x0070
177*4882a593Smuzhiyun #define VSC8502_RGMII_TX_DELAY_MASK	  0x0007
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define MSCC_PHY_WOL_LOWER_MAC_ADDR	  21
180*4882a593Smuzhiyun #define MSCC_PHY_WOL_MID_MAC_ADDR	  22
181*4882a593Smuzhiyun #define MSCC_PHY_WOL_UPPER_MAC_ADDR	  23
182*4882a593Smuzhiyun #define MSCC_PHY_WOL_LOWER_PASSWD	  24
183*4882a593Smuzhiyun #define MSCC_PHY_WOL_MID_PASSWD		  25
184*4882a593Smuzhiyun #define MSCC_PHY_WOL_UPPER_PASSWD	  26
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #define MSCC_PHY_WOL_MAC_CONTROL	  27
187*4882a593Smuzhiyun #define SECURE_ON_ENABLE		  0x8000
188*4882a593Smuzhiyun #define SECURE_ON_PASSWD_LEN_4		  0x4000
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun #define MSCC_PHY_EXTENDED_INT		  28
191*4882a593Smuzhiyun #define MSCC_PHY_EXTENDED_INT_MS_EGR	  BIT(9)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Extended Page 3 Registers */
194*4882a593Smuzhiyun #define MSCC_PHY_SERDES_TX_VALID_CNT	  21
195*4882a593Smuzhiyun #define MSCC_PHY_SERDES_TX_CRC_ERR_CNT	  22
196*4882a593Smuzhiyun #define MSCC_PHY_SERDES_RX_VALID_CNT	  28
197*4882a593Smuzhiyun #define MSCC_PHY_SERDES_RX_CRC_ERR_CNT	  29
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun /* Extended page GPIO Registers */
200*4882a593Smuzhiyun #define MSCC_DW8051_CNTL_STATUS		  0
201*4882a593Smuzhiyun #define MICRO_NSOFT_RESET		  0x8000
202*4882a593Smuzhiyun #define RUN_FROM_INT_ROM		  0x4000
203*4882a593Smuzhiyun #define AUTOINC_ADDR			  0x2000
204*4882a593Smuzhiyun #define PATCH_RAM_CLK			  0x1000
205*4882a593Smuzhiyun #define MICRO_PATCH_EN			  0x0080
206*4882a593Smuzhiyun #define DW8051_CLK_EN			  0x0010
207*4882a593Smuzhiyun #define MICRO_CLK_EN			  0x0008
208*4882a593Smuzhiyun #define MICRO_CLK_DIVIDE(x)		  ((x) >> 1)
209*4882a593Smuzhiyun #define MSCC_DW8051_VLD_MASK		  0xf1ff
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* x Address in range 1-4 */
212*4882a593Smuzhiyun #define MSCC_TRAP_ROM_ADDR(x)		  ((x) * 2 + 1)
213*4882a593Smuzhiyun #define MSCC_PATCH_RAM_ADDR(x)		  (((x) + 1) * 2)
214*4882a593Smuzhiyun #define MSCC_INT_MEM_ADDR		  11
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #define MSCC_INT_MEM_CNTL		  12
217*4882a593Smuzhiyun #define READ_SFR			  0x6000
218*4882a593Smuzhiyun #define READ_PRAM			  0x4000
219*4882a593Smuzhiyun #define READ_ROM			  0x2000
220*4882a593Smuzhiyun #define READ_RAM			  0x0000
221*4882a593Smuzhiyun #define INT_MEM_WRITE_EN		  0x1000
222*4882a593Smuzhiyun #define EN_PATCH_RAM_TRAP_ADDR(x)	  (0x0100 << ((x) - 1))
223*4882a593Smuzhiyun #define INT_MEM_DATA_M			  0x00ff
224*4882a593Smuzhiyun #define INT_MEM_DATA(x)			  (INT_MEM_DATA_M & (x))
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define MSCC_PHY_PROC_CMD		  18
227*4882a593Smuzhiyun #define PROC_CMD_NCOMPLETED		  0x8000
228*4882a593Smuzhiyun #define PROC_CMD_FAILED			  0x4000
229*4882a593Smuzhiyun #define PROC_CMD_SGMII_PORT(x)		  ((x) << 8)
230*4882a593Smuzhiyun #define PROC_CMD_FIBER_PORT(x)		  (0x0100 << (x) % 4)
231*4882a593Smuzhiyun #define PROC_CMD_QSGMII_PORT		  0x0c00
232*4882a593Smuzhiyun #define PROC_CMD_RST_CONF_PORT		  0x0080
233*4882a593Smuzhiyun #define PROC_CMD_RECONF_PORT		  0x0000
234*4882a593Smuzhiyun #define PROC_CMD_READ_MOD_WRITE_PORT	  0x0040
235*4882a593Smuzhiyun #define PROC_CMD_WRITE			  0x0040
236*4882a593Smuzhiyun #define PROC_CMD_READ			  0x0000
237*4882a593Smuzhiyun #define PROC_CMD_FIBER_DISABLE		  0x0020
238*4882a593Smuzhiyun #define PROC_CMD_FIBER_100BASE_FX	  0x0010
239*4882a593Smuzhiyun #define PROC_CMD_FIBER_1000BASE_X	  0x0000
240*4882a593Smuzhiyun #define PROC_CMD_SGMII_MAC		  0x0030
241*4882a593Smuzhiyun #define PROC_CMD_QSGMII_MAC		  0x0020
242*4882a593Smuzhiyun #define PROC_CMD_NO_MAC_CONF		  0x0000
243*4882a593Smuzhiyun #define PROC_CMD_1588_DEFAULT_INIT	  0x0010
244*4882a593Smuzhiyun #define PROC_CMD_NOP			  0x000f
245*4882a593Smuzhiyun #define PROC_CMD_PHY_INIT		  0x000a
246*4882a593Smuzhiyun #define PROC_CMD_CRC16			  0x0008
247*4882a593Smuzhiyun #define PROC_CMD_FIBER_MEDIA_CONF	  0x0001
248*4882a593Smuzhiyun #define PROC_CMD_MCB_ACCESS_MAC_CONF	  0x0000
249*4882a593Smuzhiyun #define PROC_CMD_NCOMPLETED_TIMEOUT_MS    500
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun #define MSCC_PHY_MAC_CFG_FASTLINK	  19
252*4882a593Smuzhiyun #define MAC_CFG_MASK			  0xc000
253*4882a593Smuzhiyun #define MAC_CFG_SGMII			  0x0000
254*4882a593Smuzhiyun #define MAC_CFG_QSGMII			  0x4000
255*4882a593Smuzhiyun #define MAC_CFG_RGMII			  0x8000
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun /* Test page Registers */
258*4882a593Smuzhiyun #define MSCC_PHY_TEST_PAGE_5		  5
259*4882a593Smuzhiyun #define MSCC_PHY_TEST_PAGE_8		  8
260*4882a593Smuzhiyun #define TR_CLK_DISABLE			  0x8000
261*4882a593Smuzhiyun #define MSCC_PHY_TEST_PAGE_9		  9
262*4882a593Smuzhiyun #define MSCC_PHY_TEST_PAGE_20		  20
263*4882a593Smuzhiyun #define MSCC_PHY_TEST_PAGE_24		  24
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Token ring page Registers */
266*4882a593Smuzhiyun #define MSCC_PHY_TR_CNTL		  16
267*4882a593Smuzhiyun #define TR_WRITE			  0x8000
268*4882a593Smuzhiyun #define TR_ADDR(x)			  (0x7fff & (x))
269*4882a593Smuzhiyun #define MSCC_PHY_TR_LSB			  17
270*4882a593Smuzhiyun #define MSCC_PHY_TR_MSB			  18
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Microsemi PHY ID's
273*4882a593Smuzhiyun  *   Code assumes lowest nibble is 0
274*4882a593Smuzhiyun  */
275*4882a593Smuzhiyun #define PHY_ID_VSC8502			  0x00070630
276*4882a593Smuzhiyun #define PHY_ID_VSC8504			  0x000704c0
277*4882a593Smuzhiyun #define PHY_ID_VSC8514			  0x00070670
278*4882a593Smuzhiyun #define PHY_ID_VSC8530			  0x00070560
279*4882a593Smuzhiyun #define PHY_ID_VSC8531			  0x00070570
280*4882a593Smuzhiyun #define PHY_ID_VSC8540			  0x00070760
281*4882a593Smuzhiyun #define PHY_ID_VSC8541			  0x00070770
282*4882a593Smuzhiyun #define PHY_ID_VSC8552			  0x000704e0
283*4882a593Smuzhiyun #define PHY_ID_VSC856X			  0x000707e0
284*4882a593Smuzhiyun #define PHY_ID_VSC8572			  0x000704d0
285*4882a593Smuzhiyun #define PHY_ID_VSC8574			  0x000704a0
286*4882a593Smuzhiyun #define PHY_ID_VSC8575			  0x000707d0
287*4882a593Smuzhiyun #define PHY_ID_VSC8582			  0x000707b0
288*4882a593Smuzhiyun #define PHY_ID_VSC8584			  0x000707c0
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define MSCC_VDDMAC_1500		  1500
291*4882a593Smuzhiyun #define MSCC_VDDMAC_1800		  1800
292*4882a593Smuzhiyun #define MSCC_VDDMAC_2500		  2500
293*4882a593Smuzhiyun #define MSCC_VDDMAC_3300		  3300
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun #define DOWNSHIFT_COUNT_MAX		  5
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define MAX_LEDS			  4
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun #define VSC8584_SUPP_LED_MODES (BIT(VSC8531_LINK_ACTIVITY) | \
300*4882a593Smuzhiyun 				BIT(VSC8531_LINK_1000_ACTIVITY) | \
301*4882a593Smuzhiyun 				BIT(VSC8531_LINK_100_ACTIVITY) | \
302*4882a593Smuzhiyun 				BIT(VSC8531_LINK_10_ACTIVITY) | \
303*4882a593Smuzhiyun 				BIT(VSC8531_LINK_100_1000_ACTIVITY) | \
304*4882a593Smuzhiyun 				BIT(VSC8531_LINK_10_1000_ACTIVITY) | \
305*4882a593Smuzhiyun 				BIT(VSC8531_LINK_10_100_ACTIVITY) | \
306*4882a593Smuzhiyun 				BIT(VSC8584_LINK_100FX_1000X_ACTIVITY) | \
307*4882a593Smuzhiyun 				BIT(VSC8531_DUPLEX_COLLISION) | \
308*4882a593Smuzhiyun 				BIT(VSC8531_COLLISION) | \
309*4882a593Smuzhiyun 				BIT(VSC8531_ACTIVITY) | \
310*4882a593Smuzhiyun 				BIT(VSC8584_100FX_1000X_ACTIVITY) | \
311*4882a593Smuzhiyun 				BIT(VSC8531_AUTONEG_FAULT) | \
312*4882a593Smuzhiyun 				BIT(VSC8531_SERIAL_MODE) | \
313*4882a593Smuzhiyun 				BIT(VSC8531_FORCE_LED_OFF) | \
314*4882a593Smuzhiyun 				BIT(VSC8531_FORCE_LED_ON))
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define VSC85XX_SUPP_LED_MODES (BIT(VSC8531_LINK_ACTIVITY) | \
317*4882a593Smuzhiyun 				BIT(VSC8531_LINK_1000_ACTIVITY) | \
318*4882a593Smuzhiyun 				BIT(VSC8531_LINK_100_ACTIVITY) | \
319*4882a593Smuzhiyun 				BIT(VSC8531_LINK_10_ACTIVITY) | \
320*4882a593Smuzhiyun 				BIT(VSC8531_LINK_100_1000_ACTIVITY) | \
321*4882a593Smuzhiyun 				BIT(VSC8531_LINK_10_1000_ACTIVITY) | \
322*4882a593Smuzhiyun 				BIT(VSC8531_LINK_10_100_ACTIVITY) | \
323*4882a593Smuzhiyun 				BIT(VSC8531_DUPLEX_COLLISION) | \
324*4882a593Smuzhiyun 				BIT(VSC8531_COLLISION) | \
325*4882a593Smuzhiyun 				BIT(VSC8531_ACTIVITY) | \
326*4882a593Smuzhiyun 				BIT(VSC8531_AUTONEG_FAULT) | \
327*4882a593Smuzhiyun 				BIT(VSC8531_SERIAL_MODE) | \
328*4882a593Smuzhiyun 				BIT(VSC8531_FORCE_LED_OFF) | \
329*4882a593Smuzhiyun 				BIT(VSC8531_FORCE_LED_ON))
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun #define MSCC_VSC8584_REVB_INT8051_FW		"microchip/mscc_vsc8584_revb_int8051_fb48.bin"
332*4882a593Smuzhiyun #define MSCC_VSC8584_REVB_INT8051_FW_START_ADDR	0xe800
333*4882a593Smuzhiyun #define MSCC_VSC8584_REVB_INT8051_FW_CRC	0xfb48
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun #define MSCC_VSC8574_REVB_INT8051_FW		"microchip/mscc_vsc8574_revb_int8051_29e8.bin"
336*4882a593Smuzhiyun #define MSCC_VSC8574_REVB_INT8051_FW_START_ADDR	0x4000
337*4882a593Smuzhiyun #define MSCC_VSC8574_REVB_INT8051_FW_CRC	0x29e8
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define VSC8584_REVB				0x0001
340*4882a593Smuzhiyun #define MSCC_DEV_REV_MASK			GENMASK(3, 0)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun struct reg_val {
343*4882a593Smuzhiyun 	u16	reg;
344*4882a593Smuzhiyun 	u32	val;
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun struct vsc85xx_hw_stat {
348*4882a593Smuzhiyun 	const char *string;
349*4882a593Smuzhiyun 	u8 reg;
350*4882a593Smuzhiyun 	u16 page;
351*4882a593Smuzhiyun 	u16 mask;
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun struct vsc8531_private {
355*4882a593Smuzhiyun 	int rate_magic;
356*4882a593Smuzhiyun 	u16 supp_led_modes;
357*4882a593Smuzhiyun 	u32 leds_mode[MAX_LEDS];
358*4882a593Smuzhiyun 	u8 nleds;
359*4882a593Smuzhiyun 	const struct vsc85xx_hw_stat *hw_stats;
360*4882a593Smuzhiyun 	u64 *stats;
361*4882a593Smuzhiyun 	int nstats;
362*4882a593Smuzhiyun 	/* PHY address within the package. */
363*4882a593Smuzhiyun 	u8 addr;
364*4882a593Smuzhiyun 	/* For multiple port PHYs; the MDIO address of the base PHY in the
365*4882a593Smuzhiyun 	 * package.
366*4882a593Smuzhiyun 	 */
367*4882a593Smuzhiyun 	unsigned int base_addr;
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MACSEC)
370*4882a593Smuzhiyun 	/* MACsec fields:
371*4882a593Smuzhiyun 	 * - One SecY per device (enforced at the s/w implementation level)
372*4882a593Smuzhiyun 	 * - macsec_flows: list of h/w flows
373*4882a593Smuzhiyun 	 * - ingr_flows: bitmap of ingress flows
374*4882a593Smuzhiyun 	 * - egr_flows: bitmap of egress flows
375*4882a593Smuzhiyun 	 */
376*4882a593Smuzhiyun 	struct macsec_secy *secy;
377*4882a593Smuzhiyun 	struct list_head macsec_flows;
378*4882a593Smuzhiyun 	unsigned long ingr_flows;
379*4882a593Smuzhiyun 	unsigned long egr_flows;
380*4882a593Smuzhiyun #endif
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	struct mii_timestamper mii_ts;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	bool input_clk_init;
385*4882a593Smuzhiyun 	struct vsc85xx_ptp *ptp;
386*4882a593Smuzhiyun 	/* LOAD/SAVE GPIO pin, used for retrieving or setting time to the PHC. */
387*4882a593Smuzhiyun 	struct gpio_desc *load_save;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* For multiple port PHYs; the MDIO address of the base PHY in the
390*4882a593Smuzhiyun 	 * pair of two PHYs that share a 1588 engine. PHY0 and PHY2 are coupled.
391*4882a593Smuzhiyun 	 * PHY1 and PHY3 as well. PHY0 and PHY1 are base PHYs for their
392*4882a593Smuzhiyun 	 * respective pair.
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	unsigned int ts_base_addr;
395*4882a593Smuzhiyun 	u8 ts_base_phy;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* ts_lock: used for per-PHY timestamping operations.
398*4882a593Smuzhiyun 	 * phc_lock: used for per-PHY PHC opertations.
399*4882a593Smuzhiyun 	 */
400*4882a593Smuzhiyun 	struct mutex ts_lock;
401*4882a593Smuzhiyun 	struct mutex phc_lock;
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /* Shared structure between the PHYs of the same package.
405*4882a593Smuzhiyun  * gpio_lock: used for PHC operations. Common for all PHYs as the load/save GPIO
406*4882a593Smuzhiyun  * is shared.
407*4882a593Smuzhiyun  */
408*4882a593Smuzhiyun struct vsc85xx_shared_private {
409*4882a593Smuzhiyun 	struct mutex gpio_lock;
410*4882a593Smuzhiyun };
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF_MDIO)
413*4882a593Smuzhiyun struct vsc8531_edge_rate_table {
414*4882a593Smuzhiyun 	u32 vddmac;
415*4882a593Smuzhiyun 	u32 slowdown[8];
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun #endif /* CONFIG_OF_MDIO */
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun enum csr_target {
420*4882a593Smuzhiyun 	MACRO_CTRL  = 0x07,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_MACSEC)
424*4882a593Smuzhiyun int vsc8584_macsec_init(struct phy_device *phydev);
425*4882a593Smuzhiyun void vsc8584_handle_macsec_interrupt(struct phy_device *phydev);
426*4882a593Smuzhiyun void vsc8584_config_macsec_intr(struct phy_device *phydev);
427*4882a593Smuzhiyun #else
vsc8584_macsec_init(struct phy_device * phydev)428*4882a593Smuzhiyun static inline int vsc8584_macsec_init(struct phy_device *phydev)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	return 0;
431*4882a593Smuzhiyun }
vsc8584_handle_macsec_interrupt(struct phy_device * phydev)432*4882a593Smuzhiyun static inline void vsc8584_handle_macsec_interrupt(struct phy_device *phydev)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun }
vsc8584_config_macsec_intr(struct phy_device * phydev)435*4882a593Smuzhiyun static inline void vsc8584_config_macsec_intr(struct phy_device *phydev)
436*4882a593Smuzhiyun {
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING)
441*4882a593Smuzhiyun void vsc85xx_link_change_notify(struct phy_device *phydev);
442*4882a593Smuzhiyun void vsc8584_config_ts_intr(struct phy_device *phydev);
443*4882a593Smuzhiyun int vsc8584_ptp_init(struct phy_device *phydev);
444*4882a593Smuzhiyun int vsc8584_ptp_probe_once(struct phy_device *phydev);
445*4882a593Smuzhiyun int vsc8584_ptp_probe(struct phy_device *phydev);
446*4882a593Smuzhiyun irqreturn_t vsc8584_handle_ts_interrupt(struct phy_device *phydev);
447*4882a593Smuzhiyun #else
vsc85xx_link_change_notify(struct phy_device * phydev)448*4882a593Smuzhiyun static inline void vsc85xx_link_change_notify(struct phy_device *phydev)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun }
vsc8584_config_ts_intr(struct phy_device * phydev)451*4882a593Smuzhiyun static inline void vsc8584_config_ts_intr(struct phy_device *phydev)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun }
vsc8584_ptp_init(struct phy_device * phydev)454*4882a593Smuzhiyun static inline int vsc8584_ptp_init(struct phy_device *phydev)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun 	return 0;
457*4882a593Smuzhiyun }
vsc8584_ptp_probe_once(struct phy_device * phydev)458*4882a593Smuzhiyun static inline int vsc8584_ptp_probe_once(struct phy_device *phydev)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	return 0;
461*4882a593Smuzhiyun }
vsc8584_ptp_probe(struct phy_device * phydev)462*4882a593Smuzhiyun static inline int vsc8584_ptp_probe(struct phy_device *phydev)
463*4882a593Smuzhiyun {
464*4882a593Smuzhiyun 	return 0;
465*4882a593Smuzhiyun }
vsc8584_handle_ts_interrupt(struct phy_device * phydev)466*4882a593Smuzhiyun static inline irqreturn_t vsc8584_handle_ts_interrupt(struct phy_device *phydev)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun 	return IRQ_NONE;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun #endif /* _MSCC_PHY_H_ */
473