1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Copyright (C) 2018 Microchip Technology
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun #include <linux/kernel.h>
5*4882a593Smuzhiyun #include <linux/module.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/mii.h>
8*4882a593Smuzhiyun #include <linux/phy.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* External Register Control Register */
11*4882a593Smuzhiyun #define LAN87XX_EXT_REG_CTL (0x14)
12*4882a593Smuzhiyun #define LAN87XX_EXT_REG_CTL_RD_CTL (0x1000)
13*4882a593Smuzhiyun #define LAN87XX_EXT_REG_CTL_WR_CTL (0x0800)
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* External Register Read Data Register */
16*4882a593Smuzhiyun #define LAN87XX_EXT_REG_RD_DATA (0x15)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* External Register Write Data Register */
19*4882a593Smuzhiyun #define LAN87XX_EXT_REG_WR_DATA (0x16)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Interrupt Source Register */
22*4882a593Smuzhiyun #define LAN87XX_INTERRUPT_SOURCE (0x18)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Interrupt Mask Register */
25*4882a593Smuzhiyun #define LAN87XX_INTERRUPT_MASK (0x19)
26*4882a593Smuzhiyun #define LAN87XX_MASK_LINK_UP (0x0004)
27*4882a593Smuzhiyun #define LAN87XX_MASK_LINK_DOWN (0x0002)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* phyaccess nested types */
30*4882a593Smuzhiyun #define PHYACC_ATTR_MODE_READ 0
31*4882a593Smuzhiyun #define PHYACC_ATTR_MODE_WRITE 1
32*4882a593Smuzhiyun #define PHYACC_ATTR_MODE_MODIFY 2
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define PHYACC_ATTR_BANK_SMI 0
35*4882a593Smuzhiyun #define PHYACC_ATTR_BANK_MISC 1
36*4882a593Smuzhiyun #define PHYACC_ATTR_BANK_PCS 2
37*4882a593Smuzhiyun #define PHYACC_ATTR_BANK_AFE 3
38*4882a593Smuzhiyun #define PHYACC_ATTR_BANK_MAX 7
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define DRIVER_AUTHOR "Nisar Sayed <nisar.sayed@microchip.com>"
41*4882a593Smuzhiyun #define DRIVER_DESC "Microchip LAN87XX T1 PHY driver"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun struct access_ereg_val {
44*4882a593Smuzhiyun u8 mode;
45*4882a593Smuzhiyun u8 bank;
46*4882a593Smuzhiyun u8 offset;
47*4882a593Smuzhiyun u16 val;
48*4882a593Smuzhiyun u16 mask;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
access_ereg(struct phy_device * phydev,u8 mode,u8 bank,u8 offset,u16 val)51*4882a593Smuzhiyun static int access_ereg(struct phy_device *phydev, u8 mode, u8 bank,
52*4882a593Smuzhiyun u8 offset, u16 val)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun u16 ereg = 0;
55*4882a593Smuzhiyun int rc = 0;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun if (mode > PHYACC_ATTR_MODE_WRITE || bank > PHYACC_ATTR_BANK_MAX)
58*4882a593Smuzhiyun return -EINVAL;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (bank == PHYACC_ATTR_BANK_SMI) {
61*4882a593Smuzhiyun if (mode == PHYACC_ATTR_MODE_WRITE)
62*4882a593Smuzhiyun rc = phy_write(phydev, offset, val);
63*4882a593Smuzhiyun else
64*4882a593Smuzhiyun rc = phy_read(phydev, offset);
65*4882a593Smuzhiyun return rc;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (mode == PHYACC_ATTR_MODE_WRITE) {
69*4882a593Smuzhiyun ereg = LAN87XX_EXT_REG_CTL_WR_CTL;
70*4882a593Smuzhiyun rc = phy_write(phydev, LAN87XX_EXT_REG_WR_DATA, val);
71*4882a593Smuzhiyun if (rc < 0)
72*4882a593Smuzhiyun return rc;
73*4882a593Smuzhiyun } else {
74*4882a593Smuzhiyun ereg = LAN87XX_EXT_REG_CTL_RD_CTL;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun ereg |= (bank << 8) | offset;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun rc = phy_write(phydev, LAN87XX_EXT_REG_CTL, ereg);
80*4882a593Smuzhiyun if (rc < 0)
81*4882a593Smuzhiyun return rc;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (mode == PHYACC_ATTR_MODE_READ)
84*4882a593Smuzhiyun rc = phy_read(phydev, LAN87XX_EXT_REG_RD_DATA);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return rc;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
access_ereg_modify_changed(struct phy_device * phydev,u8 bank,u8 offset,u16 val,u16 mask)89*4882a593Smuzhiyun static int access_ereg_modify_changed(struct phy_device *phydev,
90*4882a593Smuzhiyun u8 bank, u8 offset, u16 val, u16 mask)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun int new = 0, rc = 0;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (bank > PHYACC_ATTR_BANK_MAX)
95*4882a593Smuzhiyun return -EINVAL;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ, bank, offset, val);
98*4882a593Smuzhiyun if (rc < 0)
99*4882a593Smuzhiyun return rc;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun new = val | (rc & (mask ^ 0xFFFF));
102*4882a593Smuzhiyun rc = access_ereg(phydev, PHYACC_ATTR_MODE_WRITE, bank, offset, new);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return rc;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
lan87xx_phy_init(struct phy_device * phydev)107*4882a593Smuzhiyun static int lan87xx_phy_init(struct phy_device *phydev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun static const struct access_ereg_val init[] = {
110*4882a593Smuzhiyun /* TX Amplitude = 5 */
111*4882a593Smuzhiyun {PHYACC_ATTR_MODE_MODIFY, PHYACC_ATTR_BANK_AFE, 0x0B,
112*4882a593Smuzhiyun 0x000A, 0x001E},
113*4882a593Smuzhiyun /* Clear SMI interrupts */
114*4882a593Smuzhiyun {PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_SMI, 0x18,
115*4882a593Smuzhiyun 0, 0},
116*4882a593Smuzhiyun /* Clear MISC interrupts */
117*4882a593Smuzhiyun {PHYACC_ATTR_MODE_READ, PHYACC_ATTR_BANK_MISC, 0x08,
118*4882a593Smuzhiyun 0, 0},
119*4882a593Smuzhiyun /* Turn on TC10 Ring Oscillator (ROSC) */
120*4882a593Smuzhiyun {PHYACC_ATTR_MODE_MODIFY, PHYACC_ATTR_BANK_MISC, 0x20,
121*4882a593Smuzhiyun 0x0020, 0x0020},
122*4882a593Smuzhiyun /* WUR Detect Length to 1.2uS, LPC Detect Length to 1.09uS */
123*4882a593Smuzhiyun {PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_PCS, 0x20,
124*4882a593Smuzhiyun 0x283C, 0},
125*4882a593Smuzhiyun /* Wake_In Debounce Length to 39uS, Wake_Out Length to 79uS */
126*4882a593Smuzhiyun {PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_MISC, 0x21,
127*4882a593Smuzhiyun 0x274F, 0},
128*4882a593Smuzhiyun /* Enable Auto Wake Forward to Wake_Out, ROSC on, Sleep,
129*4882a593Smuzhiyun * and Wake_In to wake PHY
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun {PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_MISC, 0x20,
132*4882a593Smuzhiyun 0x80A7, 0},
133*4882a593Smuzhiyun /* Enable WUP Auto Fwd, Enable Wake on MDI, Wakeup Debouncer
134*4882a593Smuzhiyun * to 128 uS
135*4882a593Smuzhiyun */
136*4882a593Smuzhiyun {PHYACC_ATTR_MODE_WRITE, PHYACC_ATTR_BANK_MISC, 0x24,
137*4882a593Smuzhiyun 0xF110, 0},
138*4882a593Smuzhiyun /* Enable HW Init */
139*4882a593Smuzhiyun {PHYACC_ATTR_MODE_MODIFY, PHYACC_ATTR_BANK_SMI, 0x1A,
140*4882a593Smuzhiyun 0x0100, 0x0100},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun int rc, i;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Start manual initialization procedures in Managed Mode */
145*4882a593Smuzhiyun rc = access_ereg_modify_changed(phydev, PHYACC_ATTR_BANK_SMI,
146*4882a593Smuzhiyun 0x1a, 0x0000, 0x0100);
147*4882a593Smuzhiyun if (rc < 0)
148*4882a593Smuzhiyun return rc;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Soft Reset the SMI block */
151*4882a593Smuzhiyun rc = access_ereg_modify_changed(phydev, PHYACC_ATTR_BANK_SMI,
152*4882a593Smuzhiyun 0x00, 0x8000, 0x8000);
153*4882a593Smuzhiyun if (rc < 0)
154*4882a593Smuzhiyun return rc;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Check to see if the self-clearing bit is cleared */
157*4882a593Smuzhiyun usleep_range(1000, 2000);
158*4882a593Smuzhiyun rc = access_ereg(phydev, PHYACC_ATTR_MODE_READ,
159*4882a593Smuzhiyun PHYACC_ATTR_BANK_SMI, 0x00, 0);
160*4882a593Smuzhiyun if (rc < 0)
161*4882a593Smuzhiyun return rc;
162*4882a593Smuzhiyun if ((rc & 0x8000) != 0)
163*4882a593Smuzhiyun return -ETIMEDOUT;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* PHY Initialization */
166*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(init); i++) {
167*4882a593Smuzhiyun if (init[i].mode == PHYACC_ATTR_MODE_MODIFY) {
168*4882a593Smuzhiyun rc = access_ereg_modify_changed(phydev, init[i].bank,
169*4882a593Smuzhiyun init[i].offset,
170*4882a593Smuzhiyun init[i].val,
171*4882a593Smuzhiyun init[i].mask);
172*4882a593Smuzhiyun } else {
173*4882a593Smuzhiyun rc = access_ereg(phydev, init[i].mode, init[i].bank,
174*4882a593Smuzhiyun init[i].offset, init[i].val);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun if (rc < 0)
177*4882a593Smuzhiyun return rc;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
lan87xx_phy_config_intr(struct phy_device * phydev)183*4882a593Smuzhiyun static int lan87xx_phy_config_intr(struct phy_device *phydev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int rc, val = 0;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
188*4882a593Smuzhiyun /* unmask all source and clear them before enable */
189*4882a593Smuzhiyun rc = phy_write(phydev, LAN87XX_INTERRUPT_MASK, 0x7FFF);
190*4882a593Smuzhiyun rc = phy_read(phydev, LAN87XX_INTERRUPT_SOURCE);
191*4882a593Smuzhiyun val = LAN87XX_MASK_LINK_UP | LAN87XX_MASK_LINK_DOWN;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun rc = phy_write(phydev, LAN87XX_INTERRUPT_MASK, val);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return rc < 0 ? rc : 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
lan87xx_phy_ack_interrupt(struct phy_device * phydev)199*4882a593Smuzhiyun static int lan87xx_phy_ack_interrupt(struct phy_device *phydev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun int rc = phy_read(phydev, LAN87XX_INTERRUPT_SOURCE);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return rc < 0 ? rc : 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
lan87xx_config_init(struct phy_device * phydev)206*4882a593Smuzhiyun static int lan87xx_config_init(struct phy_device *phydev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun int rc = lan87xx_phy_init(phydev);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return rc < 0 ? rc : 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun static struct phy_driver microchip_t1_phy_driver[] = {
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun .phy_id = 0x0007c150,
216*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
217*4882a593Smuzhiyun .name = "Microchip LAN87xx T1",
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun .features = PHY_BASIC_T1_FEATURES,
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun .config_init = lan87xx_config_init,
222*4882a593Smuzhiyun .config_aneg = genphy_config_aneg,
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun .ack_interrupt = lan87xx_phy_ack_interrupt,
225*4882a593Smuzhiyun .config_intr = lan87xx_phy_config_intr,
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun .suspend = genphy_suspend,
228*4882a593Smuzhiyun .resume = genphy_resume,
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun module_phy_driver(microchip_t1_phy_driver);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused microchip_t1_tbl[] = {
235*4882a593Smuzhiyun { 0x0007c150, 0xfffffff0 },
236*4882a593Smuzhiyun { }
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, microchip_t1_tbl);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun MODULE_AUTHOR(DRIVER_AUTHOR);
242*4882a593Smuzhiyun MODULE_DESCRIPTION(DRIVER_DESC);
243*4882a593Smuzhiyun MODULE_LICENSE("GPL");
244