1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Amlogic Meson GXL Internal PHY Driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
6*4882a593Smuzhiyun * Copyright (C) 2016 BayLibre, SAS. All rights reserved.
7*4882a593Smuzhiyun * Author: Neil Armstrong <narmstrong@baylibre.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/mii.h>
12*4882a593Smuzhiyun #include <linux/ethtool.h>
13*4882a593Smuzhiyun #include <linux/phy.h>
14*4882a593Smuzhiyun #include <linux/netdevice.h>
15*4882a593Smuzhiyun #include <linux/bitfield.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define TSTCNTL 20
18*4882a593Smuzhiyun #define TSTCNTL_READ BIT(15)
19*4882a593Smuzhiyun #define TSTCNTL_WRITE BIT(14)
20*4882a593Smuzhiyun #define TSTCNTL_REG_BANK_SEL GENMASK(12, 11)
21*4882a593Smuzhiyun #define TSTCNTL_TEST_MODE BIT(10)
22*4882a593Smuzhiyun #define TSTCNTL_READ_ADDRESS GENMASK(9, 5)
23*4882a593Smuzhiyun #define TSTCNTL_WRITE_ADDRESS GENMASK(4, 0)
24*4882a593Smuzhiyun #define TSTREAD1 21
25*4882a593Smuzhiyun #define TSTWRITE 23
26*4882a593Smuzhiyun #define INTSRC_FLAG 29
27*4882a593Smuzhiyun #define INTSRC_ANEG_PR BIT(1)
28*4882a593Smuzhiyun #define INTSRC_PARALLEL_FAULT BIT(2)
29*4882a593Smuzhiyun #define INTSRC_ANEG_LP_ACK BIT(3)
30*4882a593Smuzhiyun #define INTSRC_LINK_DOWN BIT(4)
31*4882a593Smuzhiyun #define INTSRC_REMOTE_FAULT BIT(5)
32*4882a593Smuzhiyun #define INTSRC_ANEG_COMPLETE BIT(6)
33*4882a593Smuzhiyun #define INTSRC_MASK 30
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define BANK_ANALOG_DSP 0
36*4882a593Smuzhiyun #define BANK_WOL 1
37*4882a593Smuzhiyun #define BANK_BIST 3
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* WOL Registers */
40*4882a593Smuzhiyun #define LPI_STATUS 0xc
41*4882a593Smuzhiyun #define LPI_STATUS_RSV12 BIT(12)
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* BIST Registers */
44*4882a593Smuzhiyun #define FR_PLL_CONTROL 0x1b
45*4882a593Smuzhiyun #define FR_PLL_DIV0 0x1c
46*4882a593Smuzhiyun #define FR_PLL_DIV1 0x1d
47*4882a593Smuzhiyun
meson_gxl_open_banks(struct phy_device * phydev)48*4882a593Smuzhiyun static int meson_gxl_open_banks(struct phy_device *phydev)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun int ret;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Enable Analog and DSP register Bank access by
53*4882a593Smuzhiyun * toggling TSTCNTL_TEST_MODE bit in the TSTCNTL register
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun ret = phy_write(phydev, TSTCNTL, 0);
56*4882a593Smuzhiyun if (ret)
57*4882a593Smuzhiyun return ret;
58*4882a593Smuzhiyun ret = phy_write(phydev, TSTCNTL, TSTCNTL_TEST_MODE);
59*4882a593Smuzhiyun if (ret)
60*4882a593Smuzhiyun return ret;
61*4882a593Smuzhiyun ret = phy_write(phydev, TSTCNTL, 0);
62*4882a593Smuzhiyun if (ret)
63*4882a593Smuzhiyun return ret;
64*4882a593Smuzhiyun return phy_write(phydev, TSTCNTL, TSTCNTL_TEST_MODE);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
meson_gxl_close_banks(struct phy_device * phydev)67*4882a593Smuzhiyun static void meson_gxl_close_banks(struct phy_device *phydev)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun phy_write(phydev, TSTCNTL, 0);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
meson_gxl_read_reg(struct phy_device * phydev,unsigned int bank,unsigned int reg)72*4882a593Smuzhiyun static int meson_gxl_read_reg(struct phy_device *phydev,
73*4882a593Smuzhiyun unsigned int bank, unsigned int reg)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int ret;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun ret = meson_gxl_open_banks(phydev);
78*4882a593Smuzhiyun if (ret)
79*4882a593Smuzhiyun goto out;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun ret = phy_write(phydev, TSTCNTL, TSTCNTL_READ |
82*4882a593Smuzhiyun FIELD_PREP(TSTCNTL_REG_BANK_SEL, bank) |
83*4882a593Smuzhiyun TSTCNTL_TEST_MODE |
84*4882a593Smuzhiyun FIELD_PREP(TSTCNTL_READ_ADDRESS, reg));
85*4882a593Smuzhiyun if (ret)
86*4882a593Smuzhiyun goto out;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ret = phy_read(phydev, TSTREAD1);
89*4882a593Smuzhiyun out:
90*4882a593Smuzhiyun /* Close the bank access on our way out */
91*4882a593Smuzhiyun meson_gxl_close_banks(phydev);
92*4882a593Smuzhiyun return ret;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
meson_gxl_write_reg(struct phy_device * phydev,unsigned int bank,unsigned int reg,uint16_t value)95*4882a593Smuzhiyun static int meson_gxl_write_reg(struct phy_device *phydev,
96*4882a593Smuzhiyun unsigned int bank, unsigned int reg,
97*4882a593Smuzhiyun uint16_t value)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun int ret;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun ret = meson_gxl_open_banks(phydev);
102*4882a593Smuzhiyun if (ret)
103*4882a593Smuzhiyun goto out;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun ret = phy_write(phydev, TSTWRITE, value);
106*4882a593Smuzhiyun if (ret)
107*4882a593Smuzhiyun goto out;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun ret = phy_write(phydev, TSTCNTL, TSTCNTL_WRITE |
110*4882a593Smuzhiyun FIELD_PREP(TSTCNTL_REG_BANK_SEL, bank) |
111*4882a593Smuzhiyun TSTCNTL_TEST_MODE |
112*4882a593Smuzhiyun FIELD_PREP(TSTCNTL_WRITE_ADDRESS, reg));
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun out:
115*4882a593Smuzhiyun /* Close the bank access on our way out */
116*4882a593Smuzhiyun meson_gxl_close_banks(phydev);
117*4882a593Smuzhiyun return ret;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
meson_gxl_config_init(struct phy_device * phydev)120*4882a593Smuzhiyun static int meson_gxl_config_init(struct phy_device *phydev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun int ret;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Enable fractional PLL */
125*4882a593Smuzhiyun ret = meson_gxl_write_reg(phydev, BANK_BIST, FR_PLL_CONTROL, 0x5);
126*4882a593Smuzhiyun if (ret)
127*4882a593Smuzhiyun return ret;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* Program fraction FR_PLL_DIV1 */
130*4882a593Smuzhiyun ret = meson_gxl_write_reg(phydev, BANK_BIST, FR_PLL_DIV1, 0x029a);
131*4882a593Smuzhiyun if (ret)
132*4882a593Smuzhiyun return ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Program fraction FR_PLL_DIV1 */
135*4882a593Smuzhiyun ret = meson_gxl_write_reg(phydev, BANK_BIST, FR_PLL_DIV0, 0xaaaa);
136*4882a593Smuzhiyun if (ret)
137*4882a593Smuzhiyun return ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* This function is provided to cope with the possible failures of this phy
143*4882a593Smuzhiyun * during aneg process. When aneg fails, the PHY reports that aneg is done
144*4882a593Smuzhiyun * but the value found in MII_LPA is wrong:
145*4882a593Smuzhiyun * - Early failures: MII_LPA is just 0x0001. if MII_EXPANSION reports that
146*4882a593Smuzhiyun * the link partner (LP) supports aneg but the LP never acked our base
147*4882a593Smuzhiyun * code word, it is likely that we never sent it to begin with.
148*4882a593Smuzhiyun * - Late failures: MII_LPA is filled with a value which seems to make sense
149*4882a593Smuzhiyun * but it actually is not what the LP is advertising. It seems that we
150*4882a593Smuzhiyun * can detect this using a magic bit in the WOL bank (reg 12 - bit 12).
151*4882a593Smuzhiyun * If this particular bit is not set when aneg is reported being done,
152*4882a593Smuzhiyun * it means MII_LPA is likely to be wrong.
153*4882a593Smuzhiyun *
154*4882a593Smuzhiyun * In both case, forcing a restart of the aneg process solve the problem.
155*4882a593Smuzhiyun * When this failure happens, the first retry is usually successful but,
156*4882a593Smuzhiyun * in some cases, it may take up to 6 retries to get a decent result
157*4882a593Smuzhiyun */
meson_gxl_read_status(struct phy_device * phydev)158*4882a593Smuzhiyun static int meson_gxl_read_status(struct phy_device *phydev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun int ret, wol, lpa, exp;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun if (phydev->autoneg == AUTONEG_ENABLE) {
163*4882a593Smuzhiyun ret = genphy_aneg_done(phydev);
164*4882a593Smuzhiyun if (ret < 0)
165*4882a593Smuzhiyun return ret;
166*4882a593Smuzhiyun else if (!ret)
167*4882a593Smuzhiyun goto read_status_continue;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /* Aneg is done, let's check everything is fine */
170*4882a593Smuzhiyun wol = meson_gxl_read_reg(phydev, BANK_WOL, LPI_STATUS);
171*4882a593Smuzhiyun if (wol < 0)
172*4882a593Smuzhiyun return wol;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun lpa = phy_read(phydev, MII_LPA);
175*4882a593Smuzhiyun if (lpa < 0)
176*4882a593Smuzhiyun return lpa;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun exp = phy_read(phydev, MII_EXPANSION);
179*4882a593Smuzhiyun if (exp < 0)
180*4882a593Smuzhiyun return exp;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (!(wol & LPI_STATUS_RSV12) ||
183*4882a593Smuzhiyun ((exp & EXPANSION_NWAY) && !(lpa & LPA_LPACK))) {
184*4882a593Smuzhiyun /* Looks like aneg failed after all */
185*4882a593Smuzhiyun phydev_dbg(phydev, "LPA corruption - aneg restart\n");
186*4882a593Smuzhiyun return genphy_restart_aneg(phydev);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun read_status_continue:
191*4882a593Smuzhiyun return genphy_read_status(phydev);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
meson_gxl_ack_interrupt(struct phy_device * phydev)194*4882a593Smuzhiyun static int meson_gxl_ack_interrupt(struct phy_device *phydev)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun int ret = phy_read(phydev, INTSRC_FLAG);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun return ret < 0 ? ret : 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
meson_gxl_config_intr(struct phy_device * phydev)201*4882a593Smuzhiyun static int meson_gxl_config_intr(struct phy_device *phydev)
202*4882a593Smuzhiyun {
203*4882a593Smuzhiyun u16 val;
204*4882a593Smuzhiyun int ret;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
207*4882a593Smuzhiyun val = INTSRC_ANEG_PR
208*4882a593Smuzhiyun | INTSRC_PARALLEL_FAULT
209*4882a593Smuzhiyun | INTSRC_ANEG_LP_ACK
210*4882a593Smuzhiyun | INTSRC_LINK_DOWN
211*4882a593Smuzhiyun | INTSRC_REMOTE_FAULT
212*4882a593Smuzhiyun | INTSRC_ANEG_COMPLETE;
213*4882a593Smuzhiyun } else {
214*4882a593Smuzhiyun val = 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Ack any pending IRQ */
218*4882a593Smuzhiyun ret = meson_gxl_ack_interrupt(phydev);
219*4882a593Smuzhiyun if (ret)
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return phy_write(phydev, INTSRC_MASK, val);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static struct phy_driver meson_gxl_phy[] = {
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun PHY_ID_MATCH_EXACT(0x01814400),
228*4882a593Smuzhiyun .name = "Meson GXL Internal PHY",
229*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
230*4882a593Smuzhiyun .flags = PHY_IS_INTERNAL,
231*4882a593Smuzhiyun .soft_reset = genphy_soft_reset,
232*4882a593Smuzhiyun .config_init = meson_gxl_config_init,
233*4882a593Smuzhiyun .read_status = meson_gxl_read_status,
234*4882a593Smuzhiyun .ack_interrupt = meson_gxl_ack_interrupt,
235*4882a593Smuzhiyun .config_intr = meson_gxl_config_intr,
236*4882a593Smuzhiyun .suspend = genphy_suspend,
237*4882a593Smuzhiyun .resume = genphy_resume,
238*4882a593Smuzhiyun }, {
239*4882a593Smuzhiyun PHY_ID_MATCH_EXACT(0x01803301),
240*4882a593Smuzhiyun .name = "Meson G12A Internal PHY",
241*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
242*4882a593Smuzhiyun .flags = PHY_IS_INTERNAL,
243*4882a593Smuzhiyun .soft_reset = genphy_soft_reset,
244*4882a593Smuzhiyun .ack_interrupt = meson_gxl_ack_interrupt,
245*4882a593Smuzhiyun .config_intr = meson_gxl_config_intr,
246*4882a593Smuzhiyun .suspend = genphy_suspend,
247*4882a593Smuzhiyun .resume = genphy_resume,
248*4882a593Smuzhiyun },
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused meson_gxl_tbl[] = {
252*4882a593Smuzhiyun { PHY_ID_MATCH_VENDOR(0x01814400) },
253*4882a593Smuzhiyun { PHY_ID_MATCH_VENDOR(0x01803301) },
254*4882a593Smuzhiyun { }
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun module_phy_driver(meson_gxl_phy);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, meson_gxl_tbl);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic Meson GXL Internal PHY driver");
262*4882a593Smuzhiyun MODULE_AUTHOR("Baoqi wang");
263*4882a593Smuzhiyun MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
264*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
265*4882a593Smuzhiyun MODULE_LICENSE("GPL");
266