xref: /OK3568_Linux_fs/kernel/drivers/net/phy/marvell10g.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Marvell 10G 88x3310 PHY driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based upon the ID registers, this PHY appears to be a mixture of IPs
6*4882a593Smuzhiyun  * from two different companies.
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * There appears to be several different data paths through the PHY which
9*4882a593Smuzhiyun  * are automatically managed by the PHY.  The following has been determined
10*4882a593Smuzhiyun  * via observation and experimentation for a setup using single-lane Serdes:
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *       SGMII PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for <= 1G)
13*4882a593Smuzhiyun  *  10GBASE-KR PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for 10G)
14*4882a593Smuzhiyun  *  10GBASE-KR PHYXS -- BASE-R PCS -- Fiber
15*4882a593Smuzhiyun  *
16*4882a593Smuzhiyun  * With XAUI, observation shows:
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  *        XAUI PHYXS -- <appropriate PCS as above>
19*4882a593Smuzhiyun  *
20*4882a593Smuzhiyun  * and no switching of the host interface mode occurs.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * If both the fiber and copper ports are connected, the first to gain
23*4882a593Smuzhiyun  * link takes priority and the other port is completely locked out.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun #include <linux/ctype.h>
26*4882a593Smuzhiyun #include <linux/delay.h>
27*4882a593Smuzhiyun #include <linux/hwmon.h>
28*4882a593Smuzhiyun #include <linux/marvell_phy.h>
29*4882a593Smuzhiyun #include <linux/phy.h>
30*4882a593Smuzhiyun #include <linux/sfp.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define MV_PHY_ALASKA_NBT_QUIRK_MASK	0xfffffffe
33*4882a593Smuzhiyun #define MV_PHY_ALASKA_NBT_QUIRK_REV	(MARVELL_PHY_ID_88X3310 | 0xa)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun enum {
36*4882a593Smuzhiyun 	MV_PMA_FW_VER0		= 0xc011,
37*4882a593Smuzhiyun 	MV_PMA_FW_VER1		= 0xc012,
38*4882a593Smuzhiyun 	MV_PMA_BOOT		= 0xc050,
39*4882a593Smuzhiyun 	MV_PMA_BOOT_FATAL	= BIT(0),
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	MV_PCS_BASE_T		= 0x0000,
42*4882a593Smuzhiyun 	MV_PCS_BASE_R		= 0x1000,
43*4882a593Smuzhiyun 	MV_PCS_1000BASEX	= 0x2000,
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	MV_PCS_CSCR1		= 0x8000,
46*4882a593Smuzhiyun 	MV_PCS_CSCR1_ED_MASK	= 0x0300,
47*4882a593Smuzhiyun 	MV_PCS_CSCR1_ED_OFF	= 0x0000,
48*4882a593Smuzhiyun 	MV_PCS_CSCR1_ED_RX	= 0x0200,
49*4882a593Smuzhiyun 	MV_PCS_CSCR1_ED_NLP	= 0x0300,
50*4882a593Smuzhiyun 	MV_PCS_CSCR1_MDIX_MASK	= 0x0060,
51*4882a593Smuzhiyun 	MV_PCS_CSCR1_MDIX_MDI	= 0x0000,
52*4882a593Smuzhiyun 	MV_PCS_CSCR1_MDIX_MDIX	= 0x0020,
53*4882a593Smuzhiyun 	MV_PCS_CSCR1_MDIX_AUTO	= 0x0060,
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	MV_PCS_CSSR1		= 0x8008,
56*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD1_MASK	= 0xc000,
57*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD1_SPD2	= 0xc000,
58*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD1_1000	= 0x8000,
59*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD1_100	= 0x4000,
60*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD1_10	= 0x0000,
61*4882a593Smuzhiyun 	MV_PCS_CSSR1_DUPLEX_FULL= BIT(13),
62*4882a593Smuzhiyun 	MV_PCS_CSSR1_RESOLVED	= BIT(11),
63*4882a593Smuzhiyun 	MV_PCS_CSSR1_MDIX	= BIT(6),
64*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD2_MASK	= 0x000c,
65*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD2_5000	= 0x0008,
66*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD2_2500	= 0x0004,
67*4882a593Smuzhiyun 	MV_PCS_CSSR1_SPD2_10000	= 0x0000,
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Temperature read register (88E2110 only) */
70*4882a593Smuzhiyun 	MV_PCS_TEMP		= 0x8042,
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/* These registers appear at 0x800X and 0xa00X - the 0xa00X control
73*4882a593Smuzhiyun 	 * registers appear to set themselves to the 0x800X when AN is
74*4882a593Smuzhiyun 	 * restarted, but status registers appear readable from either.
75*4882a593Smuzhiyun 	 */
76*4882a593Smuzhiyun 	MV_AN_CTRL1000		= 0x8000, /* 1000base-T control register */
77*4882a593Smuzhiyun 	MV_AN_STAT1000		= 0x8001, /* 1000base-T status register */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* Vendor2 MMD registers */
80*4882a593Smuzhiyun 	MV_V2_PORT_CTRL		= 0xf001,
81*4882a593Smuzhiyun 	MV_V2_PORT_CTRL_SWRST	= BIT(15),
82*4882a593Smuzhiyun 	MV_V2_PORT_CTRL_PWRDOWN = BIT(11),
83*4882a593Smuzhiyun 	MV_V2_PORT_MAC_TYPE_MASK = 0x7,
84*4882a593Smuzhiyun 	MV_V2_PORT_MAC_TYPE_RATE_MATCH = 0x6,
85*4882a593Smuzhiyun 	/* Temperature control/read registers (88X3310 only) */
86*4882a593Smuzhiyun 	MV_V2_TEMP_CTRL		= 0xf08a,
87*4882a593Smuzhiyun 	MV_V2_TEMP_CTRL_MASK	= 0xc000,
88*4882a593Smuzhiyun 	MV_V2_TEMP_CTRL_SAMPLE	= 0x0000,
89*4882a593Smuzhiyun 	MV_V2_TEMP_CTRL_DISABLE	= 0xc000,
90*4882a593Smuzhiyun 	MV_V2_TEMP		= 0xf08c,
91*4882a593Smuzhiyun 	MV_V2_TEMP_UNKNOWN	= 0x9600, /* unknown function */
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct mv3310_priv {
95*4882a593Smuzhiyun 	u32 firmware_ver;
96*4882a593Smuzhiyun 	bool rate_match;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	struct device *hwmon_dev;
99*4882a593Smuzhiyun 	char *hwmon_name;
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #ifdef CONFIG_HWMON
mv3310_hwmon_is_visible(const void * data,enum hwmon_sensor_types type,u32 attr,int channel)103*4882a593Smuzhiyun static umode_t mv3310_hwmon_is_visible(const void *data,
104*4882a593Smuzhiyun 				       enum hwmon_sensor_types type,
105*4882a593Smuzhiyun 				       u32 attr, int channel)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	if (type == hwmon_chip && attr == hwmon_chip_update_interval)
108*4882a593Smuzhiyun 		return 0444;
109*4882a593Smuzhiyun 	if (type == hwmon_temp && attr == hwmon_temp_input)
110*4882a593Smuzhiyun 		return 0444;
111*4882a593Smuzhiyun 	return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
mv3310_hwmon_read_temp_reg(struct phy_device * phydev)114*4882a593Smuzhiyun static int mv3310_hwmon_read_temp_reg(struct phy_device *phydev)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun 	return phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
mv2110_hwmon_read_temp_reg(struct phy_device * phydev)119*4882a593Smuzhiyun static int mv2110_hwmon_read_temp_reg(struct phy_device *phydev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	return phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_TEMP);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
mv10g_hwmon_read_temp_reg(struct phy_device * phydev)124*4882a593Smuzhiyun static int mv10g_hwmon_read_temp_reg(struct phy_device *phydev)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	if (phydev->drv->phy_id == MARVELL_PHY_ID_88X3310)
127*4882a593Smuzhiyun 		return mv3310_hwmon_read_temp_reg(phydev);
128*4882a593Smuzhiyun 	else /* MARVELL_PHY_ID_88E2110 */
129*4882a593Smuzhiyun 		return mv2110_hwmon_read_temp_reg(phydev);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun 
mv3310_hwmon_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * value)132*4882a593Smuzhiyun static int mv3310_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
133*4882a593Smuzhiyun 			     u32 attr, int channel, long *value)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct phy_device *phydev = dev_get_drvdata(dev);
136*4882a593Smuzhiyun 	int temp;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (type == hwmon_chip && attr == hwmon_chip_update_interval) {
139*4882a593Smuzhiyun 		*value = MSEC_PER_SEC;
140*4882a593Smuzhiyun 		return 0;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (type == hwmon_temp && attr == hwmon_temp_input) {
144*4882a593Smuzhiyun 		temp = mv10g_hwmon_read_temp_reg(phydev);
145*4882a593Smuzhiyun 		if (temp < 0)
146*4882a593Smuzhiyun 			return temp;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 		*value = ((temp & 0xff) - 75) * 1000;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 		return 0;
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return -EOPNOTSUPP;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct hwmon_ops mv3310_hwmon_ops = {
157*4882a593Smuzhiyun 	.is_visible = mv3310_hwmon_is_visible,
158*4882a593Smuzhiyun 	.read = mv3310_hwmon_read,
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static u32 mv3310_hwmon_chip_config[] = {
162*4882a593Smuzhiyun 	HWMON_C_REGISTER_TZ | HWMON_C_UPDATE_INTERVAL,
163*4882a593Smuzhiyun 	0,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static const struct hwmon_channel_info mv3310_hwmon_chip = {
167*4882a593Smuzhiyun 	.type = hwmon_chip,
168*4882a593Smuzhiyun 	.config = mv3310_hwmon_chip_config,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static u32 mv3310_hwmon_temp_config[] = {
172*4882a593Smuzhiyun 	HWMON_T_INPUT,
173*4882a593Smuzhiyun 	0,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun static const struct hwmon_channel_info mv3310_hwmon_temp = {
177*4882a593Smuzhiyun 	.type = hwmon_temp,
178*4882a593Smuzhiyun 	.config = mv3310_hwmon_temp_config,
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static const struct hwmon_channel_info *mv3310_hwmon_info[] = {
182*4882a593Smuzhiyun 	&mv3310_hwmon_chip,
183*4882a593Smuzhiyun 	&mv3310_hwmon_temp,
184*4882a593Smuzhiyun 	NULL,
185*4882a593Smuzhiyun };
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun static const struct hwmon_chip_info mv3310_hwmon_chip_info = {
188*4882a593Smuzhiyun 	.ops = &mv3310_hwmon_ops,
189*4882a593Smuzhiyun 	.info = mv3310_hwmon_info,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
mv3310_hwmon_config(struct phy_device * phydev,bool enable)192*4882a593Smuzhiyun static int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	u16 val;
195*4882a593Smuzhiyun 	int ret;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (phydev->drv->phy_id != MARVELL_PHY_ID_88X3310)
198*4882a593Smuzhiyun 		return 0;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP,
201*4882a593Smuzhiyun 			    MV_V2_TEMP_UNKNOWN);
202*4882a593Smuzhiyun 	if (ret < 0)
203*4882a593Smuzhiyun 		return ret;
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	val = enable ? MV_V2_TEMP_CTRL_SAMPLE : MV_V2_TEMP_CTRL_DISABLE;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return phy_modify_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP_CTRL,
208*4882a593Smuzhiyun 			      MV_V2_TEMP_CTRL_MASK, val);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
mv3310_hwmon_probe(struct phy_device * phydev)211*4882a593Smuzhiyun static int mv3310_hwmon_probe(struct phy_device *phydev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct device *dev = &phydev->mdio.dev;
214*4882a593Smuzhiyun 	struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
215*4882a593Smuzhiyun 	int i, j, ret;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	priv->hwmon_name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
218*4882a593Smuzhiyun 	if (!priv->hwmon_name)
219*4882a593Smuzhiyun 		return -ENODEV;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	for (i = j = 0; priv->hwmon_name[i]; i++) {
222*4882a593Smuzhiyun 		if (isalnum(priv->hwmon_name[i])) {
223*4882a593Smuzhiyun 			if (i != j)
224*4882a593Smuzhiyun 				priv->hwmon_name[j] = priv->hwmon_name[i];
225*4882a593Smuzhiyun 			j++;
226*4882a593Smuzhiyun 		}
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 	priv->hwmon_name[j] = '\0';
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ret = mv3310_hwmon_config(phydev, true);
231*4882a593Smuzhiyun 	if (ret)
232*4882a593Smuzhiyun 		return ret;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	priv->hwmon_dev = devm_hwmon_device_register_with_info(dev,
235*4882a593Smuzhiyun 				priv->hwmon_name, phydev,
236*4882a593Smuzhiyun 				&mv3310_hwmon_chip_info, NULL);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return PTR_ERR_OR_ZERO(priv->hwmon_dev);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun #else
mv3310_hwmon_config(struct phy_device * phydev,bool enable)241*4882a593Smuzhiyun static inline int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
mv3310_hwmon_probe(struct phy_device * phydev)246*4882a593Smuzhiyun static int mv3310_hwmon_probe(struct phy_device *phydev)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun 
mv3310_power_down(struct phy_device * phydev)252*4882a593Smuzhiyun static int mv3310_power_down(struct phy_device *phydev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	return phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
255*4882a593Smuzhiyun 				MV_V2_PORT_CTRL_PWRDOWN);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
mv3310_power_up(struct phy_device * phydev)258*4882a593Smuzhiyun static int mv3310_power_up(struct phy_device *phydev)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
261*4882a593Smuzhiyun 	int ret;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	ret = phy_clear_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
264*4882a593Smuzhiyun 				 MV_V2_PORT_CTRL_PWRDOWN);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	if (phydev->drv->phy_id != MARVELL_PHY_ID_88X3310 ||
267*4882a593Smuzhiyun 	    priv->firmware_ver < 0x00030000)
268*4882a593Smuzhiyun 		return ret;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
271*4882a593Smuzhiyun 				MV_V2_PORT_CTRL_SWRST);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun 
mv3310_reset(struct phy_device * phydev,u32 unit)274*4882a593Smuzhiyun static int mv3310_reset(struct phy_device *phydev, u32 unit)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	int val, err;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	err = phy_modify_mmd(phydev, MDIO_MMD_PCS, unit + MDIO_CTRL1,
279*4882a593Smuzhiyun 			     MDIO_CTRL1_RESET, MDIO_CTRL1_RESET);
280*4882a593Smuzhiyun 	if (err < 0)
281*4882a593Smuzhiyun 		return err;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_PCS,
284*4882a593Smuzhiyun 					 unit + MDIO_CTRL1, val,
285*4882a593Smuzhiyun 					 !(val & MDIO_CTRL1_RESET),
286*4882a593Smuzhiyun 					 5000, 100000, true);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
mv3310_get_edpd(struct phy_device * phydev,u16 * edpd)289*4882a593Smuzhiyun static int mv3310_get_edpd(struct phy_device *phydev, u16 *edpd)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	int val;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_CSCR1);
294*4882a593Smuzhiyun 	if (val < 0)
295*4882a593Smuzhiyun 		return val;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	switch (val & MV_PCS_CSCR1_ED_MASK) {
298*4882a593Smuzhiyun 	case MV_PCS_CSCR1_ED_NLP:
299*4882a593Smuzhiyun 		*edpd = 1000;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	case MV_PCS_CSCR1_ED_RX:
302*4882a593Smuzhiyun 		*edpd = ETHTOOL_PHY_EDPD_NO_TX;
303*4882a593Smuzhiyun 		break;
304*4882a593Smuzhiyun 	default:
305*4882a593Smuzhiyun 		*edpd = ETHTOOL_PHY_EDPD_DISABLE;
306*4882a593Smuzhiyun 		break;
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
mv3310_set_edpd(struct phy_device * phydev,u16 edpd)311*4882a593Smuzhiyun static int mv3310_set_edpd(struct phy_device *phydev, u16 edpd)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	u16 val;
314*4882a593Smuzhiyun 	int err;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	switch (edpd) {
317*4882a593Smuzhiyun 	case 1000:
318*4882a593Smuzhiyun 	case ETHTOOL_PHY_EDPD_DFLT_TX_MSECS:
319*4882a593Smuzhiyun 		val = MV_PCS_CSCR1_ED_NLP;
320*4882a593Smuzhiyun 		break;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	case ETHTOOL_PHY_EDPD_NO_TX:
323*4882a593Smuzhiyun 		val = MV_PCS_CSCR1_ED_RX;
324*4882a593Smuzhiyun 		break;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	case ETHTOOL_PHY_EDPD_DISABLE:
327*4882a593Smuzhiyun 		val = MV_PCS_CSCR1_ED_OFF;
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	default:
331*4882a593Smuzhiyun 		return -EINVAL;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	err = phy_modify_mmd_changed(phydev, MDIO_MMD_PCS, MV_PCS_CSCR1,
335*4882a593Smuzhiyun 				     MV_PCS_CSCR1_ED_MASK, val);
336*4882a593Smuzhiyun 	if (err > 0)
337*4882a593Smuzhiyun 		err = mv3310_reset(phydev, MV_PCS_BASE_T);
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	return err;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun 
mv3310_sfp_insert(void * upstream,const struct sfp_eeprom_id * id)342*4882a593Smuzhiyun static int mv3310_sfp_insert(void *upstream, const struct sfp_eeprom_id *id)
343*4882a593Smuzhiyun {
344*4882a593Smuzhiyun 	struct phy_device *phydev = upstream;
345*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(support) = { 0, };
346*4882a593Smuzhiyun 	phy_interface_t iface;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	sfp_parse_support(phydev->sfp_bus, id, support);
349*4882a593Smuzhiyun 	iface = sfp_select_interface(phydev->sfp_bus, support);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	if (iface != PHY_INTERFACE_MODE_10GBASER) {
352*4882a593Smuzhiyun 		dev_err(&phydev->mdio.dev, "incompatible SFP module inserted\n");
353*4882a593Smuzhiyun 		return -EINVAL;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun static const struct sfp_upstream_ops mv3310_sfp_ops = {
359*4882a593Smuzhiyun 	.attach = phy_sfp_attach,
360*4882a593Smuzhiyun 	.detach = phy_sfp_detach,
361*4882a593Smuzhiyun 	.module_insert = mv3310_sfp_insert,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
mv3310_probe(struct phy_device * phydev)364*4882a593Smuzhiyun static int mv3310_probe(struct phy_device *phydev)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	struct mv3310_priv *priv;
367*4882a593Smuzhiyun 	u32 mmd_mask = MDIO_DEVS_PMAPMD | MDIO_DEVS_AN;
368*4882a593Smuzhiyun 	int ret;
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (!phydev->is_c45 ||
371*4882a593Smuzhiyun 	    (phydev->c45_ids.devices_in_package & mmd_mask) != mmd_mask)
372*4882a593Smuzhiyun 		return -ENODEV;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_BOOT);
375*4882a593Smuzhiyun 	if (ret < 0)
376*4882a593Smuzhiyun 		return ret;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	if (ret & MV_PMA_BOOT_FATAL) {
379*4882a593Smuzhiyun 		dev_warn(&phydev->mdio.dev,
380*4882a593Smuzhiyun 			 "PHY failed to boot firmware, status=%04x\n", ret);
381*4882a593Smuzhiyun 		return -ENODEV;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
385*4882a593Smuzhiyun 	if (!priv)
386*4882a593Smuzhiyun 		return -ENOMEM;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	dev_set_drvdata(&phydev->mdio.dev, priv);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_FW_VER0);
391*4882a593Smuzhiyun 	if (ret < 0)
392*4882a593Smuzhiyun 		return ret;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	priv->firmware_ver = ret << 16;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_FW_VER1);
397*4882a593Smuzhiyun 	if (ret < 0)
398*4882a593Smuzhiyun 		return ret;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	priv->firmware_ver |= ret;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	phydev_info(phydev, "Firmware version %u.%u.%u.%u\n",
403*4882a593Smuzhiyun 		    priv->firmware_ver >> 24, (priv->firmware_ver >> 16) & 255,
404*4882a593Smuzhiyun 		    (priv->firmware_ver >> 8) & 255, priv->firmware_ver & 255);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* Powering down the port when not in use saves about 600mW */
407*4882a593Smuzhiyun 	ret = mv3310_power_down(phydev);
408*4882a593Smuzhiyun 	if (ret)
409*4882a593Smuzhiyun 		return ret;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	ret = mv3310_hwmon_probe(phydev);
412*4882a593Smuzhiyun 	if (ret)
413*4882a593Smuzhiyun 		return ret;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return phy_sfp_probe(phydev, &mv3310_sfp_ops);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
mv3310_remove(struct phy_device * phydev)418*4882a593Smuzhiyun static void mv3310_remove(struct phy_device *phydev)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun 	mv3310_hwmon_config(phydev, false);
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
mv3310_suspend(struct phy_device * phydev)423*4882a593Smuzhiyun static int mv3310_suspend(struct phy_device *phydev)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	return mv3310_power_down(phydev);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
mv3310_resume(struct phy_device * phydev)428*4882a593Smuzhiyun static int mv3310_resume(struct phy_device *phydev)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	int ret;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	ret = mv3310_power_up(phydev);
433*4882a593Smuzhiyun 	if (ret)
434*4882a593Smuzhiyun 		return ret;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return mv3310_hwmon_config(phydev, true);
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun /* Some PHYs in the Alaska family such as the 88X3310 and the 88E2010
440*4882a593Smuzhiyun  * don't set bit 14 in PMA Extended Abilities (1.11), although they do
441*4882a593Smuzhiyun  * support 2.5GBASET and 5GBASET. For these models, we can still read their
442*4882a593Smuzhiyun  * 2.5G/5G extended abilities register (1.21). We detect these models based on
443*4882a593Smuzhiyun  * the PMA device identifier, with a mask matching models known to have this
444*4882a593Smuzhiyun  * issue
445*4882a593Smuzhiyun  */
mv3310_has_pma_ngbaset_quirk(struct phy_device * phydev)446*4882a593Smuzhiyun static bool mv3310_has_pma_ngbaset_quirk(struct phy_device *phydev)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	if (!(phydev->c45_ids.devices_in_package & MDIO_DEVS_PMAPMD))
449*4882a593Smuzhiyun 		return false;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	/* Only some revisions of the 88X3310 family PMA seem to be impacted */
452*4882a593Smuzhiyun 	return (phydev->c45_ids.device_ids[MDIO_MMD_PMAPMD] &
453*4882a593Smuzhiyun 		MV_PHY_ALASKA_NBT_QUIRK_MASK) == MV_PHY_ALASKA_NBT_QUIRK_REV;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun 
mv3310_config_init(struct phy_device * phydev)456*4882a593Smuzhiyun static int mv3310_config_init(struct phy_device *phydev)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
459*4882a593Smuzhiyun 	int err;
460*4882a593Smuzhiyun 	int val;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Check that the PHY interface type is compatible */
463*4882a593Smuzhiyun 	if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
464*4882a593Smuzhiyun 	    phydev->interface != PHY_INTERFACE_MODE_2500BASEX &&
465*4882a593Smuzhiyun 	    phydev->interface != PHY_INTERFACE_MODE_XAUI &&
466*4882a593Smuzhiyun 	    phydev->interface != PHY_INTERFACE_MODE_RXAUI &&
467*4882a593Smuzhiyun 	    phydev->interface != PHY_INTERFACE_MODE_10GBASER)
468*4882a593Smuzhiyun 		return -ENODEV;
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Power up so reset works */
473*4882a593Smuzhiyun 	err = mv3310_power_up(phydev);
474*4882a593Smuzhiyun 	if (err)
475*4882a593Smuzhiyun 		return err;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL);
478*4882a593Smuzhiyun 	if (val < 0)
479*4882a593Smuzhiyun 		return val;
480*4882a593Smuzhiyun 	priv->rate_match = ((val & MV_V2_PORT_MAC_TYPE_MASK) ==
481*4882a593Smuzhiyun 			MV_V2_PORT_MAC_TYPE_RATE_MATCH);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	/* Enable EDPD mode - saving 600mW */
484*4882a593Smuzhiyun 	return mv3310_set_edpd(phydev, ETHTOOL_PHY_EDPD_DFLT_TX_MSECS);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun 
mv3310_get_features(struct phy_device * phydev)487*4882a593Smuzhiyun static int mv3310_get_features(struct phy_device *phydev)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun 	int ret, val;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	ret = genphy_c45_pma_read_abilities(phydev);
492*4882a593Smuzhiyun 	if (ret)
493*4882a593Smuzhiyun 		return ret;
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	if (mv3310_has_pma_ngbaset_quirk(phydev)) {
496*4882a593Smuzhiyun 		val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
497*4882a593Smuzhiyun 				   MDIO_PMA_NG_EXTABLE);
498*4882a593Smuzhiyun 		if (val < 0)
499*4882a593Smuzhiyun 			return val;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 		linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
502*4882a593Smuzhiyun 				 phydev->supported,
503*4882a593Smuzhiyun 				 val & MDIO_PMA_NG_EXTABLE_2_5GBT);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 		linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
506*4882a593Smuzhiyun 				 phydev->supported,
507*4882a593Smuzhiyun 				 val & MDIO_PMA_NG_EXTABLE_5GBT);
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return 0;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
mv3310_config_mdix(struct phy_device * phydev)513*4882a593Smuzhiyun static int mv3310_config_mdix(struct phy_device *phydev)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	u16 val;
516*4882a593Smuzhiyun 	int err;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	switch (phydev->mdix_ctrl) {
519*4882a593Smuzhiyun 	case ETH_TP_MDI_AUTO:
520*4882a593Smuzhiyun 		val = MV_PCS_CSCR1_MDIX_AUTO;
521*4882a593Smuzhiyun 		break;
522*4882a593Smuzhiyun 	case ETH_TP_MDI_X:
523*4882a593Smuzhiyun 		val = MV_PCS_CSCR1_MDIX_MDIX;
524*4882a593Smuzhiyun 		break;
525*4882a593Smuzhiyun 	case ETH_TP_MDI:
526*4882a593Smuzhiyun 		val = MV_PCS_CSCR1_MDIX_MDI;
527*4882a593Smuzhiyun 		break;
528*4882a593Smuzhiyun 	default:
529*4882a593Smuzhiyun 		return -EINVAL;
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	err = phy_modify_mmd_changed(phydev, MDIO_MMD_PCS, MV_PCS_CSCR1,
533*4882a593Smuzhiyun 				     MV_PCS_CSCR1_MDIX_MASK, val);
534*4882a593Smuzhiyun 	if (err > 0)
535*4882a593Smuzhiyun 		err = mv3310_reset(phydev, MV_PCS_BASE_T);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	return err;
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
mv3310_config_aneg(struct phy_device * phydev)540*4882a593Smuzhiyun static int mv3310_config_aneg(struct phy_device *phydev)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	bool changed = false;
543*4882a593Smuzhiyun 	u16 reg;
544*4882a593Smuzhiyun 	int ret;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	ret = mv3310_config_mdix(phydev);
547*4882a593Smuzhiyun 	if (ret < 0)
548*4882a593Smuzhiyun 		return ret;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_DISABLE)
551*4882a593Smuzhiyun 		return genphy_c45_pma_setup_forced(phydev);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	ret = genphy_c45_an_config_aneg(phydev);
554*4882a593Smuzhiyun 	if (ret < 0)
555*4882a593Smuzhiyun 		return ret;
556*4882a593Smuzhiyun 	if (ret > 0)
557*4882a593Smuzhiyun 		changed = true;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	/* Clause 45 has no standardized support for 1000BaseT, therefore
560*4882a593Smuzhiyun 	 * use vendor registers for this mode.
561*4882a593Smuzhiyun 	 */
562*4882a593Smuzhiyun 	reg = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
563*4882a593Smuzhiyun 	ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MV_AN_CTRL1000,
564*4882a593Smuzhiyun 			     ADVERTISE_1000FULL | ADVERTISE_1000HALF, reg);
565*4882a593Smuzhiyun 	if (ret < 0)
566*4882a593Smuzhiyun 		return ret;
567*4882a593Smuzhiyun 	if (ret > 0)
568*4882a593Smuzhiyun 		changed = true;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	return genphy_c45_check_and_restart_aneg(phydev, changed);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
mv3310_aneg_done(struct phy_device * phydev)573*4882a593Smuzhiyun static int mv3310_aneg_done(struct phy_device *phydev)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	int val;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
578*4882a593Smuzhiyun 	if (val < 0)
579*4882a593Smuzhiyun 		return val;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	if (val & MDIO_STAT1_LSTATUS)
582*4882a593Smuzhiyun 		return 1;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	return genphy_c45_aneg_done(phydev);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun 
mv3310_update_interface(struct phy_device * phydev)587*4882a593Smuzhiyun static void mv3310_update_interface(struct phy_device *phydev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	/* In "XFI with Rate Matching" mode the PHY interface is fixed at
592*4882a593Smuzhiyun 	 * 10Gb. The PHY adapts the rate to actual wire speed with help of
593*4882a593Smuzhiyun 	 * internal 16KB buffer.
594*4882a593Smuzhiyun 	 */
595*4882a593Smuzhiyun 	if (priv->rate_match) {
596*4882a593Smuzhiyun 		phydev->interface = PHY_INTERFACE_MODE_10GBASER;
597*4882a593Smuzhiyun 		return;
598*4882a593Smuzhiyun 	}
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if ((phydev->interface == PHY_INTERFACE_MODE_SGMII ||
601*4882a593Smuzhiyun 	     phydev->interface == PHY_INTERFACE_MODE_2500BASEX ||
602*4882a593Smuzhiyun 	     phydev->interface == PHY_INTERFACE_MODE_10GBASER) &&
603*4882a593Smuzhiyun 	    phydev->link) {
604*4882a593Smuzhiyun 		/* The PHY automatically switches its serdes interface (and
605*4882a593Smuzhiyun 		 * active PHYXS instance) between Cisco SGMII, 10GBase-R and
606*4882a593Smuzhiyun 		 * 2500BaseX modes according to the speed.  Florian suggests
607*4882a593Smuzhiyun 		 * setting phydev->interface to communicate this to the MAC.
608*4882a593Smuzhiyun 		 * Only do this if we are already in one of the above modes.
609*4882a593Smuzhiyun 		 */
610*4882a593Smuzhiyun 		switch (phydev->speed) {
611*4882a593Smuzhiyun 		case SPEED_10000:
612*4882a593Smuzhiyun 			phydev->interface = PHY_INTERFACE_MODE_10GBASER;
613*4882a593Smuzhiyun 			break;
614*4882a593Smuzhiyun 		case SPEED_2500:
615*4882a593Smuzhiyun 			phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
616*4882a593Smuzhiyun 			break;
617*4882a593Smuzhiyun 		case SPEED_1000:
618*4882a593Smuzhiyun 		case SPEED_100:
619*4882a593Smuzhiyun 		case SPEED_10:
620*4882a593Smuzhiyun 			phydev->interface = PHY_INTERFACE_MODE_SGMII;
621*4882a593Smuzhiyun 			break;
622*4882a593Smuzhiyun 		default:
623*4882a593Smuzhiyun 			break;
624*4882a593Smuzhiyun 		}
625*4882a593Smuzhiyun 	}
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun /* 10GBASE-ER,LR,LRM,SR do not support autonegotiation. */
mv3310_read_status_10gbaser(struct phy_device * phydev)629*4882a593Smuzhiyun static int mv3310_read_status_10gbaser(struct phy_device *phydev)
630*4882a593Smuzhiyun {
631*4882a593Smuzhiyun 	phydev->link = 1;
632*4882a593Smuzhiyun 	phydev->speed = SPEED_10000;
633*4882a593Smuzhiyun 	phydev->duplex = DUPLEX_FULL;
634*4882a593Smuzhiyun 	phydev->port = PORT_FIBRE;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return 0;
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
mv3310_read_status_copper(struct phy_device * phydev)639*4882a593Smuzhiyun static int mv3310_read_status_copper(struct phy_device *phydev)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	int cssr1, speed, val;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	val = genphy_c45_read_link(phydev);
644*4882a593Smuzhiyun 	if (val < 0)
645*4882a593Smuzhiyun 		return val;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
648*4882a593Smuzhiyun 	if (val < 0)
649*4882a593Smuzhiyun 		return val;
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	cssr1 = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_CSSR1);
652*4882a593Smuzhiyun 	if (cssr1 < 0)
653*4882a593Smuzhiyun 		return cssr1;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	/* If the link settings are not resolved, mark the link down */
656*4882a593Smuzhiyun 	if (!(cssr1 & MV_PCS_CSSR1_RESOLVED)) {
657*4882a593Smuzhiyun 		phydev->link = 0;
658*4882a593Smuzhiyun 		return 0;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	/* Read the copper link settings */
662*4882a593Smuzhiyun 	speed = cssr1 & MV_PCS_CSSR1_SPD1_MASK;
663*4882a593Smuzhiyun 	if (speed == MV_PCS_CSSR1_SPD1_SPD2)
664*4882a593Smuzhiyun 		speed |= cssr1 & MV_PCS_CSSR1_SPD2_MASK;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	switch (speed) {
667*4882a593Smuzhiyun 	case MV_PCS_CSSR1_SPD1_SPD2 | MV_PCS_CSSR1_SPD2_10000:
668*4882a593Smuzhiyun 		phydev->speed = SPEED_10000;
669*4882a593Smuzhiyun 		break;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	case MV_PCS_CSSR1_SPD1_SPD2 | MV_PCS_CSSR1_SPD2_5000:
672*4882a593Smuzhiyun 		phydev->speed = SPEED_5000;
673*4882a593Smuzhiyun 		break;
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	case MV_PCS_CSSR1_SPD1_SPD2 | MV_PCS_CSSR1_SPD2_2500:
676*4882a593Smuzhiyun 		phydev->speed = SPEED_2500;
677*4882a593Smuzhiyun 		break;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	case MV_PCS_CSSR1_SPD1_1000:
680*4882a593Smuzhiyun 		phydev->speed = SPEED_1000;
681*4882a593Smuzhiyun 		break;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	case MV_PCS_CSSR1_SPD1_100:
684*4882a593Smuzhiyun 		phydev->speed = SPEED_100;
685*4882a593Smuzhiyun 		break;
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	case MV_PCS_CSSR1_SPD1_10:
688*4882a593Smuzhiyun 		phydev->speed = SPEED_10;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	phydev->duplex = cssr1 & MV_PCS_CSSR1_DUPLEX_FULL ?
693*4882a593Smuzhiyun 			 DUPLEX_FULL : DUPLEX_HALF;
694*4882a593Smuzhiyun 	phydev->port = PORT_TP;
695*4882a593Smuzhiyun 	phydev->mdix = cssr1 & MV_PCS_CSSR1_MDIX ?
696*4882a593Smuzhiyun 		       ETH_TP_MDI_X : ETH_TP_MDI;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	if (val & MDIO_AN_STAT1_COMPLETE) {
699*4882a593Smuzhiyun 		val = genphy_c45_read_lpa(phydev);
700*4882a593Smuzhiyun 		if (val < 0)
701*4882a593Smuzhiyun 			return val;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 		/* Read the link partner's 1G advertisement */
704*4882a593Smuzhiyun 		val = phy_read_mmd(phydev, MDIO_MMD_AN, MV_AN_STAT1000);
705*4882a593Smuzhiyun 		if (val < 0)
706*4882a593Smuzhiyun 			return val;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 		mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, val);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		/* Update the pause status */
711*4882a593Smuzhiyun 		phy_resolve_aneg_pause(phydev);
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun 
mv3310_read_status(struct phy_device * phydev)717*4882a593Smuzhiyun static int mv3310_read_status(struct phy_device *phydev)
718*4882a593Smuzhiyun {
719*4882a593Smuzhiyun 	int err, val;
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun 	phydev->speed = SPEED_UNKNOWN;
722*4882a593Smuzhiyun 	phydev->duplex = DUPLEX_UNKNOWN;
723*4882a593Smuzhiyun 	linkmode_zero(phydev->lp_advertising);
724*4882a593Smuzhiyun 	phydev->link = 0;
725*4882a593Smuzhiyun 	phydev->pause = 0;
726*4882a593Smuzhiyun 	phydev->asym_pause = 0;
727*4882a593Smuzhiyun 	phydev->mdix = ETH_TP_MDI_INVALID;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
730*4882a593Smuzhiyun 	if (val < 0)
731*4882a593Smuzhiyun 		return val;
732*4882a593Smuzhiyun 
733*4882a593Smuzhiyun 	if (val & MDIO_STAT1_LSTATUS)
734*4882a593Smuzhiyun 		err = mv3310_read_status_10gbaser(phydev);
735*4882a593Smuzhiyun 	else
736*4882a593Smuzhiyun 		err = mv3310_read_status_copper(phydev);
737*4882a593Smuzhiyun 	if (err < 0)
738*4882a593Smuzhiyun 		return err;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (phydev->link)
741*4882a593Smuzhiyun 		mv3310_update_interface(phydev);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
mv3310_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)746*4882a593Smuzhiyun static int mv3310_get_tunable(struct phy_device *phydev,
747*4882a593Smuzhiyun 			      struct ethtool_tunable *tuna, void *data)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	switch (tuna->id) {
750*4882a593Smuzhiyun 	case ETHTOOL_PHY_EDPD:
751*4882a593Smuzhiyun 		return mv3310_get_edpd(phydev, data);
752*4882a593Smuzhiyun 	default:
753*4882a593Smuzhiyun 		return -EOPNOTSUPP;
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
mv3310_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)757*4882a593Smuzhiyun static int mv3310_set_tunable(struct phy_device *phydev,
758*4882a593Smuzhiyun 			      struct ethtool_tunable *tuna, const void *data)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	switch (tuna->id) {
761*4882a593Smuzhiyun 	case ETHTOOL_PHY_EDPD:
762*4882a593Smuzhiyun 		return mv3310_set_edpd(phydev, *(u16 *)data);
763*4882a593Smuzhiyun 	default:
764*4882a593Smuzhiyun 		return -EOPNOTSUPP;
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun static struct phy_driver mv3310_drivers[] = {
769*4882a593Smuzhiyun 	{
770*4882a593Smuzhiyun 		.phy_id		= MARVELL_PHY_ID_88X3310,
771*4882a593Smuzhiyun 		.phy_id_mask	= MARVELL_PHY_ID_MASK,
772*4882a593Smuzhiyun 		.name		= "mv88x3310",
773*4882a593Smuzhiyun 		.get_features	= mv3310_get_features,
774*4882a593Smuzhiyun 		.config_init	= mv3310_config_init,
775*4882a593Smuzhiyun 		.probe		= mv3310_probe,
776*4882a593Smuzhiyun 		.suspend	= mv3310_suspend,
777*4882a593Smuzhiyun 		.resume		= mv3310_resume,
778*4882a593Smuzhiyun 		.config_aneg	= mv3310_config_aneg,
779*4882a593Smuzhiyun 		.aneg_done	= mv3310_aneg_done,
780*4882a593Smuzhiyun 		.read_status	= mv3310_read_status,
781*4882a593Smuzhiyun 		.get_tunable	= mv3310_get_tunable,
782*4882a593Smuzhiyun 		.set_tunable	= mv3310_set_tunable,
783*4882a593Smuzhiyun 		.remove		= mv3310_remove,
784*4882a593Smuzhiyun 	},
785*4882a593Smuzhiyun 	{
786*4882a593Smuzhiyun 		.phy_id		= MARVELL_PHY_ID_88E2110,
787*4882a593Smuzhiyun 		.phy_id_mask	= MARVELL_PHY_ID_MASK,
788*4882a593Smuzhiyun 		.name		= "mv88x2110",
789*4882a593Smuzhiyun 		.probe		= mv3310_probe,
790*4882a593Smuzhiyun 		.suspend	= mv3310_suspend,
791*4882a593Smuzhiyun 		.resume		= mv3310_resume,
792*4882a593Smuzhiyun 		.config_init	= mv3310_config_init,
793*4882a593Smuzhiyun 		.config_aneg	= mv3310_config_aneg,
794*4882a593Smuzhiyun 		.aneg_done	= mv3310_aneg_done,
795*4882a593Smuzhiyun 		.read_status	= mv3310_read_status,
796*4882a593Smuzhiyun 		.get_tunable	= mv3310_get_tunable,
797*4882a593Smuzhiyun 		.set_tunable	= mv3310_set_tunable,
798*4882a593Smuzhiyun 		.remove		= mv3310_remove,
799*4882a593Smuzhiyun 	},
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun module_phy_driver(mv3310_drivers);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused mv3310_tbl[] = {
805*4882a593Smuzhiyun 	{ MARVELL_PHY_ID_88X3310, MARVELL_PHY_ID_MASK },
806*4882a593Smuzhiyun 	{ MARVELL_PHY_ID_88E2110, MARVELL_PHY_ID_MASK },
807*4882a593Smuzhiyun 	{ },
808*4882a593Smuzhiyun };
809*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, mv3310_tbl);
810*4882a593Smuzhiyun MODULE_DESCRIPTION("Marvell Alaska X 10Gigabit Ethernet PHY driver (MV88X3310)");
811*4882a593Smuzhiyun MODULE_LICENSE("GPL");
812