1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2012 Daniel Schwierzeck <daniel.schwierzeck@googlemail.com>
4*4882a593Smuzhiyun * Copyright (C) 2016 Hauke Mehrtens <hauke@hauke-m.de>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/mdio.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/phy.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define XWAY_MDIO_IMASK 0x19 /* interrupt mask */
13*4882a593Smuzhiyun #define XWAY_MDIO_ISTAT 0x1A /* interrupt status */
14*4882a593Smuzhiyun #define XWAY_MDIO_LED 0x1B /* led control */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /* bit 15:12 are reserved */
17*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED3_EN BIT(11) /* Enable the integrated function of LED3 */
18*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED2_EN BIT(10) /* Enable the integrated function of LED2 */
19*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED1_EN BIT(9) /* Enable the integrated function of LED1 */
20*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED0_EN BIT(8) /* Enable the integrated function of LED0 */
21*4882a593Smuzhiyun /* bit 7:4 are reserved */
22*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED3_DA BIT(3) /* Direct Access to LED3 */
23*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED2_DA BIT(2) /* Direct Access to LED2 */
24*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED1_DA BIT(1) /* Direct Access to LED1 */
25*4882a593Smuzhiyun #define XWAY_MDIO_LED_LED0_DA BIT(0) /* Direct Access to LED0 */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define XWAY_MDIO_INIT_WOL BIT(15) /* Wake-On-LAN */
28*4882a593Smuzhiyun #define XWAY_MDIO_INIT_MSRE BIT(14)
29*4882a593Smuzhiyun #define XWAY_MDIO_INIT_NPRX BIT(13)
30*4882a593Smuzhiyun #define XWAY_MDIO_INIT_NPTX BIT(12)
31*4882a593Smuzhiyun #define XWAY_MDIO_INIT_ANE BIT(11) /* Auto-Neg error */
32*4882a593Smuzhiyun #define XWAY_MDIO_INIT_ANC BIT(10) /* Auto-Neg complete */
33*4882a593Smuzhiyun #define XWAY_MDIO_INIT_ADSC BIT(5) /* Link auto-downspeed detect */
34*4882a593Smuzhiyun #define XWAY_MDIO_INIT_MPIPC BIT(4)
35*4882a593Smuzhiyun #define XWAY_MDIO_INIT_MDIXC BIT(3)
36*4882a593Smuzhiyun #define XWAY_MDIO_INIT_DXMC BIT(2) /* Duplex mode change */
37*4882a593Smuzhiyun #define XWAY_MDIO_INIT_LSPC BIT(1) /* Link speed change */
38*4882a593Smuzhiyun #define XWAY_MDIO_INIT_LSTC BIT(0) /* Link state change */
39*4882a593Smuzhiyun #define XWAY_MDIO_INIT_MASK (XWAY_MDIO_INIT_LSTC | \
40*4882a593Smuzhiyun XWAY_MDIO_INIT_ADSC)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ADVERTISED_MPD BIT(10) /* Multi-port device */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* LED Configuration */
45*4882a593Smuzhiyun #define XWAY_MMD_LEDCH 0x01E0
46*4882a593Smuzhiyun /* Inverse of SCAN Function */
47*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_NONE 0x0000
48*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_LINK 0x0001
49*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_PDOWN 0x0002
50*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_EEE 0x0003
51*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_ANEG 0x0004
52*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_ABIST 0x0005
53*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_CDIAG 0x0006
54*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_NACS_TEST 0x0007
55*4882a593Smuzhiyun /* Slow Blink Frequency */
56*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SBF_F02HZ 0x0000
57*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SBF_F04HZ 0x0010
58*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SBF_F08HZ 0x0020
59*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SBF_F16HZ 0x0030
60*4882a593Smuzhiyun /* Fast Blink Frequency */
61*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_FBF_F02HZ 0x0000
62*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_FBF_F04HZ 0x0040
63*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_FBF_F08HZ 0x0080
64*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_FBF_F16HZ 0x00C0
65*4882a593Smuzhiyun /* LED Configuration */
66*4882a593Smuzhiyun #define XWAY_MMD_LEDCL 0x01E1
67*4882a593Smuzhiyun /* Complex Blinking Configuration */
68*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_NONE 0x0000
69*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_LINK 0x0001
70*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_PDOWN 0x0002
71*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_EEE 0x0003
72*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_ANEG 0x0004
73*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_ABIST 0x0005
74*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_CDIAG 0x0006
75*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_CBLINK_TEST 0x0007
76*4882a593Smuzhiyun /* Complex SCAN Configuration */
77*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_NONE 0x0000
78*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_LINK 0x0010
79*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_PDOWN 0x0020
80*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_EEE 0x0030
81*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_ANEG 0x0040
82*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_ABIST 0x0050
83*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_CDIAG 0x0060
84*4882a593Smuzhiyun #define XWAY_MMD_LEDCH_SCAN_TEST 0x0070
85*4882a593Smuzhiyun /* Configuration for LED Pin x */
86*4882a593Smuzhiyun #define XWAY_MMD_LED0H 0x01E2
87*4882a593Smuzhiyun /* Fast Blinking Configuration */
88*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_MASK 0x000F
89*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_NONE 0x0000
90*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK10 0x0001
91*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK100 0x0002
92*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK10X 0x0003
93*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK1000 0x0004
94*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK10_0 0x0005
95*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK100X 0x0006
96*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_LINK10XX 0x0007
97*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_PDOWN 0x0008
98*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_EEE 0x0009
99*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_ANEG 0x000A
100*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_ABIST 0x000B
101*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_BLINKF_CDIAG 0x000C
102*4882a593Smuzhiyun /* Constant On Configuration */
103*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_MASK 0x00F0
104*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_NONE 0x0000
105*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK10 0x0010
106*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK100 0x0020
107*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK10X 0x0030
108*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK1000 0x0040
109*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK10_0 0x0050
110*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK100X 0x0060
111*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_LINK10XX 0x0070
112*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_PDOWN 0x0080
113*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_EEE 0x0090
114*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_ANEG 0x00A0
115*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_ABIST 0x00B0
116*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_CDIAG 0x00C0
117*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_COPPER 0x00D0
118*4882a593Smuzhiyun #define XWAY_MMD_LEDxH_CON_FIBER 0x00E0
119*4882a593Smuzhiyun /* Configuration for LED Pin x */
120*4882a593Smuzhiyun #define XWAY_MMD_LED0L 0x01E3
121*4882a593Smuzhiyun /* Pulsing Configuration */
122*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_PULSE_MASK 0x000F
123*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_PULSE_NONE 0x0000
124*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_PULSE_TXACT 0x0001
125*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_PULSE_RXACT 0x0002
126*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_PULSE_COL 0x0004
127*4882a593Smuzhiyun /* Slow Blinking Configuration */
128*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_MASK 0x00F0
129*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_NONE 0x0000
130*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK10 0x0010
131*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK100 0x0020
132*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK10X 0x0030
133*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK1000 0x0040
134*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK10_0 0x0050
135*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK100X 0x0060
136*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_LINK10XX 0x0070
137*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_PDOWN 0x0080
138*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_EEE 0x0090
139*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_ANEG 0x00A0
140*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_ABIST 0x00B0
141*4882a593Smuzhiyun #define XWAY_MMD_LEDxL_BLINKS_CDIAG 0x00C0
142*4882a593Smuzhiyun #define XWAY_MMD_LED1H 0x01E4
143*4882a593Smuzhiyun #define XWAY_MMD_LED1L 0x01E5
144*4882a593Smuzhiyun #define XWAY_MMD_LED2H 0x01E6
145*4882a593Smuzhiyun #define XWAY_MMD_LED2L 0x01E7
146*4882a593Smuzhiyun #define XWAY_MMD_LED3H 0x01E8
147*4882a593Smuzhiyun #define XWAY_MMD_LED3L 0x01E9
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define PHY_ID_PHY11G_1_3 0x030260D1
150*4882a593Smuzhiyun #define PHY_ID_PHY22F_1_3 0x030260E1
151*4882a593Smuzhiyun #define PHY_ID_PHY11G_1_4 0xD565A400
152*4882a593Smuzhiyun #define PHY_ID_PHY22F_1_4 0xD565A410
153*4882a593Smuzhiyun #define PHY_ID_PHY11G_1_5 0xD565A401
154*4882a593Smuzhiyun #define PHY_ID_PHY22F_1_5 0xD565A411
155*4882a593Smuzhiyun #define PHY_ID_PHY11G_VR9_1_1 0xD565A408
156*4882a593Smuzhiyun #define PHY_ID_PHY22F_VR9_1_1 0xD565A418
157*4882a593Smuzhiyun #define PHY_ID_PHY11G_VR9_1_2 0xD565A409
158*4882a593Smuzhiyun #define PHY_ID_PHY22F_VR9_1_2 0xD565A419
159*4882a593Smuzhiyun
xway_gphy_config_init(struct phy_device * phydev)160*4882a593Smuzhiyun static int xway_gphy_config_init(struct phy_device *phydev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun int err;
163*4882a593Smuzhiyun u32 ledxh;
164*4882a593Smuzhiyun u32 ledxl;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Mask all interrupts */
167*4882a593Smuzhiyun err = phy_write(phydev, XWAY_MDIO_IMASK, 0);
168*4882a593Smuzhiyun if (err)
169*4882a593Smuzhiyun return err;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Clear all pending interrupts */
172*4882a593Smuzhiyun phy_read(phydev, XWAY_MDIO_ISTAT);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* Ensure that integrated led function is enabled for all leds */
175*4882a593Smuzhiyun err = phy_write(phydev, XWAY_MDIO_LED,
176*4882a593Smuzhiyun XWAY_MDIO_LED_LED0_EN |
177*4882a593Smuzhiyun XWAY_MDIO_LED_LED1_EN |
178*4882a593Smuzhiyun XWAY_MDIO_LED_LED2_EN |
179*4882a593Smuzhiyun XWAY_MDIO_LED_LED3_EN);
180*4882a593Smuzhiyun if (err)
181*4882a593Smuzhiyun return err;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCH,
184*4882a593Smuzhiyun XWAY_MMD_LEDCH_NACS_NONE |
185*4882a593Smuzhiyun XWAY_MMD_LEDCH_SBF_F02HZ |
186*4882a593Smuzhiyun XWAY_MMD_LEDCH_FBF_F16HZ);
187*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCL,
188*4882a593Smuzhiyun XWAY_MMD_LEDCH_CBLINK_NONE |
189*4882a593Smuzhiyun XWAY_MMD_LEDCH_SCAN_NONE);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun * In most cases only one LED is connected to this phy, so
193*4882a593Smuzhiyun * configure them all to constant on and pulse mode. LED3 is
194*4882a593Smuzhiyun * only available in some packages, leave it in its reset
195*4882a593Smuzhiyun * configuration.
196*4882a593Smuzhiyun */
197*4882a593Smuzhiyun ledxh = XWAY_MMD_LEDxH_BLINKF_NONE | XWAY_MMD_LEDxH_CON_LINK10XX;
198*4882a593Smuzhiyun ledxl = XWAY_MMD_LEDxL_PULSE_TXACT | XWAY_MMD_LEDxL_PULSE_RXACT |
199*4882a593Smuzhiyun XWAY_MMD_LEDxL_BLINKS_NONE;
200*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0H, ledxh);
201*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0L, ledxl);
202*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1H, ledxh);
203*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1L, ledxl);
204*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2H, ledxh);
205*4882a593Smuzhiyun phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2L, ledxl);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
xway_gphy14_config_aneg(struct phy_device * phydev)210*4882a593Smuzhiyun static int xway_gphy14_config_aneg(struct phy_device *phydev)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun int reg, err;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Advertise as multi-port device, see IEEE802.3-2002 40.5.1.1 */
215*4882a593Smuzhiyun /* This is a workaround for an errata in rev < 1.5 devices */
216*4882a593Smuzhiyun reg = phy_read(phydev, MII_CTRL1000);
217*4882a593Smuzhiyun reg |= ADVERTISED_MPD;
218*4882a593Smuzhiyun err = phy_write(phydev, MII_CTRL1000, reg);
219*4882a593Smuzhiyun if (err)
220*4882a593Smuzhiyun return err;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return genphy_config_aneg(phydev);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
xway_gphy_ack_interrupt(struct phy_device * phydev)225*4882a593Smuzhiyun static int xway_gphy_ack_interrupt(struct phy_device *phydev)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun int reg;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun reg = phy_read(phydev, XWAY_MDIO_ISTAT);
230*4882a593Smuzhiyun return (reg < 0) ? reg : 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
xway_gphy_did_interrupt(struct phy_device * phydev)233*4882a593Smuzhiyun static int xway_gphy_did_interrupt(struct phy_device *phydev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun int reg;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun reg = phy_read(phydev, XWAY_MDIO_ISTAT);
238*4882a593Smuzhiyun return reg & XWAY_MDIO_INIT_MASK;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
xway_gphy_config_intr(struct phy_device * phydev)241*4882a593Smuzhiyun static int xway_gphy_config_intr(struct phy_device *phydev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u16 mask = 0;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
246*4882a593Smuzhiyun mask = XWAY_MDIO_INIT_MASK;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return phy_write(phydev, XWAY_MDIO_IMASK, mask);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct phy_driver xway_gphy[] = {
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun .phy_id = PHY_ID_PHY11G_1_3,
254*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
255*4882a593Smuzhiyun .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.3",
256*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
257*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
258*4882a593Smuzhiyun .config_aneg = xway_gphy14_config_aneg,
259*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
260*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
261*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
262*4882a593Smuzhiyun .suspend = genphy_suspend,
263*4882a593Smuzhiyun .resume = genphy_resume,
264*4882a593Smuzhiyun }, {
265*4882a593Smuzhiyun .phy_id = PHY_ID_PHY22F_1_3,
266*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
267*4882a593Smuzhiyun .name = "Intel XWAY PHY22F (PEF 7061) v1.3",
268*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
269*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
270*4882a593Smuzhiyun .config_aneg = xway_gphy14_config_aneg,
271*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
272*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
273*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
274*4882a593Smuzhiyun .suspend = genphy_suspend,
275*4882a593Smuzhiyun .resume = genphy_resume,
276*4882a593Smuzhiyun }, {
277*4882a593Smuzhiyun .phy_id = PHY_ID_PHY11G_1_4,
278*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
279*4882a593Smuzhiyun .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.4",
280*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
281*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
282*4882a593Smuzhiyun .config_aneg = xway_gphy14_config_aneg,
283*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
284*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
285*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
286*4882a593Smuzhiyun .suspend = genphy_suspend,
287*4882a593Smuzhiyun .resume = genphy_resume,
288*4882a593Smuzhiyun }, {
289*4882a593Smuzhiyun .phy_id = PHY_ID_PHY22F_1_4,
290*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
291*4882a593Smuzhiyun .name = "Intel XWAY PHY22F (PEF 7061) v1.4",
292*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
293*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
294*4882a593Smuzhiyun .config_aneg = xway_gphy14_config_aneg,
295*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
296*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
297*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
298*4882a593Smuzhiyun .suspend = genphy_suspend,
299*4882a593Smuzhiyun .resume = genphy_resume,
300*4882a593Smuzhiyun }, {
301*4882a593Smuzhiyun .phy_id = PHY_ID_PHY11G_1_5,
302*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
303*4882a593Smuzhiyun .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.5 / v1.6",
304*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
305*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
306*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
307*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
308*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
309*4882a593Smuzhiyun .suspend = genphy_suspend,
310*4882a593Smuzhiyun .resume = genphy_resume,
311*4882a593Smuzhiyun }, {
312*4882a593Smuzhiyun .phy_id = PHY_ID_PHY22F_1_5,
313*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
314*4882a593Smuzhiyun .name = "Intel XWAY PHY22F (PEF 7061) v1.5 / v1.6",
315*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
316*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
317*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
318*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
319*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
320*4882a593Smuzhiyun .suspend = genphy_suspend,
321*4882a593Smuzhiyun .resume = genphy_resume,
322*4882a593Smuzhiyun }, {
323*4882a593Smuzhiyun .phy_id = PHY_ID_PHY11G_VR9_1_1,
324*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
325*4882a593Smuzhiyun .name = "Intel XWAY PHY11G (xRX v1.1 integrated)",
326*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
327*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
328*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
329*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
330*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
331*4882a593Smuzhiyun .suspend = genphy_suspend,
332*4882a593Smuzhiyun .resume = genphy_resume,
333*4882a593Smuzhiyun }, {
334*4882a593Smuzhiyun .phy_id = PHY_ID_PHY22F_VR9_1_1,
335*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
336*4882a593Smuzhiyun .name = "Intel XWAY PHY22F (xRX v1.1 integrated)",
337*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
338*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
339*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
340*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
341*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
342*4882a593Smuzhiyun .suspend = genphy_suspend,
343*4882a593Smuzhiyun .resume = genphy_resume,
344*4882a593Smuzhiyun }, {
345*4882a593Smuzhiyun .phy_id = PHY_ID_PHY11G_VR9_1_2,
346*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
347*4882a593Smuzhiyun .name = "Intel XWAY PHY11G (xRX v1.2 integrated)",
348*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
349*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
350*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
351*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
352*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
353*4882a593Smuzhiyun .suspend = genphy_suspend,
354*4882a593Smuzhiyun .resume = genphy_resume,
355*4882a593Smuzhiyun }, {
356*4882a593Smuzhiyun .phy_id = PHY_ID_PHY22F_VR9_1_2,
357*4882a593Smuzhiyun .phy_id_mask = 0xffffffff,
358*4882a593Smuzhiyun .name = "Intel XWAY PHY22F (xRX v1.2 integrated)",
359*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */
360*4882a593Smuzhiyun .config_init = xway_gphy_config_init,
361*4882a593Smuzhiyun .ack_interrupt = xway_gphy_ack_interrupt,
362*4882a593Smuzhiyun .did_interrupt = xway_gphy_did_interrupt,
363*4882a593Smuzhiyun .config_intr = xway_gphy_config_intr,
364*4882a593Smuzhiyun .suspend = genphy_suspend,
365*4882a593Smuzhiyun .resume = genphy_resume,
366*4882a593Smuzhiyun },
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun module_phy_driver(xway_gphy);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused xway_gphy_tbl[] = {
371*4882a593Smuzhiyun { PHY_ID_PHY11G_1_3, 0xffffffff },
372*4882a593Smuzhiyun { PHY_ID_PHY22F_1_3, 0xffffffff },
373*4882a593Smuzhiyun { PHY_ID_PHY11G_1_4, 0xffffffff },
374*4882a593Smuzhiyun { PHY_ID_PHY22F_1_4, 0xffffffff },
375*4882a593Smuzhiyun { PHY_ID_PHY11G_1_5, 0xffffffff },
376*4882a593Smuzhiyun { PHY_ID_PHY22F_1_5, 0xffffffff },
377*4882a593Smuzhiyun { PHY_ID_PHY11G_VR9_1_1, 0xffffffff },
378*4882a593Smuzhiyun { PHY_ID_PHY22F_VR9_1_1, 0xffffffff },
379*4882a593Smuzhiyun { PHY_ID_PHY11G_VR9_1_2, 0xffffffff },
380*4882a593Smuzhiyun { PHY_ID_PHY22F_VR9_1_2, 0xffffffff },
381*4882a593Smuzhiyun { }
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, xway_gphy_tbl);
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel XWAY PHY driver");
386*4882a593Smuzhiyun MODULE_LICENSE("GPL");
387