xref: /OK3568_Linux_fs/kernel/drivers/net/phy/dp83869.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Driver for the Texas Instruments DP83869 PHY
3*4882a593Smuzhiyun  * Copyright (C) 2019 Texas Instruments Inc.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/ethtool.h>
7*4882a593Smuzhiyun #include <linux/etherdevice.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/mii.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of.h>
12*4882a593Smuzhiyun #include <linux/phy.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/bitfield.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <dt-bindings/net/ti-dp83869.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DP83869_PHY_ID		0x2000a0f1
19*4882a593Smuzhiyun #define DP83869_DEVADDR		0x1f
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MII_DP83869_PHYCTRL	0x10
22*4882a593Smuzhiyun #define MII_DP83869_MICR	0x12
23*4882a593Smuzhiyun #define MII_DP83869_ISR		0x13
24*4882a593Smuzhiyun #define DP83869_CFG2		0x14
25*4882a593Smuzhiyun #define DP83869_CTRL		0x1f
26*4882a593Smuzhiyun #define DP83869_CFG4		0x1e
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* Extended Registers */
29*4882a593Smuzhiyun #define DP83869_GEN_CFG3        0x0031
30*4882a593Smuzhiyun #define DP83869_RGMIICTL	0x0032
31*4882a593Smuzhiyun #define DP83869_STRAP_STS1	0x006e
32*4882a593Smuzhiyun #define DP83869_RGMIIDCTL	0x0086
33*4882a593Smuzhiyun #define DP83869_RXFCFG		0x0134
34*4882a593Smuzhiyun #define DP83869_RXFPMD1		0x0136
35*4882a593Smuzhiyun #define DP83869_RXFPMD2		0x0137
36*4882a593Smuzhiyun #define DP83869_RXFPMD3		0x0138
37*4882a593Smuzhiyun #define DP83869_RXFSOP1		0x0139
38*4882a593Smuzhiyun #define DP83869_RXFSOP2		0x013A
39*4882a593Smuzhiyun #define DP83869_RXFSOP3		0x013B
40*4882a593Smuzhiyun #define DP83869_IO_MUX_CFG	0x0170
41*4882a593Smuzhiyun #define DP83869_OP_MODE		0x01df
42*4882a593Smuzhiyun #define DP83869_FX_CTRL		0x0c00
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define DP83869_SW_RESET	BIT(15)
45*4882a593Smuzhiyun #define DP83869_SW_RESTART	BIT(14)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* MICR Interrupt bits */
48*4882a593Smuzhiyun #define MII_DP83869_MICR_AN_ERR_INT_EN		BIT(15)
49*4882a593Smuzhiyun #define MII_DP83869_MICR_SPEED_CHNG_INT_EN	BIT(14)
50*4882a593Smuzhiyun #define MII_DP83869_MICR_DUP_MODE_CHNG_INT_EN	BIT(13)
51*4882a593Smuzhiyun #define MII_DP83869_MICR_PAGE_RXD_INT_EN	BIT(12)
52*4882a593Smuzhiyun #define MII_DP83869_MICR_AUTONEG_COMP_INT_EN	BIT(11)
53*4882a593Smuzhiyun #define MII_DP83869_MICR_LINK_STS_CHNG_INT_EN	BIT(10)
54*4882a593Smuzhiyun #define MII_DP83869_MICR_FALSE_CARRIER_INT_EN	BIT(8)
55*4882a593Smuzhiyun #define MII_DP83869_MICR_SLEEP_MODE_CHNG_INT_EN	BIT(4)
56*4882a593Smuzhiyun #define MII_DP83869_MICR_WOL_INT_EN		BIT(3)
57*4882a593Smuzhiyun #define MII_DP83869_MICR_XGMII_ERR_INT_EN	BIT(2)
58*4882a593Smuzhiyun #define MII_DP83869_MICR_POL_CHNG_INT_EN	BIT(1)
59*4882a593Smuzhiyun #define MII_DP83869_MICR_JABBER_INT_EN		BIT(0)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define MII_DP83869_BMCR_DEFAULT	(BMCR_ANENABLE | \
62*4882a593Smuzhiyun 					 BMCR_FULLDPLX | \
63*4882a593Smuzhiyun 					 BMCR_SPEED1000)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define MII_DP83869_FIBER_ADVERTISE    (ADVERTISED_FIBRE | \
66*4882a593Smuzhiyun 					ADVERTISED_Pause | \
67*4882a593Smuzhiyun 					ADVERTISED_Asym_Pause)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* This is the same bit mask as the BMCR so re-use the BMCR default */
70*4882a593Smuzhiyun #define DP83869_FX_CTRL_DEFAULT	MII_DP83869_BMCR_DEFAULT
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* CFG1 bits */
73*4882a593Smuzhiyun #define DP83869_CFG1_DEFAULT	(ADVERTISE_1000HALF | \
74*4882a593Smuzhiyun 				 ADVERTISE_1000FULL | \
75*4882a593Smuzhiyun 				 CTL1000_AS_MASTER)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* RGMIICTL bits */
78*4882a593Smuzhiyun #define DP83869_RGMII_TX_CLK_DELAY_EN		BIT(1)
79*4882a593Smuzhiyun #define DP83869_RGMII_RX_CLK_DELAY_EN		BIT(0)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* RGMIIDCTL */
82*4882a593Smuzhiyun #define DP83869_RGMII_CLK_DELAY_SHIFT		4
83*4882a593Smuzhiyun #define DP83869_CLK_DELAY_DEF			7
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* STRAP_STS1 bits */
86*4882a593Smuzhiyun #define DP83869_STRAP_OP_MODE_MASK		GENMASK(2, 0)
87*4882a593Smuzhiyun #define DP83869_STRAP_STS1_RESERVED		BIT(11)
88*4882a593Smuzhiyun #define DP83869_STRAP_MIRROR_ENABLED           BIT(12)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* PHYCTRL bits */
91*4882a593Smuzhiyun #define DP83869_RX_FIFO_SHIFT	12
92*4882a593Smuzhiyun #define DP83869_TX_FIFO_SHIFT	14
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun /* PHY_CTRL lower bytes 0x48 are declared as reserved */
95*4882a593Smuzhiyun #define DP83869_PHY_CTRL_DEFAULT	0x48
96*4882a593Smuzhiyun #define DP83869_PHYCR_FIFO_DEPTH_MASK	GENMASK(15, 12)
97*4882a593Smuzhiyun #define DP83869_PHYCR_RESERVED_MASK	BIT(11)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* IO_MUX_CFG bits */
100*4882a593Smuzhiyun #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL	0x1f
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX	0x0
103*4882a593Smuzhiyun #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN	0x1f
104*4882a593Smuzhiyun #define DP83869_IO_MUX_CFG_CLK_O_SEL_MASK	(0x1f << 8)
105*4882a593Smuzhiyun #define DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT	8
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* CFG3 bits */
108*4882a593Smuzhiyun #define DP83869_CFG3_PORT_MIRROR_EN              BIT(0)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* CFG4 bits */
111*4882a593Smuzhiyun #define DP83869_INT_OE	BIT(7)
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun /* OP MODE */
114*4882a593Smuzhiyun #define DP83869_OP_MODE_MII			BIT(5)
115*4882a593Smuzhiyun #define DP83869_SGMII_RGMII_BRIDGE		BIT(6)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun /* RXFCFG bits*/
118*4882a593Smuzhiyun #define DP83869_WOL_MAGIC_EN		BIT(0)
119*4882a593Smuzhiyun #define DP83869_WOL_PATTERN_EN		BIT(1)
120*4882a593Smuzhiyun #define DP83869_WOL_BCAST_EN		BIT(2)
121*4882a593Smuzhiyun #define DP83869_WOL_UCAST_EN		BIT(4)
122*4882a593Smuzhiyun #define DP83869_WOL_SEC_EN		BIT(5)
123*4882a593Smuzhiyun #define DP83869_WOL_ENH_MAC		BIT(7)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun /* CFG2 bits */
126*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_EN		(BIT(8) | BIT(9))
127*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_ATTEMPT_MASK	(BIT(10) | BIT(11))
128*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_1_COUNT_VAL	0
129*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_2_COUNT_VAL	1
130*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_4_COUNT_VAL	2
131*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_8_COUNT_VAL	3
132*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_1_COUNT	1
133*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_2_COUNT	2
134*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_4_COUNT	4
135*4882a593Smuzhiyun #define DP83869_DOWNSHIFT_8_COUNT	8
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun enum {
138*4882a593Smuzhiyun 	DP83869_PORT_MIRRORING_KEEP,
139*4882a593Smuzhiyun 	DP83869_PORT_MIRRORING_EN,
140*4882a593Smuzhiyun 	DP83869_PORT_MIRRORING_DIS,
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun struct dp83869_private {
144*4882a593Smuzhiyun 	int tx_fifo_depth;
145*4882a593Smuzhiyun 	int rx_fifo_depth;
146*4882a593Smuzhiyun 	s32 rx_int_delay;
147*4882a593Smuzhiyun 	s32 tx_int_delay;
148*4882a593Smuzhiyun 	int io_impedance;
149*4882a593Smuzhiyun 	int port_mirroring;
150*4882a593Smuzhiyun 	bool rxctrl_strap_quirk;
151*4882a593Smuzhiyun 	int clk_output_sel;
152*4882a593Smuzhiyun 	int mode;
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun 
dp83869_read_status(struct phy_device * phydev)155*4882a593Smuzhiyun static int dp83869_read_status(struct phy_device *phydev)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct dp83869_private *dp83869 = phydev->priv;
158*4882a593Smuzhiyun 	int ret;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ret = genphy_read_status(phydev);
161*4882a593Smuzhiyun 	if (ret)
162*4882a593Smuzhiyun 		return ret;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported)) {
165*4882a593Smuzhiyun 		if (phydev->link) {
166*4882a593Smuzhiyun 			if (dp83869->mode == DP83869_RGMII_100_BASE)
167*4882a593Smuzhiyun 				phydev->speed = SPEED_100;
168*4882a593Smuzhiyun 		} else {
169*4882a593Smuzhiyun 			phydev->speed = SPEED_UNKNOWN;
170*4882a593Smuzhiyun 			phydev->duplex = DUPLEX_UNKNOWN;
171*4882a593Smuzhiyun 		}
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
dp83869_ack_interrupt(struct phy_device * phydev)177*4882a593Smuzhiyun static int dp83869_ack_interrupt(struct phy_device *phydev)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	int err = phy_read(phydev, MII_DP83869_ISR);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (err < 0)
182*4882a593Smuzhiyun 		return err;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
dp83869_config_intr(struct phy_device * phydev)187*4882a593Smuzhiyun static int dp83869_config_intr(struct phy_device *phydev)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	int micr_status = 0;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
192*4882a593Smuzhiyun 		micr_status = phy_read(phydev, MII_DP83869_MICR);
193*4882a593Smuzhiyun 		if (micr_status < 0)
194*4882a593Smuzhiyun 			return micr_status;
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		micr_status |=
197*4882a593Smuzhiyun 			(MII_DP83869_MICR_AN_ERR_INT_EN |
198*4882a593Smuzhiyun 			MII_DP83869_MICR_SPEED_CHNG_INT_EN |
199*4882a593Smuzhiyun 			MII_DP83869_MICR_AUTONEG_COMP_INT_EN |
200*4882a593Smuzhiyun 			MII_DP83869_MICR_LINK_STS_CHNG_INT_EN |
201*4882a593Smuzhiyun 			MII_DP83869_MICR_DUP_MODE_CHNG_INT_EN |
202*4882a593Smuzhiyun 			MII_DP83869_MICR_SLEEP_MODE_CHNG_INT_EN);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		return phy_write(phydev, MII_DP83869_MICR, micr_status);
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return phy_write(phydev, MII_DP83869_MICR, micr_status);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
dp83869_set_wol(struct phy_device * phydev,struct ethtool_wolinfo * wol)210*4882a593Smuzhiyun static int dp83869_set_wol(struct phy_device *phydev,
211*4882a593Smuzhiyun 			   struct ethtool_wolinfo *wol)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct net_device *ndev = phydev->attached_dev;
214*4882a593Smuzhiyun 	int val_rxcfg, val_micr;
215*4882a593Smuzhiyun 	u8 *mac;
216*4882a593Smuzhiyun 	int ret;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	val_rxcfg = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG);
219*4882a593Smuzhiyun 	if (val_rxcfg < 0)
220*4882a593Smuzhiyun 		return val_rxcfg;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	val_micr = phy_read(phydev, MII_DP83869_MICR);
223*4882a593Smuzhiyun 	if (val_micr < 0)
224*4882a593Smuzhiyun 		return val_micr;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_UCAST |
227*4882a593Smuzhiyun 			    WAKE_BCAST)) {
228*4882a593Smuzhiyun 		val_rxcfg |= DP83869_WOL_ENH_MAC;
229*4882a593Smuzhiyun 		val_micr |= MII_DP83869_MICR_WOL_INT_EN;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		if (wol->wolopts & WAKE_MAGIC ||
232*4882a593Smuzhiyun 		    wol->wolopts & WAKE_MAGICSECURE) {
233*4882a593Smuzhiyun 			mac = (u8 *)ndev->dev_addr;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 			if (!is_valid_ether_addr(mac))
236*4882a593Smuzhiyun 				return -EINVAL;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 			ret = phy_write_mmd(phydev, DP83869_DEVADDR,
239*4882a593Smuzhiyun 					    DP83869_RXFPMD1,
240*4882a593Smuzhiyun 					    mac[1] << 8 | mac[0]);
241*4882a593Smuzhiyun 			if (ret)
242*4882a593Smuzhiyun 				return ret;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 			ret = phy_write_mmd(phydev, DP83869_DEVADDR,
245*4882a593Smuzhiyun 					    DP83869_RXFPMD2,
246*4882a593Smuzhiyun 					    mac[3] << 8 | mac[2]);
247*4882a593Smuzhiyun 			if (ret)
248*4882a593Smuzhiyun 				return ret;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 			ret = phy_write_mmd(phydev, DP83869_DEVADDR,
251*4882a593Smuzhiyun 					    DP83869_RXFPMD3,
252*4882a593Smuzhiyun 					    mac[5] << 8 | mac[4]);
253*4882a593Smuzhiyun 			if (ret)
254*4882a593Smuzhiyun 				return ret;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 			val_rxcfg |= DP83869_WOL_MAGIC_EN;
257*4882a593Smuzhiyun 		} else {
258*4882a593Smuzhiyun 			val_rxcfg &= ~DP83869_WOL_MAGIC_EN;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 		if (wol->wolopts & WAKE_MAGICSECURE) {
262*4882a593Smuzhiyun 			ret = phy_write_mmd(phydev, DP83869_DEVADDR,
263*4882a593Smuzhiyun 					    DP83869_RXFSOP1,
264*4882a593Smuzhiyun 					    (wol->sopass[1] << 8) | wol->sopass[0]);
265*4882a593Smuzhiyun 			if (ret)
266*4882a593Smuzhiyun 				return ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 			ret = phy_write_mmd(phydev, DP83869_DEVADDR,
269*4882a593Smuzhiyun 					    DP83869_RXFSOP2,
270*4882a593Smuzhiyun 					    (wol->sopass[3] << 8) | wol->sopass[2]);
271*4882a593Smuzhiyun 			if (ret)
272*4882a593Smuzhiyun 				return ret;
273*4882a593Smuzhiyun 			ret = phy_write_mmd(phydev, DP83869_DEVADDR,
274*4882a593Smuzhiyun 					    DP83869_RXFSOP3,
275*4882a593Smuzhiyun 					    (wol->sopass[5] << 8) | wol->sopass[4]);
276*4882a593Smuzhiyun 			if (ret)
277*4882a593Smuzhiyun 				return ret;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 			val_rxcfg |= DP83869_WOL_SEC_EN;
280*4882a593Smuzhiyun 		} else {
281*4882a593Smuzhiyun 			val_rxcfg &= ~DP83869_WOL_SEC_EN;
282*4882a593Smuzhiyun 		}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		if (wol->wolopts & WAKE_UCAST)
285*4882a593Smuzhiyun 			val_rxcfg |= DP83869_WOL_UCAST_EN;
286*4882a593Smuzhiyun 		else
287*4882a593Smuzhiyun 			val_rxcfg &= ~DP83869_WOL_UCAST_EN;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 		if (wol->wolopts & WAKE_BCAST)
290*4882a593Smuzhiyun 			val_rxcfg |= DP83869_WOL_BCAST_EN;
291*4882a593Smuzhiyun 		else
292*4882a593Smuzhiyun 			val_rxcfg &= ~DP83869_WOL_BCAST_EN;
293*4882a593Smuzhiyun 	} else {
294*4882a593Smuzhiyun 		val_rxcfg &= ~DP83869_WOL_ENH_MAC;
295*4882a593Smuzhiyun 		val_micr &= ~MII_DP83869_MICR_WOL_INT_EN;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG, val_rxcfg);
299*4882a593Smuzhiyun 	if (ret)
300*4882a593Smuzhiyun 		return ret;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	return phy_write(phydev, MII_DP83869_MICR, val_micr);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
dp83869_get_wol(struct phy_device * phydev,struct ethtool_wolinfo * wol)305*4882a593Smuzhiyun static void dp83869_get_wol(struct phy_device *phydev,
306*4882a593Smuzhiyun 			    struct ethtool_wolinfo *wol)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	int value, sopass_val;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	wol->supported = (WAKE_UCAST | WAKE_BCAST | WAKE_MAGIC |
311*4882a593Smuzhiyun 			WAKE_MAGICSECURE);
312*4882a593Smuzhiyun 	wol->wolopts = 0;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	value = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG);
315*4882a593Smuzhiyun 	if (value < 0) {
316*4882a593Smuzhiyun 		phydev_err(phydev, "Failed to read RX CFG\n");
317*4882a593Smuzhiyun 		return;
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (value & DP83869_WOL_UCAST_EN)
321*4882a593Smuzhiyun 		wol->wolopts |= WAKE_UCAST;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (value & DP83869_WOL_BCAST_EN)
324*4882a593Smuzhiyun 		wol->wolopts |= WAKE_BCAST;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (value & DP83869_WOL_MAGIC_EN)
327*4882a593Smuzhiyun 		wol->wolopts |= WAKE_MAGIC;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (value & DP83869_WOL_SEC_EN) {
330*4882a593Smuzhiyun 		sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
331*4882a593Smuzhiyun 					  DP83869_RXFSOP1);
332*4882a593Smuzhiyun 		if (sopass_val < 0) {
333*4882a593Smuzhiyun 			phydev_err(phydev, "Failed to read RX SOP 1\n");
334*4882a593Smuzhiyun 			return;
335*4882a593Smuzhiyun 		}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		wol->sopass[0] = (sopass_val & 0xff);
338*4882a593Smuzhiyun 		wol->sopass[1] = (sopass_val >> 8);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 		sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
341*4882a593Smuzhiyun 					  DP83869_RXFSOP2);
342*4882a593Smuzhiyun 		if (sopass_val < 0) {
343*4882a593Smuzhiyun 			phydev_err(phydev, "Failed to read RX SOP 2\n");
344*4882a593Smuzhiyun 			return;
345*4882a593Smuzhiyun 		}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 		wol->sopass[2] = (sopass_val & 0xff);
348*4882a593Smuzhiyun 		wol->sopass[3] = (sopass_val >> 8);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 		sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
351*4882a593Smuzhiyun 					  DP83869_RXFSOP3);
352*4882a593Smuzhiyun 		if (sopass_val < 0) {
353*4882a593Smuzhiyun 			phydev_err(phydev, "Failed to read RX SOP 3\n");
354*4882a593Smuzhiyun 			return;
355*4882a593Smuzhiyun 		}
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		wol->sopass[4] = (sopass_val & 0xff);
358*4882a593Smuzhiyun 		wol->sopass[5] = (sopass_val >> 8);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 		wol->wolopts |= WAKE_MAGICSECURE;
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	if (!(value & DP83869_WOL_ENH_MAC))
364*4882a593Smuzhiyun 		wol->wolopts = 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
dp83869_get_downshift(struct phy_device * phydev,u8 * data)367*4882a593Smuzhiyun static int dp83869_get_downshift(struct phy_device *phydev, u8 *data)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	int val, cnt, enable, count;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	val = phy_read(phydev, DP83869_CFG2);
372*4882a593Smuzhiyun 	if (val < 0)
373*4882a593Smuzhiyun 		return val;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	enable = FIELD_GET(DP83869_DOWNSHIFT_EN, val);
376*4882a593Smuzhiyun 	cnt = FIELD_GET(DP83869_DOWNSHIFT_ATTEMPT_MASK, val);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	switch (cnt) {
379*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_1_COUNT_VAL:
380*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_1_COUNT;
381*4882a593Smuzhiyun 		break;
382*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_2_COUNT_VAL:
383*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_2_COUNT;
384*4882a593Smuzhiyun 		break;
385*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_4_COUNT_VAL:
386*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_4_COUNT;
387*4882a593Smuzhiyun 		break;
388*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_8_COUNT_VAL:
389*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_8_COUNT;
390*4882a593Smuzhiyun 		break;
391*4882a593Smuzhiyun 	default:
392*4882a593Smuzhiyun 		return -EINVAL;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	*data = enable ? count : DOWNSHIFT_DEV_DISABLE;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
dp83869_set_downshift(struct phy_device * phydev,u8 cnt)400*4882a593Smuzhiyun static int dp83869_set_downshift(struct phy_device *phydev, u8 cnt)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	int val, count;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (cnt > DP83869_DOWNSHIFT_8_COUNT)
405*4882a593Smuzhiyun 		return -EINVAL;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	if (!cnt)
408*4882a593Smuzhiyun 		return phy_clear_bits(phydev, DP83869_CFG2,
409*4882a593Smuzhiyun 				      DP83869_DOWNSHIFT_EN);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	switch (cnt) {
412*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_1_COUNT:
413*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_1_COUNT_VAL;
414*4882a593Smuzhiyun 		break;
415*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_2_COUNT:
416*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_2_COUNT_VAL;
417*4882a593Smuzhiyun 		break;
418*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_4_COUNT:
419*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_4_COUNT_VAL;
420*4882a593Smuzhiyun 		break;
421*4882a593Smuzhiyun 	case DP83869_DOWNSHIFT_8_COUNT:
422*4882a593Smuzhiyun 		count = DP83869_DOWNSHIFT_8_COUNT_VAL;
423*4882a593Smuzhiyun 		break;
424*4882a593Smuzhiyun 	default:
425*4882a593Smuzhiyun 		phydev_err(phydev,
426*4882a593Smuzhiyun 			   "Downshift count must be 1, 2, 4 or 8\n");
427*4882a593Smuzhiyun 		return -EINVAL;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	val = DP83869_DOWNSHIFT_EN;
431*4882a593Smuzhiyun 	val |= FIELD_PREP(DP83869_DOWNSHIFT_ATTEMPT_MASK, count);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return phy_modify(phydev, DP83869_CFG2,
434*4882a593Smuzhiyun 			  DP83869_DOWNSHIFT_EN | DP83869_DOWNSHIFT_ATTEMPT_MASK,
435*4882a593Smuzhiyun 			  val);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
dp83869_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)438*4882a593Smuzhiyun static int dp83869_get_tunable(struct phy_device *phydev,
439*4882a593Smuzhiyun 			       struct ethtool_tunable *tuna, void *data)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	switch (tuna->id) {
442*4882a593Smuzhiyun 	case ETHTOOL_PHY_DOWNSHIFT:
443*4882a593Smuzhiyun 		return dp83869_get_downshift(phydev, data);
444*4882a593Smuzhiyun 	default:
445*4882a593Smuzhiyun 		return -EOPNOTSUPP;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun 
dp83869_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)449*4882a593Smuzhiyun static int dp83869_set_tunable(struct phy_device *phydev,
450*4882a593Smuzhiyun 			       struct ethtool_tunable *tuna, const void *data)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun 	switch (tuna->id) {
453*4882a593Smuzhiyun 	case ETHTOOL_PHY_DOWNSHIFT:
454*4882a593Smuzhiyun 		return dp83869_set_downshift(phydev, *(const u8 *)data);
455*4882a593Smuzhiyun 	default:
456*4882a593Smuzhiyun 		return -EOPNOTSUPP;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
dp83869_config_port_mirroring(struct phy_device * phydev)460*4882a593Smuzhiyun static int dp83869_config_port_mirroring(struct phy_device *phydev)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	struct dp83869_private *dp83869 = phydev->priv;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (dp83869->port_mirroring == DP83869_PORT_MIRRORING_EN)
465*4882a593Smuzhiyun 		return phy_set_bits_mmd(phydev, DP83869_DEVADDR,
466*4882a593Smuzhiyun 					DP83869_GEN_CFG3,
467*4882a593Smuzhiyun 					DP83869_CFG3_PORT_MIRROR_EN);
468*4882a593Smuzhiyun 	else
469*4882a593Smuzhiyun 		return phy_clear_bits_mmd(phydev, DP83869_DEVADDR,
470*4882a593Smuzhiyun 					  DP83869_GEN_CFG3,
471*4882a593Smuzhiyun 					  DP83869_CFG3_PORT_MIRROR_EN);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
dp83869_set_strapped_mode(struct phy_device * phydev)474*4882a593Smuzhiyun static int dp83869_set_strapped_mode(struct phy_device *phydev)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct dp83869_private *dp83869 = phydev->priv;
477*4882a593Smuzhiyun 	int val;
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_STRAP_STS1);
480*4882a593Smuzhiyun 	if (val < 0)
481*4882a593Smuzhiyun 		return val;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	dp83869->mode = val & DP83869_STRAP_OP_MODE_MASK;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return 0;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF_MDIO)
489*4882a593Smuzhiyun static const int dp83869_internal_delay[] = {250, 500, 750, 1000, 1250, 1500,
490*4882a593Smuzhiyun 					     1750, 2000, 2250, 2500, 2750, 3000,
491*4882a593Smuzhiyun 					     3250, 3500, 3750, 4000};
492*4882a593Smuzhiyun 
dp83869_of_init(struct phy_device * phydev)493*4882a593Smuzhiyun static int dp83869_of_init(struct phy_device *phydev)
494*4882a593Smuzhiyun {
495*4882a593Smuzhiyun 	struct dp83869_private *dp83869 = phydev->priv;
496*4882a593Smuzhiyun 	struct device *dev = &phydev->mdio.dev;
497*4882a593Smuzhiyun 	struct device_node *of_node = dev->of_node;
498*4882a593Smuzhiyun 	int delay_size = ARRAY_SIZE(dp83869_internal_delay);
499*4882a593Smuzhiyun 	int ret;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	if (!of_node)
502*4882a593Smuzhiyun 		return -ENODEV;
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	dp83869->io_impedance = -EINVAL;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/* Optional configuration */
507*4882a593Smuzhiyun 	ret = of_property_read_u32(of_node, "ti,clk-output-sel",
508*4882a593Smuzhiyun 				   &dp83869->clk_output_sel);
509*4882a593Smuzhiyun 	if (ret || dp83869->clk_output_sel > DP83869_CLK_O_SEL_REF_CLK)
510*4882a593Smuzhiyun 		dp83869->clk_output_sel = DP83869_CLK_O_SEL_REF_CLK;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	ret = of_property_read_u32(of_node, "ti,op-mode", &dp83869->mode);
513*4882a593Smuzhiyun 	if (ret == 0) {
514*4882a593Smuzhiyun 		if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET ||
515*4882a593Smuzhiyun 		    dp83869->mode > DP83869_SGMII_COPPER_ETHERNET)
516*4882a593Smuzhiyun 			return -EINVAL;
517*4882a593Smuzhiyun 	} else {
518*4882a593Smuzhiyun 		ret = dp83869_set_strapped_mode(phydev);
519*4882a593Smuzhiyun 		if (ret)
520*4882a593Smuzhiyun 			return ret;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (of_property_read_bool(of_node, "ti,max-output-impedance"))
524*4882a593Smuzhiyun 		dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX;
525*4882a593Smuzhiyun 	else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
526*4882a593Smuzhiyun 		dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	if (of_property_read_bool(of_node, "enet-phy-lane-swap")) {
529*4882a593Smuzhiyun 		dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN;
530*4882a593Smuzhiyun 	} else {
531*4882a593Smuzhiyun 		/* If the lane swap is not in the DT then check the straps */
532*4882a593Smuzhiyun 		ret = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_STRAP_STS1);
533*4882a593Smuzhiyun 		if (ret < 0)
534*4882a593Smuzhiyun 			return ret;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		if (ret & DP83869_STRAP_MIRROR_ENABLED)
537*4882a593Smuzhiyun 			dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN;
538*4882a593Smuzhiyun 		else
539*4882a593Smuzhiyun 			dp83869->port_mirroring = DP83869_PORT_MIRRORING_DIS;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 		ret = 0;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	if (of_property_read_u32(of_node, "rx-fifo-depth",
545*4882a593Smuzhiyun 				 &dp83869->rx_fifo_depth))
546*4882a593Smuzhiyun 		dp83869->rx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	if (of_property_read_u32(of_node, "tx-fifo-depth",
549*4882a593Smuzhiyun 				 &dp83869->tx_fifo_depth))
550*4882a593Smuzhiyun 		dp83869->tx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	dp83869->rx_int_delay = phy_get_internal_delay(phydev, dev,
553*4882a593Smuzhiyun 						       &dp83869_internal_delay[0],
554*4882a593Smuzhiyun 						       delay_size, true);
555*4882a593Smuzhiyun 	if (dp83869->rx_int_delay < 0)
556*4882a593Smuzhiyun 		dp83869->rx_int_delay =
557*4882a593Smuzhiyun 				dp83869_internal_delay[DP83869_CLK_DELAY_DEF];
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	dp83869->tx_int_delay = phy_get_internal_delay(phydev, dev,
560*4882a593Smuzhiyun 						       &dp83869_internal_delay[0],
561*4882a593Smuzhiyun 						       delay_size, false);
562*4882a593Smuzhiyun 	if (dp83869->tx_int_delay < 0)
563*4882a593Smuzhiyun 		dp83869->tx_int_delay =
564*4882a593Smuzhiyun 				dp83869_internal_delay[DP83869_CLK_DELAY_DEF];
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	return ret;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun #else
dp83869_of_init(struct phy_device * phydev)569*4882a593Smuzhiyun static int dp83869_of_init(struct phy_device *phydev)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	return dp83869_set_strapped_mode(phydev);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun #endif /* CONFIG_OF_MDIO */
574*4882a593Smuzhiyun 
dp83869_configure_rgmii(struct phy_device * phydev,struct dp83869_private * dp83869)575*4882a593Smuzhiyun static int dp83869_configure_rgmii(struct phy_device *phydev,
576*4882a593Smuzhiyun 				   struct dp83869_private *dp83869)
577*4882a593Smuzhiyun {
578*4882a593Smuzhiyun 	int ret = 0, val;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (phy_interface_is_rgmii(phydev)) {
581*4882a593Smuzhiyun 		val = phy_read(phydev, MII_DP83869_PHYCTRL);
582*4882a593Smuzhiyun 		if (val < 0)
583*4882a593Smuzhiyun 			return val;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		val &= ~DP83869_PHYCR_FIFO_DEPTH_MASK;
586*4882a593Smuzhiyun 		val |= (dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT);
587*4882a593Smuzhiyun 		val |= (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_DP83869_PHYCTRL, val);
590*4882a593Smuzhiyun 		if (ret)
591*4882a593Smuzhiyun 			return ret;
592*4882a593Smuzhiyun 	}
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	if (dp83869->io_impedance >= 0)
595*4882a593Smuzhiyun 		ret = phy_modify_mmd(phydev, DP83869_DEVADDR,
596*4882a593Smuzhiyun 				     DP83869_IO_MUX_CFG,
597*4882a593Smuzhiyun 				     DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL,
598*4882a593Smuzhiyun 				     dp83869->io_impedance &
599*4882a593Smuzhiyun 				     DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	return ret;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
dp83869_configure_fiber(struct phy_device * phydev,struct dp83869_private * dp83869)604*4882a593Smuzhiyun static int dp83869_configure_fiber(struct phy_device *phydev,
605*4882a593Smuzhiyun 				   struct dp83869_private *dp83869)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	int bmcr;
608*4882a593Smuzhiyun 	int ret;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	/* Only allow advertising what this PHY supports */
611*4882a593Smuzhiyun 	linkmode_and(phydev->advertising, phydev->advertising,
612*4882a593Smuzhiyun 		     phydev->supported);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported);
615*4882a593Smuzhiyun 	linkmode_set_bit(ADVERTISED_FIBRE, phydev->advertising);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	if (dp83869->mode == DP83869_RGMII_1000_BASE) {
618*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
619*4882a593Smuzhiyun 				 phydev->supported);
620*4882a593Smuzhiyun 	} else {
621*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
622*4882a593Smuzhiyun 				 phydev->supported);
623*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
624*4882a593Smuzhiyun 				 phydev->supported);
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 		/* Auto neg is not supported in 100base FX mode */
627*4882a593Smuzhiyun 		bmcr = phy_read(phydev, MII_BMCR);
628*4882a593Smuzhiyun 		if (bmcr < 0)
629*4882a593Smuzhiyun 			return bmcr;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 		phydev->autoneg = AUTONEG_DISABLE;
632*4882a593Smuzhiyun 		linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
633*4882a593Smuzhiyun 		linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->advertising);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		if (bmcr & BMCR_ANENABLE) {
636*4882a593Smuzhiyun 			ret =  phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
637*4882a593Smuzhiyun 			if (ret < 0)
638*4882a593Smuzhiyun 				return ret;
639*4882a593Smuzhiyun 		}
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	/* Update advertising from supported */
643*4882a593Smuzhiyun 	linkmode_or(phydev->advertising, phydev->advertising,
644*4882a593Smuzhiyun 		    phydev->supported);
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
dp83869_configure_mode(struct phy_device * phydev,struct dp83869_private * dp83869)649*4882a593Smuzhiyun static int dp83869_configure_mode(struct phy_device *phydev,
650*4882a593Smuzhiyun 				  struct dp83869_private *dp83869)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	int phy_ctrl_val;
653*4882a593Smuzhiyun 	int ret;
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET ||
656*4882a593Smuzhiyun 	    dp83869->mode > DP83869_SGMII_COPPER_ETHERNET)
657*4882a593Smuzhiyun 		return -EINVAL;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/* Below init sequence for each operational mode is defined in
660*4882a593Smuzhiyun 	 * section 9.4.8 of the datasheet.
661*4882a593Smuzhiyun 	 */
662*4882a593Smuzhiyun 	ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE,
663*4882a593Smuzhiyun 			    dp83869->mode);
664*4882a593Smuzhiyun 	if (ret)
665*4882a593Smuzhiyun 		return ret;
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	ret = phy_write(phydev, MII_BMCR, MII_DP83869_BMCR_DEFAULT);
668*4882a593Smuzhiyun 	if (ret)
669*4882a593Smuzhiyun 		return ret;
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	phy_ctrl_val = (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT |
672*4882a593Smuzhiyun 			dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT |
673*4882a593Smuzhiyun 			DP83869_PHY_CTRL_DEFAULT);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	switch (dp83869->mode) {
676*4882a593Smuzhiyun 	case DP83869_RGMII_COPPER_ETHERNET:
677*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_DP83869_PHYCTRL,
678*4882a593Smuzhiyun 				phy_ctrl_val);
679*4882a593Smuzhiyun 		if (ret)
680*4882a593Smuzhiyun 			return ret;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_CTRL1000, DP83869_CFG1_DEFAULT);
683*4882a593Smuzhiyun 		if (ret)
684*4882a593Smuzhiyun 			return ret;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 		ret = dp83869_configure_rgmii(phydev, dp83869);
687*4882a593Smuzhiyun 		if (ret)
688*4882a593Smuzhiyun 			return ret;
689*4882a593Smuzhiyun 		break;
690*4882a593Smuzhiyun 	case DP83869_RGMII_SGMII_BRIDGE:
691*4882a593Smuzhiyun 		ret = phy_modify_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE,
692*4882a593Smuzhiyun 				     DP83869_SGMII_RGMII_BRIDGE,
693*4882a593Smuzhiyun 				     DP83869_SGMII_RGMII_BRIDGE);
694*4882a593Smuzhiyun 		if (ret)
695*4882a593Smuzhiyun 			return ret;
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		ret = phy_write_mmd(phydev, DP83869_DEVADDR,
698*4882a593Smuzhiyun 				    DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
699*4882a593Smuzhiyun 		if (ret)
700*4882a593Smuzhiyun 			return ret;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	case DP83869_1000M_MEDIA_CONVERT:
704*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_DP83869_PHYCTRL,
705*4882a593Smuzhiyun 				phy_ctrl_val);
706*4882a593Smuzhiyun 		if (ret)
707*4882a593Smuzhiyun 			return ret;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		ret = phy_write_mmd(phydev, DP83869_DEVADDR,
710*4882a593Smuzhiyun 				    DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
711*4882a593Smuzhiyun 		if (ret)
712*4882a593Smuzhiyun 			return ret;
713*4882a593Smuzhiyun 		break;
714*4882a593Smuzhiyun 	case DP83869_100M_MEDIA_CONVERT:
715*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_DP83869_PHYCTRL,
716*4882a593Smuzhiyun 				phy_ctrl_val);
717*4882a593Smuzhiyun 		if (ret)
718*4882a593Smuzhiyun 			return ret;
719*4882a593Smuzhiyun 		break;
720*4882a593Smuzhiyun 	case DP83869_SGMII_COPPER_ETHERNET:
721*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_DP83869_PHYCTRL,
722*4882a593Smuzhiyun 				phy_ctrl_val);
723*4882a593Smuzhiyun 		if (ret)
724*4882a593Smuzhiyun 			return ret;
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 		ret = phy_write(phydev, MII_CTRL1000, DP83869_CFG1_DEFAULT);
727*4882a593Smuzhiyun 		if (ret)
728*4882a593Smuzhiyun 			return ret;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 		ret = phy_write_mmd(phydev, DP83869_DEVADDR,
731*4882a593Smuzhiyun 				    DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
732*4882a593Smuzhiyun 		if (ret)
733*4882a593Smuzhiyun 			return ret;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 		break;
736*4882a593Smuzhiyun 	case DP83869_RGMII_1000_BASE:
737*4882a593Smuzhiyun 	case DP83869_RGMII_100_BASE:
738*4882a593Smuzhiyun 		ret = dp83869_configure_fiber(phydev, dp83869);
739*4882a593Smuzhiyun 		break;
740*4882a593Smuzhiyun 	default:
741*4882a593Smuzhiyun 		return -EINVAL;
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	return ret;
745*4882a593Smuzhiyun }
746*4882a593Smuzhiyun 
dp83869_config_init(struct phy_device * phydev)747*4882a593Smuzhiyun static int dp83869_config_init(struct phy_device *phydev)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun 	struct dp83869_private *dp83869 = phydev->priv;
750*4882a593Smuzhiyun 	int ret, val;
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	/* Force speed optimization for the PHY even if it strapped */
753*4882a593Smuzhiyun 	ret = phy_modify(phydev, DP83869_CFG2, DP83869_DOWNSHIFT_EN,
754*4882a593Smuzhiyun 			 DP83869_DOWNSHIFT_EN);
755*4882a593Smuzhiyun 	if (ret)
756*4882a593Smuzhiyun 		return ret;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	ret = dp83869_configure_mode(phydev, dp83869);
759*4882a593Smuzhiyun 	if (ret)
760*4882a593Smuzhiyun 		return ret;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* Enable Interrupt output INT_OE in CFG4 register */
763*4882a593Smuzhiyun 	if (phy_interrupt_is_valid(phydev)) {
764*4882a593Smuzhiyun 		val = phy_read(phydev, DP83869_CFG4);
765*4882a593Smuzhiyun 		val |= DP83869_INT_OE;
766*4882a593Smuzhiyun 		phy_write(phydev, DP83869_CFG4, val);
767*4882a593Smuzhiyun 	}
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	if (dp83869->port_mirroring != DP83869_PORT_MIRRORING_KEEP)
770*4882a593Smuzhiyun 		dp83869_config_port_mirroring(phydev);
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	/* Clock output selection if muxing property is set */
773*4882a593Smuzhiyun 	if (dp83869->clk_output_sel != DP83869_CLK_O_SEL_REF_CLK)
774*4882a593Smuzhiyun 		ret = phy_modify_mmd(phydev,
775*4882a593Smuzhiyun 				     DP83869_DEVADDR, DP83869_IO_MUX_CFG,
776*4882a593Smuzhiyun 				     DP83869_IO_MUX_CFG_CLK_O_SEL_MASK,
777*4882a593Smuzhiyun 				     dp83869->clk_output_sel <<
778*4882a593Smuzhiyun 				     DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	if (phy_interface_is_rgmii(phydev)) {
781*4882a593Smuzhiyun 		ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIIDCTL,
782*4882a593Smuzhiyun 				    dp83869->rx_int_delay |
783*4882a593Smuzhiyun 			dp83869->tx_int_delay << DP83869_RGMII_CLK_DELAY_SHIFT);
784*4882a593Smuzhiyun 		if (ret)
785*4882a593Smuzhiyun 			return ret;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL);
788*4882a593Smuzhiyun 		val |= (DP83869_RGMII_TX_CLK_DELAY_EN |
789*4882a593Smuzhiyun 			DP83869_RGMII_RX_CLK_DELAY_EN);
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
792*4882a593Smuzhiyun 			val &= ~(DP83869_RGMII_TX_CLK_DELAY_EN |
793*4882a593Smuzhiyun 				 DP83869_RGMII_RX_CLK_DELAY_EN);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
796*4882a593Smuzhiyun 			val &= ~DP83869_RGMII_TX_CLK_DELAY_EN;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 		if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
799*4882a593Smuzhiyun 			val &= ~DP83869_RGMII_RX_CLK_DELAY_EN;
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 		ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL,
802*4882a593Smuzhiyun 				    val);
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	return ret;
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun 
dp83869_probe(struct phy_device * phydev)808*4882a593Smuzhiyun static int dp83869_probe(struct phy_device *phydev)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct dp83869_private *dp83869;
811*4882a593Smuzhiyun 	int ret;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	dp83869 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83869),
814*4882a593Smuzhiyun 			       GFP_KERNEL);
815*4882a593Smuzhiyun 	if (!dp83869)
816*4882a593Smuzhiyun 		return -ENOMEM;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	phydev->priv = dp83869;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	ret = dp83869_of_init(phydev);
821*4882a593Smuzhiyun 	if (ret)
822*4882a593Smuzhiyun 		return ret;
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	if (dp83869->mode == DP83869_RGMII_100_BASE ||
825*4882a593Smuzhiyun 	    dp83869->mode == DP83869_RGMII_1000_BASE)
826*4882a593Smuzhiyun 		phydev->port = PORT_FIBRE;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	return dp83869_config_init(phydev);
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun 
dp83869_phy_reset(struct phy_device * phydev)831*4882a593Smuzhiyun static int dp83869_phy_reset(struct phy_device *phydev)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun 	int ret;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	ret = phy_write(phydev, DP83869_CTRL, DP83869_SW_RESET);
836*4882a593Smuzhiyun 	if (ret < 0)
837*4882a593Smuzhiyun 		return ret;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	usleep_range(10, 20);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	/* Global sw reset sets all registers to default.
842*4882a593Smuzhiyun 	 * Need to set the registers in the PHY to the right config.
843*4882a593Smuzhiyun 	 */
844*4882a593Smuzhiyun 	return dp83869_config_init(phydev);
845*4882a593Smuzhiyun }
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun static struct phy_driver dp83869_driver[] = {
848*4882a593Smuzhiyun 	{
849*4882a593Smuzhiyun 		PHY_ID_MATCH_MODEL(DP83869_PHY_ID),
850*4882a593Smuzhiyun 		.name		= "TI DP83869",
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 		.probe          = dp83869_probe,
853*4882a593Smuzhiyun 		.config_init	= dp83869_config_init,
854*4882a593Smuzhiyun 		.soft_reset	= dp83869_phy_reset,
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 		/* IRQ related */
857*4882a593Smuzhiyun 		.ack_interrupt	= dp83869_ack_interrupt,
858*4882a593Smuzhiyun 		.config_intr	= dp83869_config_intr,
859*4882a593Smuzhiyun 		.read_status	= dp83869_read_status,
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 		.get_tunable	= dp83869_get_tunable,
862*4882a593Smuzhiyun 		.set_tunable	= dp83869_set_tunable,
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 		.get_wol	= dp83869_get_wol,
865*4882a593Smuzhiyun 		.set_wol	= dp83869_set_wol,
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 		.suspend	= genphy_suspend,
868*4882a593Smuzhiyun 		.resume		= genphy_resume,
869*4882a593Smuzhiyun 	},
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun module_phy_driver(dp83869_driver);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused dp83869_tbl[] = {
874*4882a593Smuzhiyun 	{ PHY_ID_MATCH_MODEL(DP83869_PHY_ID) },
875*4882a593Smuzhiyun 	{ }
876*4882a593Smuzhiyun };
877*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, dp83869_tbl);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun MODULE_DESCRIPTION("Texas Instruments DP83869 PHY driver");
880*4882a593Smuzhiyun MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
881*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
882