xref: /OK3568_Linux_fs/kernel/drivers/net/phy/bcm84881.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun // Broadcom BCM84881 NBASE-T PHY driver, as found on a SFP+ module.
3*4882a593Smuzhiyun // Copyright (C) 2019 Russell King, Deep Blue Solutions Ltd.
4*4882a593Smuzhiyun //
5*4882a593Smuzhiyun // Like the Marvell 88x3310, the Broadcom 84881 changes its host-side
6*4882a593Smuzhiyun // interface according to the operating speed between 10GBASE-R,
7*4882a593Smuzhiyun // 2500BASE-X and SGMII (but unlike the 88x3310, without the control
8*4882a593Smuzhiyun // word).
9*4882a593Smuzhiyun //
10*4882a593Smuzhiyun // This driver only supports those aspects of the PHY that I'm able to
11*4882a593Smuzhiyun // observe and test with the SFP+ module, which is an incomplete subset
12*4882a593Smuzhiyun // of what this PHY is able to support. For example, I only assume it
13*4882a593Smuzhiyun // supports a single lane Serdes connection, but it may be that the PHY
14*4882a593Smuzhiyun // is able to support more than that.
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/phy.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun enum {
20*4882a593Smuzhiyun 	MDIO_AN_C22 = 0xffe0,
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun 
bcm84881_wait_init(struct phy_device * phydev)23*4882a593Smuzhiyun static int bcm84881_wait_init(struct phy_device *phydev)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	int val;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1,
28*4882a593Smuzhiyun 					 val, !(val & MDIO_CTRL1_RESET),
29*4882a593Smuzhiyun 					 100000, 2000000, false);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun 
bcm84881_config_init(struct phy_device * phydev)32*4882a593Smuzhiyun static int bcm84881_config_init(struct phy_device *phydev)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	switch (phydev->interface) {
35*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_SGMII:
36*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_2500BASEX:
37*4882a593Smuzhiyun 	case PHY_INTERFACE_MODE_10GBASER:
38*4882a593Smuzhiyun 		break;
39*4882a593Smuzhiyun 	default:
40*4882a593Smuzhiyun 		return -ENODEV;
41*4882a593Smuzhiyun 	}
42*4882a593Smuzhiyun 	return 0;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
bcm84881_probe(struct phy_device * phydev)45*4882a593Smuzhiyun static int bcm84881_probe(struct phy_device *phydev)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	/* This driver requires PMAPMD and AN blocks */
48*4882a593Smuzhiyun 	const u32 mmd_mask = MDIO_DEVS_PMAPMD | MDIO_DEVS_AN;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (!phydev->is_c45 ||
51*4882a593Smuzhiyun 	    (phydev->c45_ids.devices_in_package & mmd_mask) != mmd_mask)
52*4882a593Smuzhiyun 		return -ENODEV;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	return 0;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun 
bcm84881_get_features(struct phy_device * phydev)57*4882a593Smuzhiyun static int bcm84881_get_features(struct phy_device *phydev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	int ret;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	ret = genphy_c45_pma_read_abilities(phydev);
62*4882a593Smuzhiyun 	if (ret)
63*4882a593Smuzhiyun 		return ret;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* Although the PHY sets bit 1.11.8, it does not support 10M modes */
66*4882a593Smuzhiyun 	linkmode_clear_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
67*4882a593Smuzhiyun 			   phydev->supported);
68*4882a593Smuzhiyun 	linkmode_clear_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
69*4882a593Smuzhiyun 			   phydev->supported);
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
bcm84881_config_aneg(struct phy_device * phydev)74*4882a593Smuzhiyun static int bcm84881_config_aneg(struct phy_device *phydev)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	bool changed = false;
77*4882a593Smuzhiyun 	u32 adv;
78*4882a593Smuzhiyun 	int ret;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* Wait for the PHY to finish initialising, otherwise our
81*4882a593Smuzhiyun 	 * advertisement may be overwritten.
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	ret = bcm84881_wait_init(phydev);
84*4882a593Smuzhiyun 	if (ret)
85*4882a593Smuzhiyun 		return ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* We don't support manual MDI control */
88*4882a593Smuzhiyun 	phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* disabled autoneg doesn't seem to work with this PHY */
91*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_DISABLE)
92*4882a593Smuzhiyun 		return -EINVAL;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	ret = genphy_c45_an_config_aneg(phydev);
95*4882a593Smuzhiyun 	if (ret < 0)
96*4882a593Smuzhiyun 		return ret;
97*4882a593Smuzhiyun 	if (ret > 0)
98*4882a593Smuzhiyun 		changed = true;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	adv = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
101*4882a593Smuzhiyun 	ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN,
102*4882a593Smuzhiyun 				     MDIO_AN_C22 + MII_CTRL1000,
103*4882a593Smuzhiyun 				     ADVERTISE_1000FULL | ADVERTISE_1000HALF,
104*4882a593Smuzhiyun 				     adv);
105*4882a593Smuzhiyun 	if (ret < 0)
106*4882a593Smuzhiyun 		return ret;
107*4882a593Smuzhiyun 	if (ret > 0)
108*4882a593Smuzhiyun 		changed = true;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return genphy_c45_check_and_restart_aneg(phydev, changed);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
bcm84881_aneg_done(struct phy_device * phydev)113*4882a593Smuzhiyun static int bcm84881_aneg_done(struct phy_device *phydev)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun 	int bmsr, val;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
118*4882a593Smuzhiyun 	if (val < 0)
119*4882a593Smuzhiyun 		return val;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	bmsr = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_C22 + MII_BMSR);
122*4882a593Smuzhiyun 	if (bmsr < 0)
123*4882a593Smuzhiyun 		return val;
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	return !!(val & MDIO_AN_STAT1_COMPLETE) &&
126*4882a593Smuzhiyun 	       !!(bmsr & BMSR_ANEGCOMPLETE);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
bcm84881_read_status(struct phy_device * phydev)129*4882a593Smuzhiyun static int bcm84881_read_status(struct phy_device *phydev)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	unsigned int mode;
132*4882a593Smuzhiyun 	int bmsr, val;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
135*4882a593Smuzhiyun 	if (val < 0)
136*4882a593Smuzhiyun 		return val;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if (val & MDIO_AN_CTRL1_RESTART) {
139*4882a593Smuzhiyun 		phydev->link = 0;
140*4882a593Smuzhiyun 		return 0;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
144*4882a593Smuzhiyun 	if (val < 0)
145*4882a593Smuzhiyun 		return val;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	bmsr = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_C22 + MII_BMSR);
148*4882a593Smuzhiyun 	if (bmsr < 0)
149*4882a593Smuzhiyun 		return val;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	phydev->autoneg_complete = !!(val & MDIO_AN_STAT1_COMPLETE) &&
152*4882a593Smuzhiyun 				   !!(bmsr & BMSR_ANEGCOMPLETE);
153*4882a593Smuzhiyun 	phydev->link = !!(val & MDIO_STAT1_LSTATUS) &&
154*4882a593Smuzhiyun 		       !!(bmsr & BMSR_LSTATUS);
155*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_ENABLE && !phydev->autoneg_complete)
156*4882a593Smuzhiyun 		phydev->link = false;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	linkmode_zero(phydev->lp_advertising);
159*4882a593Smuzhiyun 	phydev->speed = SPEED_UNKNOWN;
160*4882a593Smuzhiyun 	phydev->duplex = DUPLEX_UNKNOWN;
161*4882a593Smuzhiyun 	phydev->pause = 0;
162*4882a593Smuzhiyun 	phydev->asym_pause = 0;
163*4882a593Smuzhiyun 	phydev->mdix = 0;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	if (!phydev->link)
166*4882a593Smuzhiyun 		return 0;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (phydev->autoneg_complete) {
169*4882a593Smuzhiyun 		val = genphy_c45_read_lpa(phydev);
170*4882a593Smuzhiyun 		if (val < 0)
171*4882a593Smuzhiyun 			return val;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 		val = phy_read_mmd(phydev, MDIO_MMD_AN,
174*4882a593Smuzhiyun 				   MDIO_AN_C22 + MII_STAT1000);
175*4882a593Smuzhiyun 		if (val < 0)
176*4882a593Smuzhiyun 			return val;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 		mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, val);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		if (phydev->autoneg == AUTONEG_ENABLE)
181*4882a593Smuzhiyun 			phy_resolve_aneg_linkmode(phydev);
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_DISABLE) {
185*4882a593Smuzhiyun 		/* disabled autoneg doesn't seem to work, so force the link
186*4882a593Smuzhiyun 		 * down.
187*4882a593Smuzhiyun 		 */
188*4882a593Smuzhiyun 		phydev->link = 0;
189*4882a593Smuzhiyun 		return 0;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Set the host link mode - we set the phy interface mode and
193*4882a593Smuzhiyun 	 * the speed according to this register so that downshift works.
194*4882a593Smuzhiyun 	 * We leave the duplex setting as per the resolution from the
195*4882a593Smuzhiyun 	 * above.
196*4882a593Smuzhiyun 	 */
197*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_VEND1, 0x4011);
198*4882a593Smuzhiyun 	mode = (val & 0x1e) >> 1;
199*4882a593Smuzhiyun 	if (mode == 1 || mode == 2)
200*4882a593Smuzhiyun 		phydev->interface = PHY_INTERFACE_MODE_SGMII;
201*4882a593Smuzhiyun 	else if (mode == 3)
202*4882a593Smuzhiyun 		phydev->interface = PHY_INTERFACE_MODE_10GBASER;
203*4882a593Smuzhiyun 	else if (mode == 4)
204*4882a593Smuzhiyun 		phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
205*4882a593Smuzhiyun 	switch (mode & 7) {
206*4882a593Smuzhiyun 	case 1:
207*4882a593Smuzhiyun 		phydev->speed = SPEED_100;
208*4882a593Smuzhiyun 		break;
209*4882a593Smuzhiyun 	case 2:
210*4882a593Smuzhiyun 		phydev->speed = SPEED_1000;
211*4882a593Smuzhiyun 		break;
212*4882a593Smuzhiyun 	case 3:
213*4882a593Smuzhiyun 		phydev->speed = SPEED_10000;
214*4882a593Smuzhiyun 		break;
215*4882a593Smuzhiyun 	case 4:
216*4882a593Smuzhiyun 		phydev->speed = SPEED_2500;
217*4882a593Smuzhiyun 		break;
218*4882a593Smuzhiyun 	case 5:
219*4882a593Smuzhiyun 		phydev->speed = SPEED_5000;
220*4882a593Smuzhiyun 		break;
221*4882a593Smuzhiyun 	}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return genphy_c45_read_mdix(phydev);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun static struct phy_driver bcm84881_drivers[] = {
227*4882a593Smuzhiyun 	{
228*4882a593Smuzhiyun 		.phy_id		= 0xae025150,
229*4882a593Smuzhiyun 		.phy_id_mask	= 0xfffffff0,
230*4882a593Smuzhiyun 		.name		= "Broadcom BCM84881",
231*4882a593Smuzhiyun 		.config_init	= bcm84881_config_init,
232*4882a593Smuzhiyun 		.probe		= bcm84881_probe,
233*4882a593Smuzhiyun 		.get_features	= bcm84881_get_features,
234*4882a593Smuzhiyun 		.config_aneg	= bcm84881_config_aneg,
235*4882a593Smuzhiyun 		.aneg_done	= bcm84881_aneg_done,
236*4882a593Smuzhiyun 		.read_status	= bcm84881_read_status,
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun module_phy_driver(bcm84881_drivers);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /* FIXME: module auto-loading for Clause 45 PHYs seems non-functional */
243*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused bcm84881_tbl[] = {
244*4882a593Smuzhiyun 	{ 0xae025150, 0xfffffff0 },
245*4882a593Smuzhiyun 	{ },
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun MODULE_AUTHOR("Russell King");
248*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom BCM84881 PHY driver");
249*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, bcm84881_tbl);
250*4882a593Smuzhiyun MODULE_LICENSE("GPL");
251