1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Broadcom BCM7xxx internal transceivers support.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014-2017 Broadcom
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/phy.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include "bcm-phy-lib.h"
12*4882a593Smuzhiyun #include <linux/bitops.h>
13*4882a593Smuzhiyun #include <linux/brcmphy.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/mdio.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Broadcom BCM7xxx internal PHY registers */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* EPHY only register definitions */
20*4882a593Smuzhiyun #define MII_BCM7XXX_100TX_AUX_CTL 0x10
21*4882a593Smuzhiyun #define MII_BCM7XXX_100TX_FALSE_CAR 0x13
22*4882a593Smuzhiyun #define MII_BCM7XXX_100TX_DISC 0x14
23*4882a593Smuzhiyun #define MII_BCM7XXX_AUX_MODE 0x1d
24*4882a593Smuzhiyun #define MII_BCM7XXX_64CLK_MDIO BIT(12)
25*4882a593Smuzhiyun #define MII_BCM7XXX_TEST 0x1f
26*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_MODE_2 BIT(2)
27*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_2_ADDR_CTRL 0xe
28*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_2_CTRL_STAT 0xf
29*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_2_BIAS_TRIM 0x1a
30*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_PCS_CTRL 0x0
31*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_PCS_STATUS 0x1
32*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_EEE_CAP 0x2
33*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_AN_EEE_ADV 0x3
34*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_EEE_LP 0x4
35*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_EEE_WK_ERR 0x5
36*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_PCS_CTRL_2 0x6
37*4882a593Smuzhiyun #define MII_BCM7XXX_PCS_CTRL_2_DEF 0x4400
38*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_AN_STAT 0xb
39*4882a593Smuzhiyun #define MII_BCM7XXX_AN_NULL_MSG_EN BIT(0)
40*4882a593Smuzhiyun #define MII_BCM7XXX_AN_EEE_EN BIT(1)
41*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_EEE_THRESH 0xe
42*4882a593Smuzhiyun #define MII_BCM7XXX_EEE_THRESH_DEF 0x50
43*4882a593Smuzhiyun #define MII_BCM7XXX_SHD_3_TL4 0x23
44*4882a593Smuzhiyun #define MII_BCM7XXX_TL4_RST_MSK (BIT(2) | BIT(1))
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct bcm7xxx_phy_priv {
47*4882a593Smuzhiyun u64 *stats;
48*4882a593Smuzhiyun struct clk *clk;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
bcm7xxx_28nm_d0_afe_config_init(struct phy_device * phydev)51*4882a593Smuzhiyun static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun /* AFE_RXCONFIG_0 */
54*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* AFE_RXCONFIG_1 */
57*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
60*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
63*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
66*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
69*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
72*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
75*4882a593Smuzhiyun * offset for HT=0 code
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
80*4882a593Smuzhiyun phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x0010);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
83*4882a593Smuzhiyun bcm_phy_write_misc(phydev, DSP_TAP10, 0x011b);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Reset R_CAL/RC_CAL engine */
86*4882a593Smuzhiyun bcm_phy_r_rc_cal_reset(phydev);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device * phydev)91*4882a593Smuzhiyun static int bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device *phydev)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun /* AFE_RXCONFIG_1, provide more margin for INL/DNL measurement */
94*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
97*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
100*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
103*4882a593Smuzhiyun * offset for HT=0 code
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
108*4882a593Smuzhiyun phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x0010);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
111*4882a593Smuzhiyun bcm_phy_write_misc(phydev, DSP_TAP10, 0x011b);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Reset R_CAL/RC_CAL engine */
114*4882a593Smuzhiyun bcm_phy_r_rc_cal_reset(phydev);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
bcm7xxx_28nm_a0_patch_afe_config_init(struct phy_device * phydev)119*4882a593Smuzhiyun static int bcm7xxx_28nm_a0_patch_afe_config_init(struct phy_device *phydev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun /* +1 RC_CAL codes for RL centering for both LT and HT conditions */
122*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_RXCONFIG_2, 0xd003);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Cut master bias current by 2% to compensate for RC_CAL offset */
125*4882a593Smuzhiyun bcm_phy_write_misc(phydev, DSP_TAP10, 0x791b);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* Improve hybrid leakage */
128*4882a593Smuzhiyun bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x10e3);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* Change rx_on_tune 8 to 0xf */
131*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x21, 0x2, 0x87f6);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Change 100Tx EEE bandwidth */
134*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x22, 0x2, 0x017d);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Enable ffe zero detection for Vitesse interoperability */
137*4882a593Smuzhiyun bcm_phy_write_misc(phydev, 0x26, 0x2, 0x0015);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun bcm_phy_r_rc_cal_reset(phydev);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
bcm7xxx_28nm_config_init(struct phy_device * phydev)144*4882a593Smuzhiyun static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
147*4882a593Smuzhiyun u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
148*4882a593Smuzhiyun u8 count;
149*4882a593Smuzhiyun int ret = 0;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Newer devices have moved the revision information back into a
152*4882a593Smuzhiyun * standard location in MII_PHYS_ID[23]
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun if (rev == 0)
155*4882a593Smuzhiyun rev = phydev->phy_id & ~phydev->drv->phy_id_mask;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
158*4882a593Smuzhiyun phydev_name(phydev), phydev->drv->name, rev, patch);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Dummy read to a register to workaround an issue upon reset where the
161*4882a593Smuzhiyun * internal inverter may not allow the first MDIO transaction to pass
162*4882a593Smuzhiyun * the MDIO management controller and make us return 0xffff for such
163*4882a593Smuzhiyun * reads.
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun phy_read(phydev, MII_BMSR);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun switch (rev) {
168*4882a593Smuzhiyun case 0xa0:
169*4882a593Smuzhiyun case 0xb0:
170*4882a593Smuzhiyun ret = bcm_phy_28nm_a0b0_afe_config_init(phydev);
171*4882a593Smuzhiyun break;
172*4882a593Smuzhiyun case 0xd0:
173*4882a593Smuzhiyun ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun case 0xe0:
176*4882a593Smuzhiyun case 0xf0:
177*4882a593Smuzhiyun /* Rev G0 introduces a roll over */
178*4882a593Smuzhiyun case 0x10:
179*4882a593Smuzhiyun ret = bcm7xxx_28nm_e0_plus_afe_config_init(phydev);
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun case 0x01:
182*4882a593Smuzhiyun ret = bcm7xxx_28nm_a0_patch_afe_config_init(phydev);
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun default:
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (ret)
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ret = bcm_phy_enable_jumbo(phydev);
192*4882a593Smuzhiyun if (ret)
193*4882a593Smuzhiyun return ret;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ret = bcm_phy_downshift_get(phydev, &count);
196*4882a593Smuzhiyun if (ret)
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Only enable EEE if Wirespeed/downshift is disabled */
200*4882a593Smuzhiyun ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
201*4882a593Smuzhiyun if (ret)
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return bcm_phy_enable_apd(phydev, true);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
bcm7xxx_28nm_resume(struct phy_device * phydev)207*4882a593Smuzhiyun static int bcm7xxx_28nm_resume(struct phy_device *phydev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun int ret;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Re-apply workarounds coming out suspend/resume */
212*4882a593Smuzhiyun ret = bcm7xxx_28nm_config_init(phydev);
213*4882a593Smuzhiyun if (ret)
214*4882a593Smuzhiyun return ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* 28nm Gigabit PHYs come out of reset without any half-duplex
217*4882a593Smuzhiyun * or "hub" compliant advertised mode, fix that. This does not
218*4882a593Smuzhiyun * cause any problems with the PHY library since genphy_config_aneg()
219*4882a593Smuzhiyun * gracefully handles auto-negotiated and forced modes.
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun return genphy_config_aneg(phydev);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
__phy_set_clr_bits(struct phy_device * dev,int location,int set_mask,int clr_mask)224*4882a593Smuzhiyun static int __phy_set_clr_bits(struct phy_device *dev, int location,
225*4882a593Smuzhiyun int set_mask, int clr_mask)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun int v, ret;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun v = __phy_read(dev, location);
230*4882a593Smuzhiyun if (v < 0)
231*4882a593Smuzhiyun return v;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun v &= ~clr_mask;
234*4882a593Smuzhiyun v |= set_mask;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun ret = __phy_write(dev, location, v);
237*4882a593Smuzhiyun if (ret < 0)
238*4882a593Smuzhiyun return ret;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return v;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
phy_set_clr_bits(struct phy_device * dev,int location,int set_mask,int clr_mask)243*4882a593Smuzhiyun static int phy_set_clr_bits(struct phy_device *dev, int location,
244*4882a593Smuzhiyun int set_mask, int clr_mask)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun int ret;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun mutex_lock(&dev->mdio.bus->mdio_lock);
249*4882a593Smuzhiyun ret = __phy_set_clr_bits(dev, location, set_mask, clr_mask);
250*4882a593Smuzhiyun mutex_unlock(&dev->mdio.bus->mdio_lock);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return ret;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_01_afe_config_init(struct phy_device * phydev)255*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_01_afe_config_init(struct phy_device *phydev)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun int ret;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* set shadow mode 2 */
260*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
261*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2, 0);
262*4882a593Smuzhiyun if (ret < 0)
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /* Set current trim values INT_trim = -1, Ext_trim =0 */
266*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_BIAS_TRIM, 0x3BE0);
267*4882a593Smuzhiyun if (ret < 0)
268*4882a593Smuzhiyun goto reset_shadow_mode;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Cal reset */
271*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
272*4882a593Smuzhiyun MII_BCM7XXX_SHD_3_TL4);
273*4882a593Smuzhiyun if (ret < 0)
274*4882a593Smuzhiyun goto reset_shadow_mode;
275*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
276*4882a593Smuzhiyun MII_BCM7XXX_TL4_RST_MSK, 0);
277*4882a593Smuzhiyun if (ret < 0)
278*4882a593Smuzhiyun goto reset_shadow_mode;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* Cal reset disable */
281*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
282*4882a593Smuzhiyun MII_BCM7XXX_SHD_3_TL4);
283*4882a593Smuzhiyun if (ret < 0)
284*4882a593Smuzhiyun goto reset_shadow_mode;
285*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
286*4882a593Smuzhiyun 0, MII_BCM7XXX_TL4_RST_MSK);
287*4882a593Smuzhiyun if (ret < 0)
288*4882a593Smuzhiyun goto reset_shadow_mode;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun reset_shadow_mode:
291*4882a593Smuzhiyun /* reset shadow mode 2 */
292*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
293*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2);
294*4882a593Smuzhiyun if (ret < 0)
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun return 0;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* The 28nm EPHY does not support Clause 45 (MMD) used by bcm-phy-lib */
bcm7xxx_28nm_ephy_apd_enable(struct phy_device * phydev)301*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_apd_enable(struct phy_device *phydev)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun int ret;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /* set shadow mode 1 */
306*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BRCM_FET_BRCMTEST,
307*4882a593Smuzhiyun MII_BRCM_FET_BT_SRE, 0);
308*4882a593Smuzhiyun if (ret < 0)
309*4882a593Smuzhiyun return ret;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* Enable auto-power down */
312*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
313*4882a593Smuzhiyun MII_BRCM_FET_SHDW_AS2_APDE, 0);
314*4882a593Smuzhiyun if (ret < 0)
315*4882a593Smuzhiyun return ret;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* reset shadow mode 1 */
318*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BRCM_FET_BRCMTEST, 0,
319*4882a593Smuzhiyun MII_BRCM_FET_BT_SRE);
320*4882a593Smuzhiyun if (ret < 0)
321*4882a593Smuzhiyun return ret;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_eee_enable(struct phy_device * phydev)326*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_eee_enable(struct phy_device *phydev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun int ret;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* set shadow mode 2 */
331*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
332*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2, 0);
333*4882a593Smuzhiyun if (ret < 0)
334*4882a593Smuzhiyun return ret;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Advertise supported modes */
337*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
338*4882a593Smuzhiyun MII_BCM7XXX_SHD_3_AN_EEE_ADV);
339*4882a593Smuzhiyun if (ret < 0)
340*4882a593Smuzhiyun goto reset_shadow_mode;
341*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
342*4882a593Smuzhiyun MDIO_EEE_100TX);
343*4882a593Smuzhiyun if (ret < 0)
344*4882a593Smuzhiyun goto reset_shadow_mode;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun /* Restore Defaults */
347*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
348*4882a593Smuzhiyun MII_BCM7XXX_SHD_3_PCS_CTRL_2);
349*4882a593Smuzhiyun if (ret < 0)
350*4882a593Smuzhiyun goto reset_shadow_mode;
351*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
352*4882a593Smuzhiyun MII_BCM7XXX_PCS_CTRL_2_DEF);
353*4882a593Smuzhiyun if (ret < 0)
354*4882a593Smuzhiyun goto reset_shadow_mode;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
357*4882a593Smuzhiyun MII_BCM7XXX_SHD_3_EEE_THRESH);
358*4882a593Smuzhiyun if (ret < 0)
359*4882a593Smuzhiyun goto reset_shadow_mode;
360*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
361*4882a593Smuzhiyun MII_BCM7XXX_EEE_THRESH_DEF);
362*4882a593Smuzhiyun if (ret < 0)
363*4882a593Smuzhiyun goto reset_shadow_mode;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /* Enable EEE autonegotiation */
366*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
367*4882a593Smuzhiyun MII_BCM7XXX_SHD_3_AN_STAT);
368*4882a593Smuzhiyun if (ret < 0)
369*4882a593Smuzhiyun goto reset_shadow_mode;
370*4882a593Smuzhiyun ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
371*4882a593Smuzhiyun (MII_BCM7XXX_AN_NULL_MSG_EN | MII_BCM7XXX_AN_EEE_EN));
372*4882a593Smuzhiyun if (ret < 0)
373*4882a593Smuzhiyun goto reset_shadow_mode;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun reset_shadow_mode:
376*4882a593Smuzhiyun /* reset shadow mode 2 */
377*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
378*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2);
379*4882a593Smuzhiyun if (ret < 0)
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Restart autoneg */
383*4882a593Smuzhiyun phy_write(phydev, MII_BMCR,
384*4882a593Smuzhiyun (BMCR_SPEED100 | BMCR_ANENABLE | BMCR_ANRESTART));
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun return 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_config_init(struct phy_device * phydev)389*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_config_init(struct phy_device *phydev)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun u8 rev = phydev->phy_id & ~phydev->drv->phy_id_mask;
392*4882a593Smuzhiyun int ret = 0;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun pr_info_once("%s: %s PHY revision: 0x%02x\n",
395*4882a593Smuzhiyun phydev_name(phydev), phydev->drv->name, rev);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Dummy read to a register to workaround a possible issue upon reset
398*4882a593Smuzhiyun * where the internal inverter may not allow the first MDIO transaction
399*4882a593Smuzhiyun * to pass the MDIO management controller and make us return 0xffff for
400*4882a593Smuzhiyun * such reads.
401*4882a593Smuzhiyun */
402*4882a593Smuzhiyun phy_read(phydev, MII_BMSR);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun /* Apply AFE software work-around if necessary */
405*4882a593Smuzhiyun if (rev == 0x01) {
406*4882a593Smuzhiyun ret = bcm7xxx_28nm_ephy_01_afe_config_init(phydev);
407*4882a593Smuzhiyun if (ret)
408*4882a593Smuzhiyun return ret;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun ret = bcm7xxx_28nm_ephy_eee_enable(phydev);
412*4882a593Smuzhiyun if (ret)
413*4882a593Smuzhiyun return ret;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun return bcm7xxx_28nm_ephy_apd_enable(phydev);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun #define MII_BCM7XXX_REG_INVALID 0xff
419*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_regnum_to_shd(u16 regnum)420*4882a593Smuzhiyun static u8 bcm7xxx_28nm_ephy_regnum_to_shd(u16 regnum)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun switch (regnum) {
423*4882a593Smuzhiyun case MDIO_CTRL1:
424*4882a593Smuzhiyun return MII_BCM7XXX_SHD_3_PCS_CTRL;
425*4882a593Smuzhiyun case MDIO_STAT1:
426*4882a593Smuzhiyun return MII_BCM7XXX_SHD_3_PCS_STATUS;
427*4882a593Smuzhiyun case MDIO_PCS_EEE_ABLE:
428*4882a593Smuzhiyun return MII_BCM7XXX_SHD_3_EEE_CAP;
429*4882a593Smuzhiyun case MDIO_AN_EEE_ADV:
430*4882a593Smuzhiyun return MII_BCM7XXX_SHD_3_AN_EEE_ADV;
431*4882a593Smuzhiyun case MDIO_AN_EEE_LPABLE:
432*4882a593Smuzhiyun return MII_BCM7XXX_SHD_3_EEE_LP;
433*4882a593Smuzhiyun case MDIO_PCS_EEE_WK_ERR:
434*4882a593Smuzhiyun return MII_BCM7XXX_SHD_3_EEE_WK_ERR;
435*4882a593Smuzhiyun default:
436*4882a593Smuzhiyun return MII_BCM7XXX_REG_INVALID;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_dev_valid(int devnum)440*4882a593Smuzhiyun static bool bcm7xxx_28nm_ephy_dev_valid(int devnum)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun return devnum == MDIO_MMD_AN || devnum == MDIO_MMD_PCS;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_read_mmd(struct phy_device * phydev,int devnum,u16 regnum)445*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_read_mmd(struct phy_device *phydev,
446*4882a593Smuzhiyun int devnum, u16 regnum)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun u8 shd = bcm7xxx_28nm_ephy_regnum_to_shd(regnum);
449*4882a593Smuzhiyun int ret;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun if (!bcm7xxx_28nm_ephy_dev_valid(devnum) ||
452*4882a593Smuzhiyun shd == MII_BCM7XXX_REG_INVALID)
453*4882a593Smuzhiyun return -EOPNOTSUPP;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* set shadow mode 2 */
456*4882a593Smuzhiyun ret = __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
457*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2, 0);
458*4882a593Smuzhiyun if (ret < 0)
459*4882a593Smuzhiyun return ret;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Access the desired shadow register address */
462*4882a593Smuzhiyun ret = __phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL, shd);
463*4882a593Smuzhiyun if (ret < 0)
464*4882a593Smuzhiyun goto reset_shadow_mode;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun ret = __phy_read(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun reset_shadow_mode:
469*4882a593Smuzhiyun /* reset shadow mode 2 */
470*4882a593Smuzhiyun __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
471*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2);
472*4882a593Smuzhiyun return ret;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_write_mmd(struct phy_device * phydev,int devnum,u16 regnum,u16 val)475*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_write_mmd(struct phy_device *phydev,
476*4882a593Smuzhiyun int devnum, u16 regnum, u16 val)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun u8 shd = bcm7xxx_28nm_ephy_regnum_to_shd(regnum);
479*4882a593Smuzhiyun int ret;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (!bcm7xxx_28nm_ephy_dev_valid(devnum) ||
482*4882a593Smuzhiyun shd == MII_BCM7XXX_REG_INVALID)
483*4882a593Smuzhiyun return -EOPNOTSUPP;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun /* set shadow mode 2 */
486*4882a593Smuzhiyun ret = __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
487*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2, 0);
488*4882a593Smuzhiyun if (ret < 0)
489*4882a593Smuzhiyun return ret;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun /* Access the desired shadow register address */
492*4882a593Smuzhiyun ret = __phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL, shd);
493*4882a593Smuzhiyun if (ret < 0)
494*4882a593Smuzhiyun goto reset_shadow_mode;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun /* Write the desired value in the shadow register */
497*4882a593Smuzhiyun __phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT, val);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun reset_shadow_mode:
500*4882a593Smuzhiyun /* reset shadow mode 2 */
501*4882a593Smuzhiyun return __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
502*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
bcm7xxx_28nm_ephy_resume(struct phy_device * phydev)505*4882a593Smuzhiyun static int bcm7xxx_28nm_ephy_resume(struct phy_device *phydev)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun int ret;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* Re-apply workarounds coming out suspend/resume */
510*4882a593Smuzhiyun ret = bcm7xxx_28nm_ephy_config_init(phydev);
511*4882a593Smuzhiyun if (ret)
512*4882a593Smuzhiyun return ret;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun return genphy_config_aneg(phydev);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
bcm7xxx_config_init(struct phy_device * phydev)517*4882a593Smuzhiyun static int bcm7xxx_config_init(struct phy_device *phydev)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun int ret;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun /* Enable 64 clock MDIO */
522*4882a593Smuzhiyun phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XXX_64CLK_MDIO);
523*4882a593Smuzhiyun phy_read(phydev, MII_BCM7XXX_AUX_MODE);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* set shadow mode 2 */
526*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
527*4882a593Smuzhiyun MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
528*4882a593Smuzhiyun if (ret < 0)
529*4882a593Smuzhiyun return ret;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /* set iddq_clkbias */
532*4882a593Smuzhiyun phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
533*4882a593Smuzhiyun udelay(10);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /* reset iddq_clkbias */
536*4882a593Smuzhiyun phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /* reset shadow mode 2 */
541*4882a593Smuzhiyun ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0, MII_BCM7XXX_SHD_MODE_2);
542*4882a593Smuzhiyun if (ret < 0)
543*4882a593Smuzhiyun return ret;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun return 0;
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun /* Workaround for putting the PHY in IDDQ mode, required
549*4882a593Smuzhiyun * for all BCM7XXX 40nm and 65nm PHYs
550*4882a593Smuzhiyun */
bcm7xxx_suspend(struct phy_device * phydev)551*4882a593Smuzhiyun static int bcm7xxx_suspend(struct phy_device *phydev)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun int ret;
554*4882a593Smuzhiyun static const struct bcm7xxx_regs {
555*4882a593Smuzhiyun int reg;
556*4882a593Smuzhiyun u16 value;
557*4882a593Smuzhiyun } bcm7xxx_suspend_cfg[] = {
558*4882a593Smuzhiyun { MII_BCM7XXX_TEST, 0x008b },
559*4882a593Smuzhiyun { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
560*4882a593Smuzhiyun { MII_BCM7XXX_100TX_DISC, 0x7000 },
561*4882a593Smuzhiyun { MII_BCM7XXX_TEST, 0x000f },
562*4882a593Smuzhiyun { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
563*4882a593Smuzhiyun { MII_BCM7XXX_TEST, 0x000b },
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun unsigned int i;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
568*4882a593Smuzhiyun ret = phy_write(phydev,
569*4882a593Smuzhiyun bcm7xxx_suspend_cfg[i].reg,
570*4882a593Smuzhiyun bcm7xxx_suspend_cfg[i].value);
571*4882a593Smuzhiyun if (ret)
572*4882a593Smuzhiyun return ret;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun return 0;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun
bcm7xxx_28nm_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)578*4882a593Smuzhiyun static int bcm7xxx_28nm_get_tunable(struct phy_device *phydev,
579*4882a593Smuzhiyun struct ethtool_tunable *tuna,
580*4882a593Smuzhiyun void *data)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun switch (tuna->id) {
583*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
584*4882a593Smuzhiyun return bcm_phy_downshift_get(phydev, (u8 *)data);
585*4882a593Smuzhiyun default:
586*4882a593Smuzhiyun return -EOPNOTSUPP;
587*4882a593Smuzhiyun }
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
bcm7xxx_28nm_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)590*4882a593Smuzhiyun static int bcm7xxx_28nm_set_tunable(struct phy_device *phydev,
591*4882a593Smuzhiyun struct ethtool_tunable *tuna,
592*4882a593Smuzhiyun const void *data)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun u8 count = *(u8 *)data;
595*4882a593Smuzhiyun int ret;
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun switch (tuna->id) {
598*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
599*4882a593Smuzhiyun ret = bcm_phy_downshift_set(phydev, count);
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun default:
602*4882a593Smuzhiyun return -EOPNOTSUPP;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun if (ret)
606*4882a593Smuzhiyun return ret;
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Disable EEE advertisement since this prevents the PHY
609*4882a593Smuzhiyun * from successfully linking up, trigger auto-negotiation restart
610*4882a593Smuzhiyun * to let the MAC decide what to do.
611*4882a593Smuzhiyun */
612*4882a593Smuzhiyun ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
613*4882a593Smuzhiyun if (ret)
614*4882a593Smuzhiyun return ret;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun return genphy_restart_aneg(phydev);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun
bcm7xxx_28nm_get_phy_stats(struct phy_device * phydev,struct ethtool_stats * stats,u64 * data)619*4882a593Smuzhiyun static void bcm7xxx_28nm_get_phy_stats(struct phy_device *phydev,
620*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun struct bcm7xxx_phy_priv *priv = phydev->priv;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun bcm_phy_get_stats(phydev, priv->stats, stats, data);
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun
bcm7xxx_28nm_probe(struct phy_device * phydev)627*4882a593Smuzhiyun static int bcm7xxx_28nm_probe(struct phy_device *phydev)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct bcm7xxx_phy_priv *priv;
630*4882a593Smuzhiyun int ret = 0;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
633*4882a593Smuzhiyun if (!priv)
634*4882a593Smuzhiyun return -ENOMEM;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun phydev->priv = priv;
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun priv->stats = devm_kcalloc(&phydev->mdio.dev,
639*4882a593Smuzhiyun bcm_phy_get_sset_count(phydev), sizeof(u64),
640*4882a593Smuzhiyun GFP_KERNEL);
641*4882a593Smuzhiyun if (!priv->stats)
642*4882a593Smuzhiyun return -ENOMEM;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun priv->clk = devm_clk_get_optional(&phydev->mdio.dev, NULL);
645*4882a593Smuzhiyun if (IS_ERR(priv->clk))
646*4882a593Smuzhiyun return PTR_ERR(priv->clk);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun ret = clk_prepare_enable(priv->clk);
649*4882a593Smuzhiyun if (ret)
650*4882a593Smuzhiyun return ret;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun /* Dummy read to a register to workaround an issue upon reset where the
653*4882a593Smuzhiyun * internal inverter may not allow the first MDIO transaction to pass
654*4882a593Smuzhiyun * the MDIO management controller and make us return 0xffff for such
655*4882a593Smuzhiyun * reads. This is needed to ensure that any subsequent reads to the
656*4882a593Smuzhiyun * PHY will succeed.
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun phy_read(phydev, MII_BMSR);
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun return ret;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
bcm7xxx_28nm_remove(struct phy_device * phydev)663*4882a593Smuzhiyun static void bcm7xxx_28nm_remove(struct phy_device *phydev)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct bcm7xxx_phy_priv *priv = phydev->priv;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun clk_disable_unprepare(priv->clk);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun #define BCM7XXX_28NM_GPHY(_oui, _name) \
671*4882a593Smuzhiyun { \
672*4882a593Smuzhiyun .phy_id = (_oui), \
673*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0, \
674*4882a593Smuzhiyun .name = _name, \
675*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */ \
676*4882a593Smuzhiyun .flags = PHY_IS_INTERNAL, \
677*4882a593Smuzhiyun .config_init = bcm7xxx_28nm_config_init, \
678*4882a593Smuzhiyun .resume = bcm7xxx_28nm_resume, \
679*4882a593Smuzhiyun .get_tunable = bcm7xxx_28nm_get_tunable, \
680*4882a593Smuzhiyun .set_tunable = bcm7xxx_28nm_set_tunable, \
681*4882a593Smuzhiyun .get_sset_count = bcm_phy_get_sset_count, \
682*4882a593Smuzhiyun .get_strings = bcm_phy_get_strings, \
683*4882a593Smuzhiyun .get_stats = bcm7xxx_28nm_get_phy_stats, \
684*4882a593Smuzhiyun .probe = bcm7xxx_28nm_probe, \
685*4882a593Smuzhiyun .remove = bcm7xxx_28nm_remove, \
686*4882a593Smuzhiyun }
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun #define BCM7XXX_28NM_EPHY(_oui, _name) \
689*4882a593Smuzhiyun { \
690*4882a593Smuzhiyun .phy_id = (_oui), \
691*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0, \
692*4882a593Smuzhiyun .name = _name, \
693*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */ \
694*4882a593Smuzhiyun .flags = PHY_IS_INTERNAL, \
695*4882a593Smuzhiyun .config_init = bcm7xxx_28nm_ephy_config_init, \
696*4882a593Smuzhiyun .resume = bcm7xxx_28nm_ephy_resume, \
697*4882a593Smuzhiyun .get_sset_count = bcm_phy_get_sset_count, \
698*4882a593Smuzhiyun .get_strings = bcm_phy_get_strings, \
699*4882a593Smuzhiyun .get_stats = bcm7xxx_28nm_get_phy_stats, \
700*4882a593Smuzhiyun .probe = bcm7xxx_28nm_probe, \
701*4882a593Smuzhiyun .remove = bcm7xxx_28nm_remove, \
702*4882a593Smuzhiyun .read_mmd = bcm7xxx_28nm_ephy_read_mmd, \
703*4882a593Smuzhiyun .write_mmd = bcm7xxx_28nm_ephy_write_mmd, \
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun #define BCM7XXX_40NM_EPHY(_oui, _name) \
707*4882a593Smuzhiyun { \
708*4882a593Smuzhiyun .phy_id = (_oui), \
709*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0, \
710*4882a593Smuzhiyun .name = _name, \
711*4882a593Smuzhiyun /* PHY_BASIC_FEATURES */ \
712*4882a593Smuzhiyun .flags = PHY_IS_INTERNAL, \
713*4882a593Smuzhiyun .soft_reset = genphy_soft_reset, \
714*4882a593Smuzhiyun .config_init = bcm7xxx_config_init, \
715*4882a593Smuzhiyun .suspend = bcm7xxx_suspend, \
716*4882a593Smuzhiyun .resume = bcm7xxx_config_init, \
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun static struct phy_driver bcm7xxx_driver[] = {
720*4882a593Smuzhiyun BCM7XXX_28NM_EPHY(PHY_ID_BCM72113, "Broadcom BCM72113"),
721*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
722*4882a593Smuzhiyun BCM7XXX_28NM_EPHY(PHY_ID_BCM7255, "Broadcom BCM7255"),
723*4882a593Smuzhiyun BCM7XXX_28NM_EPHY(PHY_ID_BCM7260, "Broadcom BCM7260"),
724*4882a593Smuzhiyun BCM7XXX_28NM_EPHY(PHY_ID_BCM7268, "Broadcom BCM7268"),
725*4882a593Smuzhiyun BCM7XXX_28NM_EPHY(PHY_ID_BCM7271, "Broadcom BCM7271"),
726*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7278, "Broadcom BCM7278"),
727*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
728*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
729*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM74371, "Broadcom BCM74371"),
730*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
731*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7439_2, "Broadcom BCM7439 (2)"),
732*4882a593Smuzhiyun BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
733*4882a593Smuzhiyun BCM7XXX_40NM_EPHY(PHY_ID_BCM7346, "Broadcom BCM7346"),
734*4882a593Smuzhiyun BCM7XXX_40NM_EPHY(PHY_ID_BCM7362, "Broadcom BCM7362"),
735*4882a593Smuzhiyun BCM7XXX_40NM_EPHY(PHY_ID_BCM7425, "Broadcom BCM7425"),
736*4882a593Smuzhiyun BCM7XXX_40NM_EPHY(PHY_ID_BCM7429, "Broadcom BCM7429"),
737*4882a593Smuzhiyun BCM7XXX_40NM_EPHY(PHY_ID_BCM7435, "Broadcom BCM7435"),
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
741*4882a593Smuzhiyun { PHY_ID_BCM72113, 0xfffffff0 },
742*4882a593Smuzhiyun { PHY_ID_BCM7250, 0xfffffff0, },
743*4882a593Smuzhiyun { PHY_ID_BCM7255, 0xfffffff0, },
744*4882a593Smuzhiyun { PHY_ID_BCM7260, 0xfffffff0, },
745*4882a593Smuzhiyun { PHY_ID_BCM7268, 0xfffffff0, },
746*4882a593Smuzhiyun { PHY_ID_BCM7271, 0xfffffff0, },
747*4882a593Smuzhiyun { PHY_ID_BCM7278, 0xfffffff0, },
748*4882a593Smuzhiyun { PHY_ID_BCM7364, 0xfffffff0, },
749*4882a593Smuzhiyun { PHY_ID_BCM7366, 0xfffffff0, },
750*4882a593Smuzhiyun { PHY_ID_BCM7346, 0xfffffff0, },
751*4882a593Smuzhiyun { PHY_ID_BCM7362, 0xfffffff0, },
752*4882a593Smuzhiyun { PHY_ID_BCM7425, 0xfffffff0, },
753*4882a593Smuzhiyun { PHY_ID_BCM7429, 0xfffffff0, },
754*4882a593Smuzhiyun { PHY_ID_BCM74371, 0xfffffff0, },
755*4882a593Smuzhiyun { PHY_ID_BCM7439, 0xfffffff0, },
756*4882a593Smuzhiyun { PHY_ID_BCM7435, 0xfffffff0, },
757*4882a593Smuzhiyun { PHY_ID_BCM7445, 0xfffffff0, },
758*4882a593Smuzhiyun { }
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun module_phy_driver(bcm7xxx_driver);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
766*4882a593Smuzhiyun MODULE_LICENSE("GPL");
767*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
768