1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /* Broadcom BCM54140 Quad SGMII/QSGMII Copper/Fiber Gigabit PHY
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2020 Michael Walle <michael@walle.cc>
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/brcmphy.h>
9*4882a593Smuzhiyun #include <linux/hwmon.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/phy.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "bcm-phy-lib.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* RDB per-port registers
16*4882a593Smuzhiyun */
17*4882a593Smuzhiyun #define BCM54140_RDB_ISR 0x00a /* interrupt status */
18*4882a593Smuzhiyun #define BCM54140_RDB_IMR 0x00b /* interrupt mask */
19*4882a593Smuzhiyun #define BCM54140_RDB_INT_LINK BIT(1) /* link status changed */
20*4882a593Smuzhiyun #define BCM54140_RDB_INT_SPEED BIT(2) /* link speed change */
21*4882a593Smuzhiyun #define BCM54140_RDB_INT_DUPLEX BIT(3) /* duplex mode changed */
22*4882a593Smuzhiyun #define BCM54140_RDB_SPARE1 0x012 /* spare control 1 */
23*4882a593Smuzhiyun #define BCM54140_RDB_SPARE1_LSLM BIT(2) /* link speed LED mode */
24*4882a593Smuzhiyun #define BCM54140_RDB_SPARE2 0x014 /* spare control 2 */
25*4882a593Smuzhiyun #define BCM54140_RDB_SPARE2_WS_RTRY_DIS BIT(8) /* wirespeed retry disable */
26*4882a593Smuzhiyun #define BCM54140_RDB_SPARE2_WS_RTRY_LIMIT GENMASK(4, 2) /* retry limit */
27*4882a593Smuzhiyun #define BCM54140_RDB_SPARE3 0x015 /* spare control 3 */
28*4882a593Smuzhiyun #define BCM54140_RDB_SPARE3_BIT0 BIT(0)
29*4882a593Smuzhiyun #define BCM54140_RDB_LED_CTRL 0x019 /* LED control */
30*4882a593Smuzhiyun #define BCM54140_RDB_LED_CTRL_ACTLINK0 BIT(4)
31*4882a593Smuzhiyun #define BCM54140_RDB_LED_CTRL_ACTLINK1 BIT(8)
32*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR 0x01a /* auto power down control */
33*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_SINGLE_PULSE BIT(8) /* single pulse */
34*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_APD_MODE_DIS 0 /* ADP disable */
35*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_APD_MODE_EN 1 /* ADP enable */
36*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_APD_MODE_DIS2 2 /* ADP disable */
37*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_APD_MODE_EN_ANEG 3 /* ADP enable w/ aneg */
38*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_APD_MODE_MASK GENMASK(6, 5)
39*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_SLP_TIM_MASK BIT(4)/* sleep timer */
40*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_SLP_TIM_2_7 0 /* 2.7s */
41*4882a593Smuzhiyun #define BCM54140_RDB_C_APWR_SLP_TIM_5_4 1 /* 5.4s */
42*4882a593Smuzhiyun #define BCM54140_RDB_C_PWR 0x02a /* copper power control */
43*4882a593Smuzhiyun #define BCM54140_RDB_C_PWR_ISOLATE BIT(5) /* super isolate mode */
44*4882a593Smuzhiyun #define BCM54140_RDB_C_MISC_CTRL 0x02f /* misc copper control */
45*4882a593Smuzhiyun #define BCM54140_RDB_C_MISC_CTRL_WS_EN BIT(4) /* wirespeed enable */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* RDB global registers
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun #define BCM54140_RDB_TOP_IMR 0x82d /* interrupt mask */
50*4882a593Smuzhiyun #define BCM54140_RDB_TOP_IMR_PORT0 BIT(4)
51*4882a593Smuzhiyun #define BCM54140_RDB_TOP_IMR_PORT1 BIT(5)
52*4882a593Smuzhiyun #define BCM54140_RDB_TOP_IMR_PORT2 BIT(6)
53*4882a593Smuzhiyun #define BCM54140_RDB_TOP_IMR_PORT3 BIT(7)
54*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL 0x831 /* monitor control */
55*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_V_MODE BIT(3) /* voltage mode */
56*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_SEL_MASK GENMASK(2, 1)
57*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_SEL_TEMP 0 /* meassure temperature */
58*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_SEL_1V0 1 /* meassure AVDDL 1.0V */
59*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_SEL_3V3 2 /* meassure AVDDH 3.3V */
60*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_SEL_RR 3 /* meassure all round-robin */
61*4882a593Smuzhiyun #define BCM54140_RDB_MON_CTRL_PWR_DOWN BIT(0) /* power-down monitor */
62*4882a593Smuzhiyun #define BCM54140_RDB_MON_TEMP_VAL 0x832 /* temperature value */
63*4882a593Smuzhiyun #define BCM54140_RDB_MON_TEMP_MAX 0x833 /* temperature high thresh */
64*4882a593Smuzhiyun #define BCM54140_RDB_MON_TEMP_MIN 0x834 /* temperature low thresh */
65*4882a593Smuzhiyun #define BCM54140_RDB_MON_TEMP_DATA_MASK GENMASK(9, 0)
66*4882a593Smuzhiyun #define BCM54140_RDB_MON_1V0_VAL 0x835 /* AVDDL 1.0V value */
67*4882a593Smuzhiyun #define BCM54140_RDB_MON_1V0_MAX 0x836 /* AVDDL 1.0V high thresh */
68*4882a593Smuzhiyun #define BCM54140_RDB_MON_1V0_MIN 0x837 /* AVDDL 1.0V low thresh */
69*4882a593Smuzhiyun #define BCM54140_RDB_MON_1V0_DATA_MASK GENMASK(10, 0)
70*4882a593Smuzhiyun #define BCM54140_RDB_MON_3V3_VAL 0x838 /* AVDDH 3.3V value */
71*4882a593Smuzhiyun #define BCM54140_RDB_MON_3V3_MAX 0x839 /* AVDDH 3.3V high thresh */
72*4882a593Smuzhiyun #define BCM54140_RDB_MON_3V3_MIN 0x83a /* AVDDH 3.3V low thresh */
73*4882a593Smuzhiyun #define BCM54140_RDB_MON_3V3_DATA_MASK GENMASK(11, 0)
74*4882a593Smuzhiyun #define BCM54140_RDB_MON_ISR 0x83b /* interrupt status */
75*4882a593Smuzhiyun #define BCM54140_RDB_MON_ISR_3V3 BIT(2) /* AVDDH 3.3V alarm */
76*4882a593Smuzhiyun #define BCM54140_RDB_MON_ISR_1V0 BIT(1) /* AVDDL 1.0V alarm */
77*4882a593Smuzhiyun #define BCM54140_RDB_MON_ISR_TEMP BIT(0) /* temperature alarm */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* According to the datasheet the formula is:
80*4882a593Smuzhiyun * T = 413.35 - (0.49055 * bits[9:0])
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun #define BCM54140_HWMON_TO_TEMP(v) (413350L - (v) * 491)
83*4882a593Smuzhiyun #define BCM54140_HWMON_FROM_TEMP(v) DIV_ROUND_CLOSEST_ULL(413350L - (v), 491)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* According to the datasheet the formula is:
86*4882a593Smuzhiyun * U = bits[11:0] / 1024 * 220 / 0.2
87*4882a593Smuzhiyun *
88*4882a593Smuzhiyun * Normalized:
89*4882a593Smuzhiyun * U = bits[11:0] / 4096 * 2514
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun #define BCM54140_HWMON_TO_IN_1V0(v) ((v) * 2514 >> 11)
92*4882a593Smuzhiyun #define BCM54140_HWMON_FROM_IN_1V0(v) DIV_ROUND_CLOSEST_ULL(((v) << 11), 2514)
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* According to the datasheet the formula is:
95*4882a593Smuzhiyun * U = bits[10:0] / 1024 * 880 / 0.7
96*4882a593Smuzhiyun *
97*4882a593Smuzhiyun * Normalized:
98*4882a593Smuzhiyun * U = bits[10:0] / 2048 * 4400
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun #define BCM54140_HWMON_TO_IN_3V3(v) ((v) * 4400 >> 12)
101*4882a593Smuzhiyun #define BCM54140_HWMON_FROM_IN_3V3(v) DIV_ROUND_CLOSEST_ULL(((v) << 12), 4400)
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define BCM54140_HWMON_TO_IN(ch, v) ((ch) ? BCM54140_HWMON_TO_IN_3V3(v) \
104*4882a593Smuzhiyun : BCM54140_HWMON_TO_IN_1V0(v))
105*4882a593Smuzhiyun #define BCM54140_HWMON_FROM_IN(ch, v) ((ch) ? BCM54140_HWMON_FROM_IN_3V3(v) \
106*4882a593Smuzhiyun : BCM54140_HWMON_FROM_IN_1V0(v))
107*4882a593Smuzhiyun #define BCM54140_HWMON_IN_MASK(ch) ((ch) ? BCM54140_RDB_MON_3V3_DATA_MASK \
108*4882a593Smuzhiyun : BCM54140_RDB_MON_1V0_DATA_MASK)
109*4882a593Smuzhiyun #define BCM54140_HWMON_IN_VAL_REG(ch) ((ch) ? BCM54140_RDB_MON_3V3_VAL \
110*4882a593Smuzhiyun : BCM54140_RDB_MON_1V0_VAL)
111*4882a593Smuzhiyun #define BCM54140_HWMON_IN_MIN_REG(ch) ((ch) ? BCM54140_RDB_MON_3V3_MIN \
112*4882a593Smuzhiyun : BCM54140_RDB_MON_1V0_MIN)
113*4882a593Smuzhiyun #define BCM54140_HWMON_IN_MAX_REG(ch) ((ch) ? BCM54140_RDB_MON_3V3_MAX \
114*4882a593Smuzhiyun : BCM54140_RDB_MON_1V0_MAX)
115*4882a593Smuzhiyun #define BCM54140_HWMON_IN_ALARM_BIT(ch) ((ch) ? BCM54140_RDB_MON_ISR_3V3 \
116*4882a593Smuzhiyun : BCM54140_RDB_MON_ISR_1V0)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /* This PHY has two different PHY IDs depening on its MODE_SEL pin. This
119*4882a593Smuzhiyun * pin choses between 4x SGMII and QSGMII mode:
120*4882a593Smuzhiyun * AE02_5009 4x SGMII
121*4882a593Smuzhiyun * AE02_5019 QSGMII
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun #define BCM54140_PHY_ID_MASK 0xffffffe8
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define BCM54140_PHY_ID_REV(phy_id) ((phy_id) & 0x7)
126*4882a593Smuzhiyun #define BCM54140_REV_B0 1
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define BCM54140_DEFAULT_DOWNSHIFT 5
129*4882a593Smuzhiyun #define BCM54140_MAX_DOWNSHIFT 9
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun struct bcm54140_priv {
132*4882a593Smuzhiyun int port;
133*4882a593Smuzhiyun int base_addr;
134*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HWMON)
135*4882a593Smuzhiyun /* protect the alarm bits */
136*4882a593Smuzhiyun struct mutex alarm_lock;
137*4882a593Smuzhiyun u16 alarm;
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HWMON)
bcm54140_hwmon_is_visible(const void * data,enum hwmon_sensor_types type,u32 attr,int channel)142*4882a593Smuzhiyun static umode_t bcm54140_hwmon_is_visible(const void *data,
143*4882a593Smuzhiyun enum hwmon_sensor_types type,
144*4882a593Smuzhiyun u32 attr, int channel)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun switch (type) {
147*4882a593Smuzhiyun case hwmon_in:
148*4882a593Smuzhiyun switch (attr) {
149*4882a593Smuzhiyun case hwmon_in_min:
150*4882a593Smuzhiyun case hwmon_in_max:
151*4882a593Smuzhiyun return 0644;
152*4882a593Smuzhiyun case hwmon_in_label:
153*4882a593Smuzhiyun case hwmon_in_input:
154*4882a593Smuzhiyun case hwmon_in_alarm:
155*4882a593Smuzhiyun return 0444;
156*4882a593Smuzhiyun default:
157*4882a593Smuzhiyun return 0;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun case hwmon_temp:
160*4882a593Smuzhiyun switch (attr) {
161*4882a593Smuzhiyun case hwmon_temp_min:
162*4882a593Smuzhiyun case hwmon_temp_max:
163*4882a593Smuzhiyun return 0644;
164*4882a593Smuzhiyun case hwmon_temp_input:
165*4882a593Smuzhiyun case hwmon_temp_alarm:
166*4882a593Smuzhiyun return 0444;
167*4882a593Smuzhiyun default:
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun default:
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
bcm54140_hwmon_read_alarm(struct device * dev,unsigned int bit,long * val)175*4882a593Smuzhiyun static int bcm54140_hwmon_read_alarm(struct device *dev, unsigned int bit,
176*4882a593Smuzhiyun long *val)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct phy_device *phydev = dev_get_drvdata(dev);
179*4882a593Smuzhiyun struct bcm54140_priv *priv = phydev->priv;
180*4882a593Smuzhiyun int tmp, ret = 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun mutex_lock(&priv->alarm_lock);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* latch any alarm bits */
185*4882a593Smuzhiyun tmp = bcm_phy_read_rdb(phydev, BCM54140_RDB_MON_ISR);
186*4882a593Smuzhiyun if (tmp < 0) {
187*4882a593Smuzhiyun ret = tmp;
188*4882a593Smuzhiyun goto out;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun priv->alarm |= tmp;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun *val = !!(priv->alarm & bit);
193*4882a593Smuzhiyun priv->alarm &= ~bit;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun out:
196*4882a593Smuzhiyun mutex_unlock(&priv->alarm_lock);
197*4882a593Smuzhiyun return ret;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
bcm54140_hwmon_read_temp(struct device * dev,u32 attr,long * val)200*4882a593Smuzhiyun static int bcm54140_hwmon_read_temp(struct device *dev, u32 attr, long *val)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct phy_device *phydev = dev_get_drvdata(dev);
203*4882a593Smuzhiyun u16 reg;
204*4882a593Smuzhiyun int tmp;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun switch (attr) {
207*4882a593Smuzhiyun case hwmon_temp_input:
208*4882a593Smuzhiyun reg = BCM54140_RDB_MON_TEMP_VAL;
209*4882a593Smuzhiyun break;
210*4882a593Smuzhiyun case hwmon_temp_min:
211*4882a593Smuzhiyun reg = BCM54140_RDB_MON_TEMP_MIN;
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun case hwmon_temp_max:
214*4882a593Smuzhiyun reg = BCM54140_RDB_MON_TEMP_MAX;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun case hwmon_temp_alarm:
217*4882a593Smuzhiyun return bcm54140_hwmon_read_alarm(dev,
218*4882a593Smuzhiyun BCM54140_RDB_MON_ISR_TEMP,
219*4882a593Smuzhiyun val);
220*4882a593Smuzhiyun default:
221*4882a593Smuzhiyun return -EOPNOTSUPP;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun tmp = bcm_phy_read_rdb(phydev, reg);
225*4882a593Smuzhiyun if (tmp < 0)
226*4882a593Smuzhiyun return tmp;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun *val = BCM54140_HWMON_TO_TEMP(tmp & BCM54140_RDB_MON_TEMP_DATA_MASK);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
bcm54140_hwmon_read_in(struct device * dev,u32 attr,int channel,long * val)233*4882a593Smuzhiyun static int bcm54140_hwmon_read_in(struct device *dev, u32 attr,
234*4882a593Smuzhiyun int channel, long *val)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct phy_device *phydev = dev_get_drvdata(dev);
237*4882a593Smuzhiyun u16 bit, reg;
238*4882a593Smuzhiyun int tmp;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun switch (attr) {
241*4882a593Smuzhiyun case hwmon_in_input:
242*4882a593Smuzhiyun reg = BCM54140_HWMON_IN_VAL_REG(channel);
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun case hwmon_in_min:
245*4882a593Smuzhiyun reg = BCM54140_HWMON_IN_MIN_REG(channel);
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun case hwmon_in_max:
248*4882a593Smuzhiyun reg = BCM54140_HWMON_IN_MAX_REG(channel);
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun case hwmon_in_alarm:
251*4882a593Smuzhiyun bit = BCM54140_HWMON_IN_ALARM_BIT(channel);
252*4882a593Smuzhiyun return bcm54140_hwmon_read_alarm(dev, bit, val);
253*4882a593Smuzhiyun default:
254*4882a593Smuzhiyun return -EOPNOTSUPP;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun tmp = bcm_phy_read_rdb(phydev, reg);
258*4882a593Smuzhiyun if (tmp < 0)
259*4882a593Smuzhiyun return tmp;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun tmp &= BCM54140_HWMON_IN_MASK(channel);
262*4882a593Smuzhiyun *val = BCM54140_HWMON_TO_IN(channel, tmp);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return 0;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
bcm54140_hwmon_read(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long * val)267*4882a593Smuzhiyun static int bcm54140_hwmon_read(struct device *dev,
268*4882a593Smuzhiyun enum hwmon_sensor_types type, u32 attr,
269*4882a593Smuzhiyun int channel, long *val)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun switch (type) {
272*4882a593Smuzhiyun case hwmon_temp:
273*4882a593Smuzhiyun return bcm54140_hwmon_read_temp(dev, attr, val);
274*4882a593Smuzhiyun case hwmon_in:
275*4882a593Smuzhiyun return bcm54140_hwmon_read_in(dev, attr, channel, val);
276*4882a593Smuzhiyun default:
277*4882a593Smuzhiyun return -EOPNOTSUPP;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static const char *const bcm54140_hwmon_in_labels[] = {
282*4882a593Smuzhiyun "AVDDL",
283*4882a593Smuzhiyun "AVDDH",
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun
bcm54140_hwmon_read_string(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,const char ** str)286*4882a593Smuzhiyun static int bcm54140_hwmon_read_string(struct device *dev,
287*4882a593Smuzhiyun enum hwmon_sensor_types type, u32 attr,
288*4882a593Smuzhiyun int channel, const char **str)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun switch (type) {
291*4882a593Smuzhiyun case hwmon_in:
292*4882a593Smuzhiyun switch (attr) {
293*4882a593Smuzhiyun case hwmon_in_label:
294*4882a593Smuzhiyun *str = bcm54140_hwmon_in_labels[channel];
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun default:
297*4882a593Smuzhiyun return -EOPNOTSUPP;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun default:
300*4882a593Smuzhiyun return -EOPNOTSUPP;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
bcm54140_hwmon_write_temp(struct device * dev,u32 attr,int channel,long val)304*4882a593Smuzhiyun static int bcm54140_hwmon_write_temp(struct device *dev, u32 attr,
305*4882a593Smuzhiyun int channel, long val)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct phy_device *phydev = dev_get_drvdata(dev);
308*4882a593Smuzhiyun u16 mask = BCM54140_RDB_MON_TEMP_DATA_MASK;
309*4882a593Smuzhiyun u16 reg;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun val = clamp_val(val, BCM54140_HWMON_TO_TEMP(mask),
312*4882a593Smuzhiyun BCM54140_HWMON_TO_TEMP(0));
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun switch (attr) {
315*4882a593Smuzhiyun case hwmon_temp_min:
316*4882a593Smuzhiyun reg = BCM54140_RDB_MON_TEMP_MIN;
317*4882a593Smuzhiyun break;
318*4882a593Smuzhiyun case hwmon_temp_max:
319*4882a593Smuzhiyun reg = BCM54140_RDB_MON_TEMP_MAX;
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun default:
322*4882a593Smuzhiyun return -EOPNOTSUPP;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, reg, mask,
326*4882a593Smuzhiyun BCM54140_HWMON_FROM_TEMP(val));
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
bcm54140_hwmon_write_in(struct device * dev,u32 attr,int channel,long val)329*4882a593Smuzhiyun static int bcm54140_hwmon_write_in(struct device *dev, u32 attr,
330*4882a593Smuzhiyun int channel, long val)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun struct phy_device *phydev = dev_get_drvdata(dev);
333*4882a593Smuzhiyun u16 mask = BCM54140_HWMON_IN_MASK(channel);
334*4882a593Smuzhiyun u16 reg;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun val = clamp_val(val, 0, BCM54140_HWMON_TO_IN(channel, mask));
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun switch (attr) {
339*4882a593Smuzhiyun case hwmon_in_min:
340*4882a593Smuzhiyun reg = BCM54140_HWMON_IN_MIN_REG(channel);
341*4882a593Smuzhiyun break;
342*4882a593Smuzhiyun case hwmon_in_max:
343*4882a593Smuzhiyun reg = BCM54140_HWMON_IN_MAX_REG(channel);
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun default:
346*4882a593Smuzhiyun return -EOPNOTSUPP;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, reg, mask,
350*4882a593Smuzhiyun BCM54140_HWMON_FROM_IN(channel, val));
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
bcm54140_hwmon_write(struct device * dev,enum hwmon_sensor_types type,u32 attr,int channel,long val)353*4882a593Smuzhiyun static int bcm54140_hwmon_write(struct device *dev,
354*4882a593Smuzhiyun enum hwmon_sensor_types type, u32 attr,
355*4882a593Smuzhiyun int channel, long val)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun switch (type) {
358*4882a593Smuzhiyun case hwmon_temp:
359*4882a593Smuzhiyun return bcm54140_hwmon_write_temp(dev, attr, channel, val);
360*4882a593Smuzhiyun case hwmon_in:
361*4882a593Smuzhiyun return bcm54140_hwmon_write_in(dev, attr, channel, val);
362*4882a593Smuzhiyun default:
363*4882a593Smuzhiyun return -EOPNOTSUPP;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun static const struct hwmon_channel_info *bcm54140_hwmon_info[] = {
368*4882a593Smuzhiyun HWMON_CHANNEL_INFO(temp,
369*4882a593Smuzhiyun HWMON_T_INPUT | HWMON_T_MIN | HWMON_T_MAX |
370*4882a593Smuzhiyun HWMON_T_ALARM),
371*4882a593Smuzhiyun HWMON_CHANNEL_INFO(in,
372*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
373*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_LABEL,
374*4882a593Smuzhiyun HWMON_I_INPUT | HWMON_I_MIN | HWMON_I_MAX |
375*4882a593Smuzhiyun HWMON_I_ALARM | HWMON_I_LABEL),
376*4882a593Smuzhiyun NULL
377*4882a593Smuzhiyun };
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static const struct hwmon_ops bcm54140_hwmon_ops = {
380*4882a593Smuzhiyun .is_visible = bcm54140_hwmon_is_visible,
381*4882a593Smuzhiyun .read = bcm54140_hwmon_read,
382*4882a593Smuzhiyun .read_string = bcm54140_hwmon_read_string,
383*4882a593Smuzhiyun .write = bcm54140_hwmon_write,
384*4882a593Smuzhiyun };
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun static const struct hwmon_chip_info bcm54140_chip_info = {
387*4882a593Smuzhiyun .ops = &bcm54140_hwmon_ops,
388*4882a593Smuzhiyun .info = bcm54140_hwmon_info,
389*4882a593Smuzhiyun };
390*4882a593Smuzhiyun
bcm54140_enable_monitoring(struct phy_device * phydev)391*4882a593Smuzhiyun static int bcm54140_enable_monitoring(struct phy_device *phydev)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun u16 mask, set;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun /* 3.3V voltage mode */
396*4882a593Smuzhiyun set = BCM54140_RDB_MON_CTRL_V_MODE;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* select round-robin */
399*4882a593Smuzhiyun mask = BCM54140_RDB_MON_CTRL_SEL_MASK;
400*4882a593Smuzhiyun set |= FIELD_PREP(BCM54140_RDB_MON_CTRL_SEL_MASK,
401*4882a593Smuzhiyun BCM54140_RDB_MON_CTRL_SEL_RR);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* remove power-down bit */
404*4882a593Smuzhiyun mask |= BCM54140_RDB_MON_CTRL_PWR_DOWN;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, BCM54140_RDB_MON_CTRL, mask, set);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
bcm54140_probe_once(struct phy_device * phydev)409*4882a593Smuzhiyun static int bcm54140_probe_once(struct phy_device *phydev)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun struct device *hwmon;
412*4882a593Smuzhiyun int ret;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /* enable hardware monitoring */
415*4882a593Smuzhiyun ret = bcm54140_enable_monitoring(phydev);
416*4882a593Smuzhiyun if (ret)
417*4882a593Smuzhiyun return ret;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun hwmon = devm_hwmon_device_register_with_info(&phydev->mdio.dev,
420*4882a593Smuzhiyun "BCM54140", phydev,
421*4882a593Smuzhiyun &bcm54140_chip_info,
422*4882a593Smuzhiyun NULL);
423*4882a593Smuzhiyun return PTR_ERR_OR_ZERO(hwmon);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun #endif
426*4882a593Smuzhiyun
bcm54140_base_read_rdb(struct phy_device * phydev,u16 rdb)427*4882a593Smuzhiyun static int bcm54140_base_read_rdb(struct phy_device *phydev, u16 rdb)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun int ret;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
432*4882a593Smuzhiyun ret = __phy_package_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
433*4882a593Smuzhiyun if (ret < 0)
434*4882a593Smuzhiyun goto out;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun ret = __phy_package_read(phydev, MII_BCM54XX_RDB_DATA);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun out:
439*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
440*4882a593Smuzhiyun return ret;
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
bcm54140_base_write_rdb(struct phy_device * phydev,u16 rdb,u16 val)443*4882a593Smuzhiyun static int bcm54140_base_write_rdb(struct phy_device *phydev,
444*4882a593Smuzhiyun u16 rdb, u16 val)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun int ret;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun phy_lock_mdio_bus(phydev);
449*4882a593Smuzhiyun ret = __phy_package_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
450*4882a593Smuzhiyun if (ret < 0)
451*4882a593Smuzhiyun goto out;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = __phy_package_write(phydev, MII_BCM54XX_RDB_DATA, val);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun out:
456*4882a593Smuzhiyun phy_unlock_mdio_bus(phydev);
457*4882a593Smuzhiyun return ret;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /* Under some circumstances a core PLL may not lock, this will then prevent
461*4882a593Smuzhiyun * a successful link establishment. Restart the PLL after the voltages are
462*4882a593Smuzhiyun * stable to workaround this issue.
463*4882a593Smuzhiyun */
bcm54140_b0_workaround(struct phy_device * phydev)464*4882a593Smuzhiyun static int bcm54140_b0_workaround(struct phy_device *phydev)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun int spare3;
467*4882a593Smuzhiyun int ret;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun spare3 = bcm_phy_read_rdb(phydev, BCM54140_RDB_SPARE3);
470*4882a593Smuzhiyun if (spare3 < 0)
471*4882a593Smuzhiyun return spare3;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun spare3 &= ~BCM54140_RDB_SPARE3_BIT0;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun ret = bcm_phy_write_rdb(phydev, BCM54140_RDB_SPARE3, spare3);
476*4882a593Smuzhiyun if (ret)
477*4882a593Smuzhiyun return ret;
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun ret = phy_modify(phydev, MII_BMCR, 0, BMCR_PDOWN);
480*4882a593Smuzhiyun if (ret)
481*4882a593Smuzhiyun return ret;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun ret = phy_modify(phydev, MII_BMCR, BMCR_PDOWN, 0);
484*4882a593Smuzhiyun if (ret)
485*4882a593Smuzhiyun return ret;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun spare3 |= BCM54140_RDB_SPARE3_BIT0;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return bcm_phy_write_rdb(phydev, BCM54140_RDB_SPARE3, spare3);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* The BCM54140 is a quad PHY where only the first port has access to the
493*4882a593Smuzhiyun * global register. Thus we need to find out its PHY address.
494*4882a593Smuzhiyun *
495*4882a593Smuzhiyun */
bcm54140_get_base_addr_and_port(struct phy_device * phydev)496*4882a593Smuzhiyun static int bcm54140_get_base_addr_and_port(struct phy_device *phydev)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct bcm54140_priv *priv = phydev->priv;
499*4882a593Smuzhiyun struct mii_bus *bus = phydev->mdio.bus;
500*4882a593Smuzhiyun int addr, min_addr, max_addr;
501*4882a593Smuzhiyun int step = 1;
502*4882a593Smuzhiyun u32 phy_id;
503*4882a593Smuzhiyun int tmp;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun min_addr = phydev->mdio.addr;
506*4882a593Smuzhiyun max_addr = phydev->mdio.addr;
507*4882a593Smuzhiyun addr = phydev->mdio.addr;
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /* We scan forward and backwards and look for PHYs which have the
510*4882a593Smuzhiyun * same phy_id like we do. Step 1 will scan forward, step 2
511*4882a593Smuzhiyun * backwards. Once we are finished, we have a min_addr and
512*4882a593Smuzhiyun * max_addr which resembles the range of PHY addresses of the same
513*4882a593Smuzhiyun * type of PHY. There is one caveat; there may be many PHYs of
514*4882a593Smuzhiyun * the same type, but we know that each PHY takes exactly 4
515*4882a593Smuzhiyun * consecutive addresses. Therefore we can deduce our offset
516*4882a593Smuzhiyun * to the base address of this quad PHY.
517*4882a593Smuzhiyun */
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun while (1) {
520*4882a593Smuzhiyun if (step == 3) {
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun } else if (step == 1) {
523*4882a593Smuzhiyun max_addr = addr;
524*4882a593Smuzhiyun addr++;
525*4882a593Smuzhiyun } else {
526*4882a593Smuzhiyun min_addr = addr;
527*4882a593Smuzhiyun addr--;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun if (addr < 0 || addr >= PHY_MAX_ADDR) {
531*4882a593Smuzhiyun addr = phydev->mdio.addr;
532*4882a593Smuzhiyun step++;
533*4882a593Smuzhiyun continue;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /* read the PHY id */
537*4882a593Smuzhiyun tmp = mdiobus_read(bus, addr, MII_PHYSID1);
538*4882a593Smuzhiyun if (tmp < 0)
539*4882a593Smuzhiyun return tmp;
540*4882a593Smuzhiyun phy_id = tmp << 16;
541*4882a593Smuzhiyun tmp = mdiobus_read(bus, addr, MII_PHYSID2);
542*4882a593Smuzhiyun if (tmp < 0)
543*4882a593Smuzhiyun return tmp;
544*4882a593Smuzhiyun phy_id |= tmp;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* see if it is still the same PHY */
547*4882a593Smuzhiyun if ((phy_id & phydev->drv->phy_id_mask) !=
548*4882a593Smuzhiyun (phydev->drv->phy_id & phydev->drv->phy_id_mask)) {
549*4882a593Smuzhiyun addr = phydev->mdio.addr;
550*4882a593Smuzhiyun step++;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* The range we get should be a multiple of four. Please note that both
555*4882a593Smuzhiyun * the min_addr and max_addr are inclusive. So we have to add one if we
556*4882a593Smuzhiyun * subtract them.
557*4882a593Smuzhiyun */
558*4882a593Smuzhiyun if ((max_addr - min_addr + 1) % 4) {
559*4882a593Smuzhiyun dev_err(&phydev->mdio.dev,
560*4882a593Smuzhiyun "Detected Quad PHY IDs %d..%d doesn't make sense.\n",
561*4882a593Smuzhiyun min_addr, max_addr);
562*4882a593Smuzhiyun return -EINVAL;
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun priv->port = (phydev->mdio.addr - min_addr) % 4;
566*4882a593Smuzhiyun priv->base_addr = phydev->mdio.addr - priv->port;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun return 0;
569*4882a593Smuzhiyun }
570*4882a593Smuzhiyun
bcm54140_probe(struct phy_device * phydev)571*4882a593Smuzhiyun static int bcm54140_probe(struct phy_device *phydev)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun struct bcm54140_priv *priv;
574*4882a593Smuzhiyun int ret;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
577*4882a593Smuzhiyun if (!priv)
578*4882a593Smuzhiyun return -ENOMEM;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun phydev->priv = priv;
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun ret = bcm54140_get_base_addr_and_port(phydev);
583*4882a593Smuzhiyun if (ret)
584*4882a593Smuzhiyun return ret;
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun devm_phy_package_join(&phydev->mdio.dev, phydev, priv->base_addr, 0);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_HWMON)
589*4882a593Smuzhiyun mutex_init(&priv->alarm_lock);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun if (phy_package_init_once(phydev)) {
592*4882a593Smuzhiyun ret = bcm54140_probe_once(phydev);
593*4882a593Smuzhiyun if (ret)
594*4882a593Smuzhiyun return ret;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun #endif
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun phydev_dbg(phydev, "probed (port %d, base PHY address %d)\n",
599*4882a593Smuzhiyun priv->port, priv->base_addr);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
bcm54140_config_init(struct phy_device * phydev)604*4882a593Smuzhiyun static int bcm54140_config_init(struct phy_device *phydev)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun u16 reg = 0xffff;
607*4882a593Smuzhiyun int ret;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* Apply hardware errata */
610*4882a593Smuzhiyun if (BCM54140_PHY_ID_REV(phydev->phy_id) == BCM54140_REV_B0) {
611*4882a593Smuzhiyun ret = bcm54140_b0_workaround(phydev);
612*4882a593Smuzhiyun if (ret)
613*4882a593Smuzhiyun return ret;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Unmask events we are interested in. */
617*4882a593Smuzhiyun reg &= ~(BCM54140_RDB_INT_DUPLEX |
618*4882a593Smuzhiyun BCM54140_RDB_INT_SPEED |
619*4882a593Smuzhiyun BCM54140_RDB_INT_LINK);
620*4882a593Smuzhiyun ret = bcm_phy_write_rdb(phydev, BCM54140_RDB_IMR, reg);
621*4882a593Smuzhiyun if (ret)
622*4882a593Smuzhiyun return ret;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /* LED1=LINKSPD[1], LED2=LINKSPD[2], LED3=LINK/ACTIVITY */
625*4882a593Smuzhiyun ret = bcm_phy_modify_rdb(phydev, BCM54140_RDB_SPARE1,
626*4882a593Smuzhiyun 0, BCM54140_RDB_SPARE1_LSLM);
627*4882a593Smuzhiyun if (ret)
628*4882a593Smuzhiyun return ret;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun ret = bcm_phy_modify_rdb(phydev, BCM54140_RDB_LED_CTRL,
631*4882a593Smuzhiyun 0, BCM54140_RDB_LED_CTRL_ACTLINK0);
632*4882a593Smuzhiyun if (ret)
633*4882a593Smuzhiyun return ret;
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun /* disable super isolate mode */
636*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_PWR,
637*4882a593Smuzhiyun BCM54140_RDB_C_PWR_ISOLATE, 0);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
bcm54140_did_interrupt(struct phy_device * phydev)640*4882a593Smuzhiyun static int bcm54140_did_interrupt(struct phy_device *phydev)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun int ret;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun ret = bcm_phy_read_rdb(phydev, BCM54140_RDB_ISR);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun return (ret < 0) ? 0 : ret;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
bcm54140_ack_intr(struct phy_device * phydev)649*4882a593Smuzhiyun static int bcm54140_ack_intr(struct phy_device *phydev)
650*4882a593Smuzhiyun {
651*4882a593Smuzhiyun int reg;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* clear pending interrupts */
654*4882a593Smuzhiyun reg = bcm_phy_read_rdb(phydev, BCM54140_RDB_ISR);
655*4882a593Smuzhiyun if (reg < 0)
656*4882a593Smuzhiyun return reg;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
bcm54140_config_intr(struct phy_device * phydev)661*4882a593Smuzhiyun static int bcm54140_config_intr(struct phy_device *phydev)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun struct bcm54140_priv *priv = phydev->priv;
664*4882a593Smuzhiyun static const u16 port_to_imr_bit[] = {
665*4882a593Smuzhiyun BCM54140_RDB_TOP_IMR_PORT0, BCM54140_RDB_TOP_IMR_PORT1,
666*4882a593Smuzhiyun BCM54140_RDB_TOP_IMR_PORT2, BCM54140_RDB_TOP_IMR_PORT3,
667*4882a593Smuzhiyun };
668*4882a593Smuzhiyun int reg;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun if (priv->port >= ARRAY_SIZE(port_to_imr_bit))
671*4882a593Smuzhiyun return -EINVAL;
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun reg = bcm54140_base_read_rdb(phydev, BCM54140_RDB_TOP_IMR);
674*4882a593Smuzhiyun if (reg < 0)
675*4882a593Smuzhiyun return reg;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
678*4882a593Smuzhiyun reg &= ~port_to_imr_bit[priv->port];
679*4882a593Smuzhiyun else
680*4882a593Smuzhiyun reg |= port_to_imr_bit[priv->port];
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return bcm54140_base_write_rdb(phydev, BCM54140_RDB_TOP_IMR, reg);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
bcm54140_get_downshift(struct phy_device * phydev,u8 * data)685*4882a593Smuzhiyun static int bcm54140_get_downshift(struct phy_device *phydev, u8 *data)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun int val;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun val = bcm_phy_read_rdb(phydev, BCM54140_RDB_C_MISC_CTRL);
690*4882a593Smuzhiyun if (val < 0)
691*4882a593Smuzhiyun return val;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (!(val & BCM54140_RDB_C_MISC_CTRL_WS_EN)) {
694*4882a593Smuzhiyun *data = DOWNSHIFT_DEV_DISABLE;
695*4882a593Smuzhiyun return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun val = bcm_phy_read_rdb(phydev, BCM54140_RDB_SPARE2);
699*4882a593Smuzhiyun if (val < 0)
700*4882a593Smuzhiyun return val;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun if (val & BCM54140_RDB_SPARE2_WS_RTRY_DIS)
703*4882a593Smuzhiyun *data = 1;
704*4882a593Smuzhiyun else
705*4882a593Smuzhiyun *data = FIELD_GET(BCM54140_RDB_SPARE2_WS_RTRY_LIMIT, val) + 2;
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
bcm54140_set_downshift(struct phy_device * phydev,u8 cnt)710*4882a593Smuzhiyun static int bcm54140_set_downshift(struct phy_device *phydev, u8 cnt)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun u16 mask, set;
713*4882a593Smuzhiyun int ret;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun if (cnt > BCM54140_MAX_DOWNSHIFT && cnt != DOWNSHIFT_DEV_DEFAULT_COUNT)
716*4882a593Smuzhiyun return -EINVAL;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun if (!cnt)
719*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_MISC_CTRL,
720*4882a593Smuzhiyun BCM54140_RDB_C_MISC_CTRL_WS_EN, 0);
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun if (cnt == DOWNSHIFT_DEV_DEFAULT_COUNT)
723*4882a593Smuzhiyun cnt = BCM54140_DEFAULT_DOWNSHIFT;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (cnt == 1) {
726*4882a593Smuzhiyun mask = 0;
727*4882a593Smuzhiyun set = BCM54140_RDB_SPARE2_WS_RTRY_DIS;
728*4882a593Smuzhiyun } else {
729*4882a593Smuzhiyun mask = BCM54140_RDB_SPARE2_WS_RTRY_DIS;
730*4882a593Smuzhiyun mask |= BCM54140_RDB_SPARE2_WS_RTRY_LIMIT;
731*4882a593Smuzhiyun set = FIELD_PREP(BCM54140_RDB_SPARE2_WS_RTRY_LIMIT, cnt - 2);
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun ret = bcm_phy_modify_rdb(phydev, BCM54140_RDB_SPARE2,
734*4882a593Smuzhiyun mask, set);
735*4882a593Smuzhiyun if (ret)
736*4882a593Smuzhiyun return ret;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_MISC_CTRL,
739*4882a593Smuzhiyun 0, BCM54140_RDB_C_MISC_CTRL_WS_EN);
740*4882a593Smuzhiyun }
741*4882a593Smuzhiyun
bcm54140_get_edpd(struct phy_device * phydev,u16 * tx_interval)742*4882a593Smuzhiyun static int bcm54140_get_edpd(struct phy_device *phydev, u16 *tx_interval)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun int val;
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun val = bcm_phy_read_rdb(phydev, BCM54140_RDB_C_APWR);
747*4882a593Smuzhiyun if (val < 0)
748*4882a593Smuzhiyun return val;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun switch (FIELD_GET(BCM54140_RDB_C_APWR_APD_MODE_MASK, val)) {
751*4882a593Smuzhiyun case BCM54140_RDB_C_APWR_APD_MODE_DIS:
752*4882a593Smuzhiyun case BCM54140_RDB_C_APWR_APD_MODE_DIS2:
753*4882a593Smuzhiyun *tx_interval = ETHTOOL_PHY_EDPD_DISABLE;
754*4882a593Smuzhiyun break;
755*4882a593Smuzhiyun case BCM54140_RDB_C_APWR_APD_MODE_EN:
756*4882a593Smuzhiyun case BCM54140_RDB_C_APWR_APD_MODE_EN_ANEG:
757*4882a593Smuzhiyun switch (FIELD_GET(BCM54140_RDB_C_APWR_SLP_TIM_MASK, val)) {
758*4882a593Smuzhiyun case BCM54140_RDB_C_APWR_SLP_TIM_2_7:
759*4882a593Smuzhiyun *tx_interval = 2700;
760*4882a593Smuzhiyun break;
761*4882a593Smuzhiyun case BCM54140_RDB_C_APWR_SLP_TIM_5_4:
762*4882a593Smuzhiyun *tx_interval = 5400;
763*4882a593Smuzhiyun break;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun
767*4882a593Smuzhiyun return 0;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
bcm54140_set_edpd(struct phy_device * phydev,u16 tx_interval)770*4882a593Smuzhiyun static int bcm54140_set_edpd(struct phy_device *phydev, u16 tx_interval)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun u16 mask, set;
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun mask = BCM54140_RDB_C_APWR_APD_MODE_MASK;
775*4882a593Smuzhiyun if (tx_interval == ETHTOOL_PHY_EDPD_DISABLE)
776*4882a593Smuzhiyun set = FIELD_PREP(BCM54140_RDB_C_APWR_APD_MODE_MASK,
777*4882a593Smuzhiyun BCM54140_RDB_C_APWR_APD_MODE_DIS);
778*4882a593Smuzhiyun else
779*4882a593Smuzhiyun set = FIELD_PREP(BCM54140_RDB_C_APWR_APD_MODE_MASK,
780*4882a593Smuzhiyun BCM54140_RDB_C_APWR_APD_MODE_EN_ANEG);
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* enable single pulse mode */
783*4882a593Smuzhiyun set |= BCM54140_RDB_C_APWR_SINGLE_PULSE;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /* set sleep timer */
786*4882a593Smuzhiyun mask |= BCM54140_RDB_C_APWR_SLP_TIM_MASK;
787*4882a593Smuzhiyun switch (tx_interval) {
788*4882a593Smuzhiyun case ETHTOOL_PHY_EDPD_DFLT_TX_MSECS:
789*4882a593Smuzhiyun case ETHTOOL_PHY_EDPD_DISABLE:
790*4882a593Smuzhiyun case 2700:
791*4882a593Smuzhiyun set |= BCM54140_RDB_C_APWR_SLP_TIM_2_7;
792*4882a593Smuzhiyun break;
793*4882a593Smuzhiyun case 5400:
794*4882a593Smuzhiyun set |= BCM54140_RDB_C_APWR_SLP_TIM_5_4;
795*4882a593Smuzhiyun break;
796*4882a593Smuzhiyun default:
797*4882a593Smuzhiyun return -EINVAL;
798*4882a593Smuzhiyun }
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun return bcm_phy_modify_rdb(phydev, BCM54140_RDB_C_APWR, mask, set);
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun
bcm54140_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)803*4882a593Smuzhiyun static int bcm54140_get_tunable(struct phy_device *phydev,
804*4882a593Smuzhiyun struct ethtool_tunable *tuna, void *data)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun switch (tuna->id) {
807*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
808*4882a593Smuzhiyun return bcm54140_get_downshift(phydev, data);
809*4882a593Smuzhiyun case ETHTOOL_PHY_EDPD:
810*4882a593Smuzhiyun return bcm54140_get_edpd(phydev, data);
811*4882a593Smuzhiyun default:
812*4882a593Smuzhiyun return -EOPNOTSUPP;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
bcm54140_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)816*4882a593Smuzhiyun static int bcm54140_set_tunable(struct phy_device *phydev,
817*4882a593Smuzhiyun struct ethtool_tunable *tuna, const void *data)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun switch (tuna->id) {
820*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
821*4882a593Smuzhiyun return bcm54140_set_downshift(phydev, *(const u8 *)data);
822*4882a593Smuzhiyun case ETHTOOL_PHY_EDPD:
823*4882a593Smuzhiyun return bcm54140_set_edpd(phydev, *(const u16 *)data);
824*4882a593Smuzhiyun default:
825*4882a593Smuzhiyun return -EOPNOTSUPP;
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun static struct phy_driver bcm54140_drivers[] = {
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun .phy_id = PHY_ID_BCM54140,
832*4882a593Smuzhiyun .phy_id_mask = BCM54140_PHY_ID_MASK,
833*4882a593Smuzhiyun .name = "Broadcom BCM54140",
834*4882a593Smuzhiyun .flags = PHY_POLL_CABLE_TEST,
835*4882a593Smuzhiyun .features = PHY_GBIT_FEATURES,
836*4882a593Smuzhiyun .config_init = bcm54140_config_init,
837*4882a593Smuzhiyun .did_interrupt = bcm54140_did_interrupt,
838*4882a593Smuzhiyun .ack_interrupt = bcm54140_ack_intr,
839*4882a593Smuzhiyun .config_intr = bcm54140_config_intr,
840*4882a593Smuzhiyun .probe = bcm54140_probe,
841*4882a593Smuzhiyun .suspend = genphy_suspend,
842*4882a593Smuzhiyun .resume = genphy_resume,
843*4882a593Smuzhiyun .soft_reset = genphy_soft_reset,
844*4882a593Smuzhiyun .get_tunable = bcm54140_get_tunable,
845*4882a593Smuzhiyun .set_tunable = bcm54140_set_tunable,
846*4882a593Smuzhiyun .cable_test_start = bcm_phy_cable_test_start_rdb,
847*4882a593Smuzhiyun .cable_test_get_status = bcm_phy_cable_test_get_status_rdb,
848*4882a593Smuzhiyun },
849*4882a593Smuzhiyun };
850*4882a593Smuzhiyun module_phy_driver(bcm54140_drivers);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused bcm54140_tbl[] = {
853*4882a593Smuzhiyun { PHY_ID_BCM54140, BCM54140_PHY_ID_MASK },
854*4882a593Smuzhiyun { }
855*4882a593Smuzhiyun };
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun MODULE_AUTHOR("Michael Walle");
858*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom BCM54140 PHY driver");
859*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, bcm54140_tbl);
860*4882a593Smuzhiyun MODULE_LICENSE("GPL");
861