xref: /OK3568_Linux_fs/kernel/drivers/net/phy/bcm-phy-lib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015-2017 Broadcom
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include "bcm-phy-lib.h"
7*4882a593Smuzhiyun #include <linux/bitfield.h>
8*4882a593Smuzhiyun #include <linux/brcmphy.h>
9*4882a593Smuzhiyun #include <linux/export.h>
10*4882a593Smuzhiyun #include <linux/mdio.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/phy.h>
13*4882a593Smuzhiyun #include <linux/ethtool.h>
14*4882a593Smuzhiyun #include <linux/ethtool_netlink.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define MII_BCM_CHANNEL_WIDTH     0x2000
17*4882a593Smuzhiyun #define BCM_CL45VEN_EEE_ADV       0x3c
18*4882a593Smuzhiyun 
__bcm_phy_write_exp(struct phy_device * phydev,u16 reg,u16 val)19*4882a593Smuzhiyun int __bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
20*4882a593Smuzhiyun {
21*4882a593Smuzhiyun 	int rc;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 	rc = __phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
24*4882a593Smuzhiyun 	if (rc < 0)
25*4882a593Smuzhiyun 		return rc;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	return __phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
28*4882a593Smuzhiyun }
29*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__bcm_phy_write_exp);
30*4882a593Smuzhiyun 
bcm_phy_write_exp(struct phy_device * phydev,u16 reg,u16 val)31*4882a593Smuzhiyun int bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	int rc;
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
36*4882a593Smuzhiyun 	rc = __bcm_phy_write_exp(phydev, reg, val);
37*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return rc;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_write_exp);
42*4882a593Smuzhiyun 
__bcm_phy_read_exp(struct phy_device * phydev,u16 reg)43*4882a593Smuzhiyun int __bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	int val;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	val = __phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
48*4882a593Smuzhiyun 	if (val < 0)
49*4882a593Smuzhiyun 		return val;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	val = __phy_read(phydev, MII_BCM54XX_EXP_DATA);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	/* Restore default value.  It's O.K. if this write fails. */
54*4882a593Smuzhiyun 	__phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return val;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__bcm_phy_read_exp);
59*4882a593Smuzhiyun 
bcm_phy_read_exp(struct phy_device * phydev,u16 reg)60*4882a593Smuzhiyun int bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	int rc;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
65*4882a593Smuzhiyun 	rc = __bcm_phy_read_exp(phydev, reg);
66*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return rc;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_read_exp);
71*4882a593Smuzhiyun 
__bcm_phy_modify_exp(struct phy_device * phydev,u16 reg,u16 mask,u16 set)72*4882a593Smuzhiyun int __bcm_phy_modify_exp(struct phy_device *phydev, u16 reg, u16 mask, u16 set)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	int new, ret;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	ret = __phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
77*4882a593Smuzhiyun 	if (ret < 0)
78*4882a593Smuzhiyun 		return ret;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	ret = __phy_read(phydev, MII_BCM54XX_EXP_DATA);
81*4882a593Smuzhiyun 	if (ret < 0)
82*4882a593Smuzhiyun 		return ret;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	new = (ret & ~mask) | set;
85*4882a593Smuzhiyun 	if (new == ret)
86*4882a593Smuzhiyun 		return 0;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return __phy_write(phydev, MII_BCM54XX_EXP_DATA, new);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__bcm_phy_modify_exp);
91*4882a593Smuzhiyun 
bcm_phy_modify_exp(struct phy_device * phydev,u16 reg,u16 mask,u16 set)92*4882a593Smuzhiyun int bcm_phy_modify_exp(struct phy_device *phydev, u16 reg, u16 mask, u16 set)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	int ret;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
97*4882a593Smuzhiyun 	ret = __bcm_phy_modify_exp(phydev, reg, mask, set);
98*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return ret;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_modify_exp);
103*4882a593Smuzhiyun 
bcm54xx_auxctl_read(struct phy_device * phydev,u16 regnum)104*4882a593Smuzhiyun int bcm54xx_auxctl_read(struct phy_device *phydev, u16 regnum)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	/* The register must be written to both the Shadow Register Select and
107*4882a593Smuzhiyun 	 * the Shadow Read Register Selector
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	phy_write(phydev, MII_BCM54XX_AUX_CTL, MII_BCM54XX_AUXCTL_SHDWSEL_MASK |
110*4882a593Smuzhiyun 		  regnum << MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT);
111*4882a593Smuzhiyun 	return phy_read(phydev, MII_BCM54XX_AUX_CTL);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm54xx_auxctl_read);
114*4882a593Smuzhiyun 
bcm54xx_auxctl_write(struct phy_device * phydev,u16 regnum,u16 val)115*4882a593Smuzhiyun int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun EXPORT_SYMBOL(bcm54xx_auxctl_write);
120*4882a593Smuzhiyun 
bcm_phy_write_misc(struct phy_device * phydev,u16 reg,u16 chl,u16 val)121*4882a593Smuzhiyun int bcm_phy_write_misc(struct phy_device *phydev,
122*4882a593Smuzhiyun 		       u16 reg, u16 chl, u16 val)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	int rc;
125*4882a593Smuzhiyun 	int tmp;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
128*4882a593Smuzhiyun 		       MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
129*4882a593Smuzhiyun 	if (rc < 0)
130*4882a593Smuzhiyun 		return rc;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
133*4882a593Smuzhiyun 	tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
134*4882a593Smuzhiyun 	rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
135*4882a593Smuzhiyun 	if (rc < 0)
136*4882a593Smuzhiyun 		return rc;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
139*4882a593Smuzhiyun 	rc = bcm_phy_write_exp(phydev, tmp, val);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return rc;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_write_misc);
144*4882a593Smuzhiyun 
bcm_phy_read_misc(struct phy_device * phydev,u16 reg,u16 chl)145*4882a593Smuzhiyun int bcm_phy_read_misc(struct phy_device *phydev,
146*4882a593Smuzhiyun 		      u16 reg, u16 chl)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	int rc;
149*4882a593Smuzhiyun 	int tmp;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
152*4882a593Smuzhiyun 		       MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
153*4882a593Smuzhiyun 	if (rc < 0)
154*4882a593Smuzhiyun 		return rc;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
157*4882a593Smuzhiyun 	tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
158*4882a593Smuzhiyun 	rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
159*4882a593Smuzhiyun 	if (rc < 0)
160*4882a593Smuzhiyun 		return rc;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
163*4882a593Smuzhiyun 	rc = bcm_phy_read_exp(phydev, tmp);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	return rc;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_read_misc);
168*4882a593Smuzhiyun 
bcm_phy_ack_intr(struct phy_device * phydev)169*4882a593Smuzhiyun int bcm_phy_ack_intr(struct phy_device *phydev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	int reg;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* Clear pending interrupts.  */
174*4882a593Smuzhiyun 	reg = phy_read(phydev, MII_BCM54XX_ISR);
175*4882a593Smuzhiyun 	if (reg < 0)
176*4882a593Smuzhiyun 		return reg;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_ack_intr);
181*4882a593Smuzhiyun 
bcm_phy_config_intr(struct phy_device * phydev)182*4882a593Smuzhiyun int bcm_phy_config_intr(struct phy_device *phydev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	int reg;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	reg = phy_read(phydev, MII_BCM54XX_ECR);
187*4882a593Smuzhiyun 	if (reg < 0)
188*4882a593Smuzhiyun 		return reg;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
191*4882a593Smuzhiyun 		reg &= ~MII_BCM54XX_ECR_IM;
192*4882a593Smuzhiyun 	else
193*4882a593Smuzhiyun 		reg |= MII_BCM54XX_ECR_IM;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return phy_write(phydev, MII_BCM54XX_ECR, reg);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_config_intr);
198*4882a593Smuzhiyun 
bcm_phy_read_shadow(struct phy_device * phydev,u16 shadow)199*4882a593Smuzhiyun int bcm_phy_read_shadow(struct phy_device *phydev, u16 shadow)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
202*4882a593Smuzhiyun 	return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_read_shadow);
205*4882a593Smuzhiyun 
bcm_phy_write_shadow(struct phy_device * phydev,u16 shadow,u16 val)206*4882a593Smuzhiyun int bcm_phy_write_shadow(struct phy_device *phydev, u16 shadow,
207*4882a593Smuzhiyun 			 u16 val)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun 	return phy_write(phydev, MII_BCM54XX_SHD,
210*4882a593Smuzhiyun 			 MII_BCM54XX_SHD_WRITE |
211*4882a593Smuzhiyun 			 MII_BCM54XX_SHD_VAL(shadow) |
212*4882a593Smuzhiyun 			 MII_BCM54XX_SHD_DATA(val));
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_write_shadow);
215*4882a593Smuzhiyun 
__bcm_phy_read_rdb(struct phy_device * phydev,u16 rdb)216*4882a593Smuzhiyun int __bcm_phy_read_rdb(struct phy_device *phydev, u16 rdb)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	int val;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	val = __phy_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
221*4882a593Smuzhiyun 	if (val < 0)
222*4882a593Smuzhiyun 		return val;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return __phy_read(phydev, MII_BCM54XX_RDB_DATA);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__bcm_phy_read_rdb);
227*4882a593Smuzhiyun 
bcm_phy_read_rdb(struct phy_device * phydev,u16 rdb)228*4882a593Smuzhiyun int bcm_phy_read_rdb(struct phy_device *phydev, u16 rdb)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	int ret;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
233*4882a593Smuzhiyun 	ret = __bcm_phy_read_rdb(phydev, rdb);
234*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	return ret;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_read_rdb);
239*4882a593Smuzhiyun 
__bcm_phy_write_rdb(struct phy_device * phydev,u16 rdb,u16 val)240*4882a593Smuzhiyun int __bcm_phy_write_rdb(struct phy_device *phydev, u16 rdb, u16 val)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int ret;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	ret = __phy_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
245*4882a593Smuzhiyun 	if (ret < 0)
246*4882a593Smuzhiyun 		return ret;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	return __phy_write(phydev, MII_BCM54XX_RDB_DATA, val);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__bcm_phy_write_rdb);
251*4882a593Smuzhiyun 
bcm_phy_write_rdb(struct phy_device * phydev,u16 rdb,u16 val)252*4882a593Smuzhiyun int bcm_phy_write_rdb(struct phy_device *phydev, u16 rdb, u16 val)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	int ret;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
257*4882a593Smuzhiyun 	ret = __bcm_phy_write_rdb(phydev, rdb, val);
258*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return ret;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_write_rdb);
263*4882a593Smuzhiyun 
__bcm_phy_modify_rdb(struct phy_device * phydev,u16 rdb,u16 mask,u16 set)264*4882a593Smuzhiyun int __bcm_phy_modify_rdb(struct phy_device *phydev, u16 rdb, u16 mask, u16 set)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	int new, ret;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	ret = __phy_write(phydev, MII_BCM54XX_RDB_ADDR, rdb);
269*4882a593Smuzhiyun 	if (ret < 0)
270*4882a593Smuzhiyun 		return ret;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	ret = __phy_read(phydev, MII_BCM54XX_RDB_DATA);
273*4882a593Smuzhiyun 	if (ret < 0)
274*4882a593Smuzhiyun 		return ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	new = (ret & ~mask) | set;
277*4882a593Smuzhiyun 	if (new == ret)
278*4882a593Smuzhiyun 		return 0;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return __phy_write(phydev, MII_BCM54XX_RDB_DATA, new);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(__bcm_phy_modify_rdb);
283*4882a593Smuzhiyun 
bcm_phy_modify_rdb(struct phy_device * phydev,u16 rdb,u16 mask,u16 set)284*4882a593Smuzhiyun int bcm_phy_modify_rdb(struct phy_device *phydev, u16 rdb, u16 mask, u16 set)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	int ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
289*4882a593Smuzhiyun 	ret = __bcm_phy_modify_rdb(phydev, rdb, mask, set);
290*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return ret;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_modify_rdb);
295*4882a593Smuzhiyun 
bcm_phy_enable_apd(struct phy_device * phydev,bool dll_pwr_down)296*4882a593Smuzhiyun int bcm_phy_enable_apd(struct phy_device *phydev, bool dll_pwr_down)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	int val;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	if (dll_pwr_down) {
301*4882a593Smuzhiyun 		val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
302*4882a593Smuzhiyun 		if (val < 0)
303*4882a593Smuzhiyun 			return val;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
306*4882a593Smuzhiyun 		bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
307*4882a593Smuzhiyun 	}
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
310*4882a593Smuzhiyun 	if (val < 0)
311*4882a593Smuzhiyun 		return val;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Clear APD bits */
314*4882a593Smuzhiyun 	val &= BCM_APD_CLR_MASK;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_ENABLE)
317*4882a593Smuzhiyun 		val |= BCM54XX_SHD_APD_EN;
318*4882a593Smuzhiyun 	else
319*4882a593Smuzhiyun 		val |= BCM_NO_ANEG_APD_EN;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/* Enable energy detect single link pulse for easy wakeup */
322*4882a593Smuzhiyun 	val |= BCM_APD_SINGLELP_EN;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* Enable Auto Power-Down (APD) for the PHY */
325*4882a593Smuzhiyun 	return bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_enable_apd);
328*4882a593Smuzhiyun 
bcm_phy_set_eee(struct phy_device * phydev,bool enable)329*4882a593Smuzhiyun int bcm_phy_set_eee(struct phy_device *phydev, bool enable)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	int val, mask = 0;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	/* Enable EEE at PHY level */
334*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL);
335*4882a593Smuzhiyun 	if (val < 0)
336*4882a593Smuzhiyun 		return val;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (enable)
339*4882a593Smuzhiyun 		val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
340*4882a593Smuzhiyun 	else
341*4882a593Smuzhiyun 		val &= ~(LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X);
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	phy_write_mmd(phydev, MDIO_MMD_AN, BRCM_CL45VEN_EEE_CONTROL, (u32)val);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* Advertise EEE */
346*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV);
347*4882a593Smuzhiyun 	if (val < 0)
348*4882a593Smuzhiyun 		return val;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
351*4882a593Smuzhiyun 			      phydev->supported))
352*4882a593Smuzhiyun 		mask |= MDIO_EEE_1000T;
353*4882a593Smuzhiyun 	if (linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
354*4882a593Smuzhiyun 			      phydev->supported))
355*4882a593Smuzhiyun 		mask |= MDIO_EEE_100TX;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	if (enable)
358*4882a593Smuzhiyun 		val |= mask;
359*4882a593Smuzhiyun 	else
360*4882a593Smuzhiyun 		val &= ~mask;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	phy_write_mmd(phydev, MDIO_MMD_AN, BCM_CL45VEN_EEE_ADV, (u32)val);
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_set_eee);
367*4882a593Smuzhiyun 
bcm_phy_downshift_get(struct phy_device * phydev,u8 * count)368*4882a593Smuzhiyun int bcm_phy_downshift_get(struct phy_device *phydev, u8 *count)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun 	int val;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
373*4882a593Smuzhiyun 	if (val < 0)
374*4882a593Smuzhiyun 		return val;
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Check if wirespeed is enabled or not */
377*4882a593Smuzhiyun 	if (!(val & MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN)) {
378*4882a593Smuzhiyun 		*count = DOWNSHIFT_DEV_DISABLE;
379*4882a593Smuzhiyun 		return 0;
380*4882a593Smuzhiyun 	}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
383*4882a593Smuzhiyun 	if (val < 0)
384*4882a593Smuzhiyun 		return val;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* Downgrade after one link attempt */
387*4882a593Smuzhiyun 	if (val & BCM54XX_SHD_SCR2_WSPD_RTRY_DIS) {
388*4882a593Smuzhiyun 		*count = 1;
389*4882a593Smuzhiyun 	} else {
390*4882a593Smuzhiyun 		/* Downgrade after configured retry count */
391*4882a593Smuzhiyun 		val >>= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
392*4882a593Smuzhiyun 		val &= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK;
393*4882a593Smuzhiyun 		*count = val + BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_downshift_get);
399*4882a593Smuzhiyun 
bcm_phy_downshift_set(struct phy_device * phydev,u8 count)400*4882a593Smuzhiyun int bcm_phy_downshift_set(struct phy_device *phydev, u8 count)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	int val = 0, ret = 0;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	/* Range check the number given */
405*4882a593Smuzhiyun 	if (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET >
406*4882a593Smuzhiyun 	    BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK &&
407*4882a593Smuzhiyun 	    count != DOWNSHIFT_DEV_DEFAULT_COUNT) {
408*4882a593Smuzhiyun 		return -ERANGE;
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
412*4882a593Smuzhiyun 	if (val < 0)
413*4882a593Smuzhiyun 		return val;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Se the write enable bit */
416*4882a593Smuzhiyun 	val |= MII_BCM54XX_AUXCTL_MISC_WREN;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (count == DOWNSHIFT_DEV_DISABLE) {
419*4882a593Smuzhiyun 		val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
420*4882a593Smuzhiyun 		return bcm54xx_auxctl_write(phydev,
421*4882a593Smuzhiyun 					    MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
422*4882a593Smuzhiyun 					    val);
423*4882a593Smuzhiyun 	} else {
424*4882a593Smuzhiyun 		val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
425*4882a593Smuzhiyun 		ret = bcm54xx_auxctl_write(phydev,
426*4882a593Smuzhiyun 					   MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
427*4882a593Smuzhiyun 					   val);
428*4882a593Smuzhiyun 		if (ret < 0)
429*4882a593Smuzhiyun 			return ret;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
433*4882a593Smuzhiyun 	val &= ~(BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK <<
434*4882a593Smuzhiyun 		 BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT |
435*4882a593Smuzhiyun 		 BCM54XX_SHD_SCR2_WSPD_RTRY_DIS);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	switch (count) {
438*4882a593Smuzhiyun 	case 1:
439*4882a593Smuzhiyun 		val |= BCM54XX_SHD_SCR2_WSPD_RTRY_DIS;
440*4882a593Smuzhiyun 		break;
441*4882a593Smuzhiyun 	case DOWNSHIFT_DEV_DEFAULT_COUNT:
442*4882a593Smuzhiyun 		val |= 1 << BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
443*4882a593Smuzhiyun 		break;
444*4882a593Smuzhiyun 	default:
445*4882a593Smuzhiyun 		val |= (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET) <<
446*4882a593Smuzhiyun 			BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
447*4882a593Smuzhiyun 		break;
448*4882a593Smuzhiyun 	}
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	return bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR2, val);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_downshift_set);
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun struct bcm_phy_hw_stat {
455*4882a593Smuzhiyun 	const char *string;
456*4882a593Smuzhiyun 	u8 reg;
457*4882a593Smuzhiyun 	u8 shift;
458*4882a593Smuzhiyun 	u8 bits;
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /* Counters freeze at either 0xffff or 0xff, better than nothing */
462*4882a593Smuzhiyun static const struct bcm_phy_hw_stat bcm_phy_hw_stats[] = {
463*4882a593Smuzhiyun 	{ "phy_receive_errors", MII_BRCM_CORE_BASE12, 0, 16 },
464*4882a593Smuzhiyun 	{ "phy_serdes_ber_errors", MII_BRCM_CORE_BASE13, 8, 8 },
465*4882a593Smuzhiyun 	{ "phy_false_carrier_sense_errors", MII_BRCM_CORE_BASE13, 0, 8 },
466*4882a593Smuzhiyun 	{ "phy_local_rcvr_nok", MII_BRCM_CORE_BASE14, 8, 8 },
467*4882a593Smuzhiyun 	{ "phy_remote_rcv_nok", MII_BRCM_CORE_BASE14, 0, 8 },
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
bcm_phy_get_sset_count(struct phy_device * phydev)470*4882a593Smuzhiyun int bcm_phy_get_sset_count(struct phy_device *phydev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	return ARRAY_SIZE(bcm_phy_hw_stats);
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_get_sset_count);
475*4882a593Smuzhiyun 
bcm_phy_get_strings(struct phy_device * phydev,u8 * data)476*4882a593Smuzhiyun void bcm_phy_get_strings(struct phy_device *phydev, u8 *data)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun 	unsigned int i;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
481*4882a593Smuzhiyun 		strlcpy(data + i * ETH_GSTRING_LEN,
482*4882a593Smuzhiyun 			bcm_phy_hw_stats[i].string, ETH_GSTRING_LEN);
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_get_strings);
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun /* Caller is supposed to provide appropriate storage for the library code to
487*4882a593Smuzhiyun  * access the shadow copy
488*4882a593Smuzhiyun  */
bcm_phy_get_stat(struct phy_device * phydev,u64 * shadow,unsigned int i)489*4882a593Smuzhiyun static u64 bcm_phy_get_stat(struct phy_device *phydev, u64 *shadow,
490*4882a593Smuzhiyun 			    unsigned int i)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct bcm_phy_hw_stat stat = bcm_phy_hw_stats[i];
493*4882a593Smuzhiyun 	int val;
494*4882a593Smuzhiyun 	u64 ret;
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	val = phy_read(phydev, stat.reg);
497*4882a593Smuzhiyun 	if (val < 0) {
498*4882a593Smuzhiyun 		ret = U64_MAX;
499*4882a593Smuzhiyun 	} else {
500*4882a593Smuzhiyun 		val >>= stat.shift;
501*4882a593Smuzhiyun 		val = val & ((1 << stat.bits) - 1);
502*4882a593Smuzhiyun 		shadow[i] += val;
503*4882a593Smuzhiyun 		ret = shadow[i];
504*4882a593Smuzhiyun 	}
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	return ret;
507*4882a593Smuzhiyun }
508*4882a593Smuzhiyun 
bcm_phy_get_stats(struct phy_device * phydev,u64 * shadow,struct ethtool_stats * stats,u64 * data)509*4882a593Smuzhiyun void bcm_phy_get_stats(struct phy_device *phydev, u64 *shadow,
510*4882a593Smuzhiyun 		       struct ethtool_stats *stats, u64 *data)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	unsigned int i;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
515*4882a593Smuzhiyun 		data[i] = bcm_phy_get_stat(phydev, shadow, i);
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_get_stats);
518*4882a593Smuzhiyun 
bcm_phy_r_rc_cal_reset(struct phy_device * phydev)519*4882a593Smuzhiyun void bcm_phy_r_rc_cal_reset(struct phy_device *phydev)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	/* Reset R_CAL/RC_CAL Engine */
522*4882a593Smuzhiyun 	bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0010);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	/* Disable Reset R_AL/RC_CAL Engine */
525*4882a593Smuzhiyun 	bcm_phy_write_exp_sel(phydev, 0x00b0, 0x0000);
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_r_rc_cal_reset);
528*4882a593Smuzhiyun 
bcm_phy_28nm_a0b0_afe_config_init(struct phy_device * phydev)529*4882a593Smuzhiyun int bcm_phy_28nm_a0b0_afe_config_init(struct phy_device *phydev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	/* Increase VCO range to prevent unlocking problem of PLL at low
532*4882a593Smuzhiyun 	 * temp
533*4882a593Smuzhiyun 	 */
534*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, PLL_PLLCTRL_1, 0x0048);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* Change Ki to 011 */
537*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, PLL_PLLCTRL_2, 0x021b);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* Disable loading of TVCO buffer to bandgap, set bandgap trim
540*4882a593Smuzhiyun 	 * to 111
541*4882a593Smuzhiyun 	 */
542*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, PLL_PLLCTRL_4, 0x0e20);
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	/* Adjust bias current trim by -3 */
545*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, DSP_TAP10, 0x690b);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	/* Switch to CORE_BASE1E */
548*4882a593Smuzhiyun 	phy_write(phydev, MII_BRCM_CORE_BASE1E, 0xd);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	bcm_phy_r_rc_cal_reset(phydev);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/* write AFE_RXCONFIG_0 */
553*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb19);
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	/* write AFE_RXCONFIG_1 */
556*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9a3f);
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	/* write AFE_RX_LP_COUNTER */
559*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* write AFE_HPF_TRIM_OTHERS */
562*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x000b);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	/* write AFTE_TX_CONFIG */
565*4882a593Smuzhiyun 	bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x0800);
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_28nm_a0b0_afe_config_init);
570*4882a593Smuzhiyun 
bcm_phy_enable_jumbo(struct phy_device * phydev)571*4882a593Smuzhiyun int bcm_phy_enable_jumbo(struct phy_device *phydev)
572*4882a593Smuzhiyun {
573*4882a593Smuzhiyun 	int ret;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	ret = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL);
576*4882a593Smuzhiyun 	if (ret < 0)
577*4882a593Smuzhiyun 		return ret;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/* Enable extended length packet reception */
580*4882a593Smuzhiyun 	ret = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
581*4882a593Smuzhiyun 				   ret | MII_BCM54XX_AUXCTL_ACTL_EXT_PKT_LEN);
582*4882a593Smuzhiyun 	if (ret < 0)
583*4882a593Smuzhiyun 		return ret;
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 	/* Enable the elastic FIFO for raising the transmission limit from
586*4882a593Smuzhiyun 	 * 4.5KB to 10KB, at the expense of an additional 16 ns in propagation
587*4882a593Smuzhiyun 	 * latency.
588*4882a593Smuzhiyun 	 */
589*4882a593Smuzhiyun 	return phy_set_bits(phydev, MII_BCM54XX_ECR, MII_BCM54XX_ECR_FIFOE);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_enable_jumbo);
592*4882a593Smuzhiyun 
__bcm_phy_enable_rdb_access(struct phy_device * phydev)593*4882a593Smuzhiyun static int __bcm_phy_enable_rdb_access(struct phy_device *phydev)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	return __bcm_phy_write_exp(phydev, BCM54XX_EXP_REG7E, 0);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
__bcm_phy_enable_legacy_access(struct phy_device * phydev)598*4882a593Smuzhiyun static int __bcm_phy_enable_legacy_access(struct phy_device *phydev)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	return __bcm_phy_write_rdb(phydev, BCM54XX_RDB_REG0087,
601*4882a593Smuzhiyun 				   BCM54XX_ACCESS_MODE_LEGACY_EN);
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
_bcm_phy_cable_test_start(struct phy_device * phydev,bool is_rdb)604*4882a593Smuzhiyun static int _bcm_phy_cable_test_start(struct phy_device *phydev, bool is_rdb)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	u16 mask, set;
607*4882a593Smuzhiyun 	int ret;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* Auto-negotiation must be enabled for cable diagnostics to work, but
610*4882a593Smuzhiyun 	 * don't advertise any capabilities.
611*4882a593Smuzhiyun 	 */
612*4882a593Smuzhiyun 	phy_write(phydev, MII_BMCR, BMCR_ANENABLE);
613*4882a593Smuzhiyun 	phy_write(phydev, MII_ADVERTISE, ADVERTISE_CSMA);
614*4882a593Smuzhiyun 	phy_write(phydev, MII_CTRL1000, 0);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
617*4882a593Smuzhiyun 	if (is_rdb) {
618*4882a593Smuzhiyun 		ret = __bcm_phy_enable_legacy_access(phydev);
619*4882a593Smuzhiyun 		if (ret)
620*4882a593Smuzhiyun 			goto out;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	mask = BCM54XX_ECD_CTRL_CROSS_SHORT_DIS | BCM54XX_ECD_CTRL_UNIT_MASK;
624*4882a593Smuzhiyun 	set = BCM54XX_ECD_CTRL_RUN | BCM54XX_ECD_CTRL_BREAK_LINK |
625*4882a593Smuzhiyun 	      FIELD_PREP(BCM54XX_ECD_CTRL_UNIT_MASK,
626*4882a593Smuzhiyun 			 BCM54XX_ECD_CTRL_UNIT_CM);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	ret = __bcm_phy_modify_exp(phydev, BCM54XX_EXP_ECD_CTRL, mask, set);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun out:
631*4882a593Smuzhiyun 	/* re-enable the RDB access even if there was an error */
632*4882a593Smuzhiyun 	if (is_rdb)
633*4882a593Smuzhiyun 		ret = __bcm_phy_enable_rdb_access(phydev) ? : ret;
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return ret;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
bcm_phy_cable_test_report_trans(int result)640*4882a593Smuzhiyun static int bcm_phy_cable_test_report_trans(int result)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun 	switch (result) {
643*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_OK:
644*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
645*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_OPEN:
646*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
647*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_SAME_SHORT:
648*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
649*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_CROSS_SHORT:
650*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_CROSS_SHORT;
651*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_INVALID:
652*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_BUSY:
653*4882a593Smuzhiyun 	default:
654*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
655*4882a593Smuzhiyun 	}
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun 
bcm_phy_distance_valid(int result)658*4882a593Smuzhiyun static bool bcm_phy_distance_valid(int result)
659*4882a593Smuzhiyun {
660*4882a593Smuzhiyun 	switch (result) {
661*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_OPEN:
662*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_SAME_SHORT:
663*4882a593Smuzhiyun 	case BCM54XX_ECD_FAULT_TYPE_CROSS_SHORT:
664*4882a593Smuzhiyun 		return true;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 	return false;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
bcm_phy_report_length(struct phy_device * phydev,int pair)669*4882a593Smuzhiyun static int bcm_phy_report_length(struct phy_device *phydev, int pair)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	int val;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	val = __bcm_phy_read_exp(phydev,
674*4882a593Smuzhiyun 				 BCM54XX_EXP_ECD_PAIR_A_LENGTH_RESULTS + pair);
675*4882a593Smuzhiyun 	if (val < 0)
676*4882a593Smuzhiyun 		return val;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	if (val == BCM54XX_ECD_LENGTH_RESULTS_INVALID)
679*4882a593Smuzhiyun 		return 0;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	ethnl_cable_test_fault_length(phydev, pair, val);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return 0;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
_bcm_phy_cable_test_get_status(struct phy_device * phydev,bool * finished,bool is_rdb)686*4882a593Smuzhiyun static int _bcm_phy_cable_test_get_status(struct phy_device *phydev,
687*4882a593Smuzhiyun 					  bool *finished, bool is_rdb)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun 	int pair_a, pair_b, pair_c, pair_d, ret;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	*finished = false;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	phy_lock_mdio_bus(phydev);
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (is_rdb) {
696*4882a593Smuzhiyun 		ret = __bcm_phy_enable_legacy_access(phydev);
697*4882a593Smuzhiyun 		if (ret)
698*4882a593Smuzhiyun 			goto out;
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	ret = __bcm_phy_read_exp(phydev, BCM54XX_EXP_ECD_CTRL);
702*4882a593Smuzhiyun 	if (ret < 0)
703*4882a593Smuzhiyun 		goto out;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (ret & BCM54XX_ECD_CTRL_IN_PROGRESS) {
706*4882a593Smuzhiyun 		ret = 0;
707*4882a593Smuzhiyun 		goto out;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	ret = __bcm_phy_read_exp(phydev, BCM54XX_EXP_ECD_FAULT_TYPE);
711*4882a593Smuzhiyun 	if (ret < 0)
712*4882a593Smuzhiyun 		goto out;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	pair_a = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_A_MASK, ret);
715*4882a593Smuzhiyun 	pair_b = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_B_MASK, ret);
716*4882a593Smuzhiyun 	pair_c = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_C_MASK, ret);
717*4882a593Smuzhiyun 	pair_d = FIELD_GET(BCM54XX_ECD_FAULT_TYPE_PAIR_D_MASK, ret);
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_A,
720*4882a593Smuzhiyun 				bcm_phy_cable_test_report_trans(pair_a));
721*4882a593Smuzhiyun 	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_B,
722*4882a593Smuzhiyun 				bcm_phy_cable_test_report_trans(pair_b));
723*4882a593Smuzhiyun 	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_C,
724*4882a593Smuzhiyun 				bcm_phy_cable_test_report_trans(pair_c));
725*4882a593Smuzhiyun 	ethnl_cable_test_result(phydev, ETHTOOL_A_CABLE_PAIR_D,
726*4882a593Smuzhiyun 				bcm_phy_cable_test_report_trans(pair_d));
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	if (bcm_phy_distance_valid(pair_a))
729*4882a593Smuzhiyun 		bcm_phy_report_length(phydev, 0);
730*4882a593Smuzhiyun 	if (bcm_phy_distance_valid(pair_b))
731*4882a593Smuzhiyun 		bcm_phy_report_length(phydev, 1);
732*4882a593Smuzhiyun 	if (bcm_phy_distance_valid(pair_c))
733*4882a593Smuzhiyun 		bcm_phy_report_length(phydev, 2);
734*4882a593Smuzhiyun 	if (bcm_phy_distance_valid(pair_d))
735*4882a593Smuzhiyun 		bcm_phy_report_length(phydev, 3);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	ret = 0;
738*4882a593Smuzhiyun 	*finished = true;
739*4882a593Smuzhiyun out:
740*4882a593Smuzhiyun 	/* re-enable the RDB access even if there was an error */
741*4882a593Smuzhiyun 	if (is_rdb)
742*4882a593Smuzhiyun 		ret = __bcm_phy_enable_rdb_access(phydev) ? : ret;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	phy_unlock_mdio_bus(phydev);
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun 	return ret;
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun 
bcm_phy_cable_test_start(struct phy_device * phydev)749*4882a593Smuzhiyun int bcm_phy_cable_test_start(struct phy_device *phydev)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	return _bcm_phy_cable_test_start(phydev, false);
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_cable_test_start);
754*4882a593Smuzhiyun 
bcm_phy_cable_test_get_status(struct phy_device * phydev,bool * finished)755*4882a593Smuzhiyun int bcm_phy_cable_test_get_status(struct phy_device *phydev, bool *finished)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	return _bcm_phy_cable_test_get_status(phydev, finished, false);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_cable_test_get_status);
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun /* We assume that all PHYs which support RDB access can be switched to legacy
762*4882a593Smuzhiyun  * mode. If, in the future, this is not true anymore, we have to re-implement
763*4882a593Smuzhiyun  * this with RDB access.
764*4882a593Smuzhiyun  */
bcm_phy_cable_test_start_rdb(struct phy_device * phydev)765*4882a593Smuzhiyun int bcm_phy_cable_test_start_rdb(struct phy_device *phydev)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun 	return _bcm_phy_cable_test_start(phydev, true);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_cable_test_start_rdb);
770*4882a593Smuzhiyun 
bcm_phy_cable_test_get_status_rdb(struct phy_device * phydev,bool * finished)771*4882a593Smuzhiyun int bcm_phy_cable_test_get_status_rdb(struct phy_device *phydev,
772*4882a593Smuzhiyun 				      bool *finished)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun 	return _bcm_phy_cable_test_get_status(phydev, finished, true);
775*4882a593Smuzhiyun }
776*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(bcm_phy_cable_test_get_status_rdb);
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom PHY Library");
779*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
780*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
781