1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /* Broadcom Cygnus SoC internal transceivers support. */
7*4882a593Smuzhiyun #include "bcm-phy-lib.h"
8*4882a593Smuzhiyun #include <linux/brcmphy.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/netdevice.h>
11*4882a593Smuzhiyun #include <linux/phy.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun struct bcm_omega_phy_priv {
14*4882a593Smuzhiyun u64 *stats;
15*4882a593Smuzhiyun };
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Broadcom Cygnus Phy specific registers */
18*4882a593Smuzhiyun #define MII_BCM_CYGNUS_AFE_VDAC_ICTRL_0 0x91E5 /* VDAL Control register */
19*4882a593Smuzhiyun
bcm_cygnus_afe_config(struct phy_device * phydev)20*4882a593Smuzhiyun static int bcm_cygnus_afe_config(struct phy_device *phydev)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun int rc;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* ensure smdspclk is enabled */
25*4882a593Smuzhiyun rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, 0x0c30);
26*4882a593Smuzhiyun if (rc < 0)
27*4882a593Smuzhiyun return rc;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */
30*4882a593Smuzhiyun rc = bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8);
31*4882a593Smuzhiyun if (rc < 0)
32*4882a593Smuzhiyun return rc;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* AFE_HPF_TRIM_OTHERS bit11=1, short cascode enable for all modes*/
35*4882a593Smuzhiyun rc = bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803);
36*4882a593Smuzhiyun if (rc < 0)
37*4882a593Smuzhiyun return rc;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */
40*4882a593Smuzhiyun rc = bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740);
41*4882a593Smuzhiyun if (rc < 0)
42*4882a593Smuzhiyun return rc;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */
45*4882a593Smuzhiyun rc = bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400);
46*4882a593Smuzhiyun if (rc < 0)
47*4882a593Smuzhiyun return rc;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */
50*4882a593Smuzhiyun rc = bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004);
51*4882a593Smuzhiyun if (rc < 0)
52*4882a593Smuzhiyun return rc;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Adjust bias current trim to overcome digital offSet */
55*4882a593Smuzhiyun rc = phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x02);
56*4882a593Smuzhiyun if (rc < 0)
57*4882a593Smuzhiyun return rc;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* make rcal=100, since rdb default is 000 */
60*4882a593Smuzhiyun rc = bcm_phy_write_exp_sel(phydev, MII_BRCM_CORE_EXPB1, 0x10);
61*4882a593Smuzhiyun if (rc < 0)
62*4882a593Smuzhiyun return rc;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */
65*4882a593Smuzhiyun rc = bcm_phy_write_exp_sel(phydev, MII_BRCM_CORE_EXPB0, 0x10);
66*4882a593Smuzhiyun if (rc < 0)
67*4882a593Smuzhiyun return rc;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */
70*4882a593Smuzhiyun rc = bcm_phy_write_exp_sel(phydev, MII_BRCM_CORE_EXPB0, 0x00);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
bcm_cygnus_config_init(struct phy_device * phydev)75*4882a593Smuzhiyun static int bcm_cygnus_config_init(struct phy_device *phydev)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun int reg, rc;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun reg = phy_read(phydev, MII_BCM54XX_ECR);
80*4882a593Smuzhiyun if (reg < 0)
81*4882a593Smuzhiyun return reg;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Mask interrupts globally. */
84*4882a593Smuzhiyun reg |= MII_BCM54XX_ECR_IM;
85*4882a593Smuzhiyun rc = phy_write(phydev, MII_BCM54XX_ECR, reg);
86*4882a593Smuzhiyun if (rc)
87*4882a593Smuzhiyun return rc;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Unmask events of interest */
90*4882a593Smuzhiyun reg = ~(MII_BCM54XX_INT_DUPLEX |
91*4882a593Smuzhiyun MII_BCM54XX_INT_SPEED |
92*4882a593Smuzhiyun MII_BCM54XX_INT_LINK);
93*4882a593Smuzhiyun rc = phy_write(phydev, MII_BCM54XX_IMR, reg);
94*4882a593Smuzhiyun if (rc)
95*4882a593Smuzhiyun return rc;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Apply AFE settings for the PHY */
98*4882a593Smuzhiyun rc = bcm_cygnus_afe_config(phydev);
99*4882a593Smuzhiyun if (rc)
100*4882a593Smuzhiyun return rc;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Advertise EEE */
103*4882a593Smuzhiyun rc = bcm_phy_set_eee(phydev, true);
104*4882a593Smuzhiyun if (rc)
105*4882a593Smuzhiyun return rc;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Enable APD */
108*4882a593Smuzhiyun return bcm_phy_enable_apd(phydev, false);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
bcm_cygnus_resume(struct phy_device * phydev)111*4882a593Smuzhiyun static int bcm_cygnus_resume(struct phy_device *phydev)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun int rc;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun genphy_resume(phydev);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Re-initialize the PHY to apply AFE work-arounds and
118*4882a593Smuzhiyun * configurations when coming out of suspend.
119*4882a593Smuzhiyun */
120*4882a593Smuzhiyun rc = bcm_cygnus_config_init(phydev);
121*4882a593Smuzhiyun if (rc)
122*4882a593Smuzhiyun return rc;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* restart auto negotiation with the new settings */
125*4882a593Smuzhiyun return genphy_config_aneg(phydev);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
bcm_omega_config_init(struct phy_device * phydev)128*4882a593Smuzhiyun static int bcm_omega_config_init(struct phy_device *phydev)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun u8 count, rev;
131*4882a593Smuzhiyun int ret = 0;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun rev = phydev->phy_id & ~phydev->drv->phy_id_mask;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun pr_info_once("%s: %s PHY revision: 0x%02x\n",
136*4882a593Smuzhiyun phydev_name(phydev), phydev->drv->name, rev);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Dummy read to a register to workaround an issue upon reset where the
139*4882a593Smuzhiyun * internal inverter may not allow the first MDIO transaction to pass
140*4882a593Smuzhiyun * the MDIO management controller and make us return 0xffff for such
141*4882a593Smuzhiyun * reads.
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun phy_read(phydev, MII_BMSR);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun switch (rev) {
146*4882a593Smuzhiyun case 0x00:
147*4882a593Smuzhiyun ret = bcm_phy_28nm_a0b0_afe_config_init(phydev);
148*4882a593Smuzhiyun break;
149*4882a593Smuzhiyun default:
150*4882a593Smuzhiyun break;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (ret)
154*4882a593Smuzhiyun return ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun ret = bcm_phy_downshift_get(phydev, &count);
157*4882a593Smuzhiyun if (ret)
158*4882a593Smuzhiyun return ret;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* Only enable EEE if Wirespeed/downshift is disabled */
161*4882a593Smuzhiyun ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
162*4882a593Smuzhiyun if (ret)
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return bcm_phy_enable_apd(phydev, true);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
bcm_omega_resume(struct phy_device * phydev)168*4882a593Smuzhiyun static int bcm_omega_resume(struct phy_device *phydev)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun int ret;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Re-apply workarounds coming out suspend/resume */
173*4882a593Smuzhiyun ret = bcm_omega_config_init(phydev);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* 28nm Gigabit PHYs come out of reset without any half-duplex
178*4882a593Smuzhiyun * or "hub" compliant advertised mode, fix that. This does not
179*4882a593Smuzhiyun * cause any problems with the PHY library since genphy_config_aneg()
180*4882a593Smuzhiyun * gracefully handles auto-negotiated and forced modes.
181*4882a593Smuzhiyun */
182*4882a593Smuzhiyun return genphy_config_aneg(phydev);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
bcm_omega_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)185*4882a593Smuzhiyun static int bcm_omega_get_tunable(struct phy_device *phydev,
186*4882a593Smuzhiyun struct ethtool_tunable *tuna, void *data)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun switch (tuna->id) {
189*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
190*4882a593Smuzhiyun return bcm_phy_downshift_get(phydev, (u8 *)data);
191*4882a593Smuzhiyun default:
192*4882a593Smuzhiyun return -EOPNOTSUPP;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
bcm_omega_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)196*4882a593Smuzhiyun static int bcm_omega_set_tunable(struct phy_device *phydev,
197*4882a593Smuzhiyun struct ethtool_tunable *tuna,
198*4882a593Smuzhiyun const void *data)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun u8 count = *(u8 *)data;
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun switch (tuna->id) {
204*4882a593Smuzhiyun case ETHTOOL_PHY_DOWNSHIFT:
205*4882a593Smuzhiyun ret = bcm_phy_downshift_set(phydev, count);
206*4882a593Smuzhiyun break;
207*4882a593Smuzhiyun default:
208*4882a593Smuzhiyun return -EOPNOTSUPP;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (ret)
212*4882a593Smuzhiyun return ret;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Disable EEE advertisement since this prevents the PHY
215*4882a593Smuzhiyun * from successfully linking up, trigger auto-negotiation restart
216*4882a593Smuzhiyun * to let the MAC decide what to do.
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
219*4882a593Smuzhiyun if (ret)
220*4882a593Smuzhiyun return ret;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return genphy_restart_aneg(phydev);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
bcm_omega_get_phy_stats(struct phy_device * phydev,struct ethtool_stats * stats,u64 * data)225*4882a593Smuzhiyun static void bcm_omega_get_phy_stats(struct phy_device *phydev,
226*4882a593Smuzhiyun struct ethtool_stats *stats, u64 *data)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct bcm_omega_phy_priv *priv = phydev->priv;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun bcm_phy_get_stats(phydev, priv->stats, stats, data);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
bcm_omega_probe(struct phy_device * phydev)233*4882a593Smuzhiyun static int bcm_omega_probe(struct phy_device *phydev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct bcm_omega_phy_priv *priv;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
238*4882a593Smuzhiyun if (!priv)
239*4882a593Smuzhiyun return -ENOMEM;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun phydev->priv = priv;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun priv->stats = devm_kcalloc(&phydev->mdio.dev,
244*4882a593Smuzhiyun bcm_phy_get_sset_count(phydev), sizeof(u64),
245*4882a593Smuzhiyun GFP_KERNEL);
246*4882a593Smuzhiyun if (!priv->stats)
247*4882a593Smuzhiyun return -ENOMEM;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static struct phy_driver bcm_cygnus_phy_driver[] = {
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun .phy_id = PHY_ID_BCM_CYGNUS,
255*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
256*4882a593Smuzhiyun .name = "Broadcom Cygnus PHY",
257*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
258*4882a593Smuzhiyun .config_init = bcm_cygnus_config_init,
259*4882a593Smuzhiyun .ack_interrupt = bcm_phy_ack_intr,
260*4882a593Smuzhiyun .config_intr = bcm_phy_config_intr,
261*4882a593Smuzhiyun .suspend = genphy_suspend,
262*4882a593Smuzhiyun .resume = bcm_cygnus_resume,
263*4882a593Smuzhiyun }, {
264*4882a593Smuzhiyun .phy_id = PHY_ID_BCM_OMEGA,
265*4882a593Smuzhiyun .phy_id_mask = 0xfffffff0,
266*4882a593Smuzhiyun .name = "Broadcom Omega Combo GPHY",
267*4882a593Smuzhiyun /* PHY_GBIT_FEATURES */
268*4882a593Smuzhiyun .flags = PHY_IS_INTERNAL,
269*4882a593Smuzhiyun .config_init = bcm_omega_config_init,
270*4882a593Smuzhiyun .suspend = genphy_suspend,
271*4882a593Smuzhiyun .resume = bcm_omega_resume,
272*4882a593Smuzhiyun .get_tunable = bcm_omega_get_tunable,
273*4882a593Smuzhiyun .set_tunable = bcm_omega_set_tunable,
274*4882a593Smuzhiyun .get_sset_count = bcm_phy_get_sset_count,
275*4882a593Smuzhiyun .get_strings = bcm_phy_get_strings,
276*4882a593Smuzhiyun .get_stats = bcm_omega_get_phy_stats,
277*4882a593Smuzhiyun .probe = bcm_omega_probe,
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused bcm_cygnus_phy_tbl[] = {
282*4882a593Smuzhiyun { PHY_ID_BCM_CYGNUS, 0xfffffff0, },
283*4882a593Smuzhiyun { PHY_ID_BCM_OMEGA, 0xfffffff0, },
284*4882a593Smuzhiyun { }
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, bcm_cygnus_phy_tbl);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun module_phy_driver(bcm_cygnus_phy_driver);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom Cygnus internal PHY driver");
291*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
292*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
293