xref: /OK3568_Linux_fs/kernel/drivers/net/phy/at803x.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * drivers/net/phy/at803x.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Driver for Qualcomm Atheros AR803x PHY
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Author: Matus Ujhelyi <ujhelyi.m@gmail.com>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/phy.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/string.h>
13*4882a593Smuzhiyun #include <linux/netdevice.h>
14*4882a593Smuzhiyun #include <linux/etherdevice.h>
15*4882a593Smuzhiyun #include <linux/ethtool_netlink.h>
16*4882a593Smuzhiyun #include <linux/of_gpio.h>
17*4882a593Smuzhiyun #include <linux/bitfield.h>
18*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
19*4882a593Smuzhiyun #include <linux/regulator/of_regulator.h>
20*4882a593Smuzhiyun #include <linux/regulator/driver.h>
21*4882a593Smuzhiyun #include <linux/regulator/consumer.h>
22*4882a593Smuzhiyun #include <dt-bindings/net/qca-ar803x.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define AT803X_SPECIFIC_FUNCTION_CONTROL	0x10
25*4882a593Smuzhiyun #define AT803X_SFC_ASSERT_CRS			BIT(11)
26*4882a593Smuzhiyun #define AT803X_SFC_FORCE_LINK			BIT(10)
27*4882a593Smuzhiyun #define AT803X_SFC_MDI_CROSSOVER_MODE_M		GENMASK(6, 5)
28*4882a593Smuzhiyun #define AT803X_SFC_AUTOMATIC_CROSSOVER		0x3
29*4882a593Smuzhiyun #define AT803X_SFC_MANUAL_MDIX			0x1
30*4882a593Smuzhiyun #define AT803X_SFC_MANUAL_MDI			0x0
31*4882a593Smuzhiyun #define AT803X_SFC_SQE_TEST			BIT(2)
32*4882a593Smuzhiyun #define AT803X_SFC_POLARITY_REVERSAL		BIT(1)
33*4882a593Smuzhiyun #define AT803X_SFC_DISABLE_JABBER		BIT(0)
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define AT803X_SPECIFIC_STATUS			0x11
36*4882a593Smuzhiyun #define AT803X_SS_SPEED_MASK			(3 << 14)
37*4882a593Smuzhiyun #define AT803X_SS_SPEED_1000			(2 << 14)
38*4882a593Smuzhiyun #define AT803X_SS_SPEED_100			(1 << 14)
39*4882a593Smuzhiyun #define AT803X_SS_SPEED_10			(0 << 14)
40*4882a593Smuzhiyun #define AT803X_SS_DUPLEX			BIT(13)
41*4882a593Smuzhiyun #define AT803X_SS_SPEED_DUPLEX_RESOLVED		BIT(11)
42*4882a593Smuzhiyun #define AT803X_SS_MDIX				BIT(6)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define AT803X_INTR_ENABLE			0x12
45*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_AUTONEG_ERR		BIT(15)
46*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_SPEED_CHANGED	BIT(14)
47*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_DUPLEX_CHANGED	BIT(13)
48*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_PAGE_RECEIVED	BIT(12)
49*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_LINK_FAIL		BIT(11)
50*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_LINK_SUCCESS		BIT(10)
51*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_WIRESPEED_DOWNGRADE	BIT(5)
52*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_POLARITY_CHANGED	BIT(1)
53*4882a593Smuzhiyun #define AT803X_INTR_ENABLE_WOL			BIT(0)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define AT803X_INTR_STATUS			0x13
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define AT803X_SMART_SPEED			0x14
58*4882a593Smuzhiyun #define AT803X_SMART_SPEED_ENABLE		BIT(5)
59*4882a593Smuzhiyun #define AT803X_SMART_SPEED_RETRY_LIMIT_MASK	GENMASK(4, 2)
60*4882a593Smuzhiyun #define AT803X_SMART_SPEED_BYPASS_TIMER		BIT(1)
61*4882a593Smuzhiyun #define AT803X_CDT				0x16
62*4882a593Smuzhiyun #define AT803X_CDT_MDI_PAIR_MASK		GENMASK(9, 8)
63*4882a593Smuzhiyun #define AT803X_CDT_ENABLE_TEST			BIT(0)
64*4882a593Smuzhiyun #define AT803X_CDT_STATUS			0x1c
65*4882a593Smuzhiyun #define AT803X_CDT_STATUS_STAT_NORMAL		0
66*4882a593Smuzhiyun #define AT803X_CDT_STATUS_STAT_SHORT		1
67*4882a593Smuzhiyun #define AT803X_CDT_STATUS_STAT_OPEN		2
68*4882a593Smuzhiyun #define AT803X_CDT_STATUS_STAT_FAIL		3
69*4882a593Smuzhiyun #define AT803X_CDT_STATUS_STAT_MASK		GENMASK(9, 8)
70*4882a593Smuzhiyun #define AT803X_CDT_STATUS_DELTA_TIME_MASK	GENMASK(7, 0)
71*4882a593Smuzhiyun #define AT803X_LED_CONTROL			0x18
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define AT803X_DEVICE_ADDR			0x03
74*4882a593Smuzhiyun #define AT803X_LOC_MAC_ADDR_0_15_OFFSET		0x804C
75*4882a593Smuzhiyun #define AT803X_LOC_MAC_ADDR_16_31_OFFSET	0x804B
76*4882a593Smuzhiyun #define AT803X_LOC_MAC_ADDR_32_47_OFFSET	0x804A
77*4882a593Smuzhiyun #define AT803X_REG_CHIP_CONFIG			0x1f
78*4882a593Smuzhiyun #define AT803X_BT_BX_REG_SEL			0x8000
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define AT803X_DEBUG_ADDR			0x1D
81*4882a593Smuzhiyun #define AT803X_DEBUG_DATA			0x1E
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define AT803X_MODE_CFG_MASK			0x0F
84*4882a593Smuzhiyun #define AT803X_MODE_CFG_SGMII			0x01
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun #define AT803X_PSSR			0x11	/*PHY-Specific Status Register*/
87*4882a593Smuzhiyun #define AT803X_PSSR_MR_AN_COMPLETE	0x0200
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define AT803X_DEBUG_REG_0			0x00
90*4882a593Smuzhiyun #define AT803X_DEBUG_RX_CLK_DLY_EN		BIT(15)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define AT803X_DEBUG_REG_5			0x05
93*4882a593Smuzhiyun #define AT803X_DEBUG_TX_CLK_DLY_EN		BIT(8)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define AT803X_DEBUG_REG_1F			0x1F
96*4882a593Smuzhiyun #define AT803X_DEBUG_PLL_ON			BIT(2)
97*4882a593Smuzhiyun #define AT803X_DEBUG_RGMII_1V8			BIT(3)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* AT803x supports either the XTAL input pad, an internal PLL or the
100*4882a593Smuzhiyun  * DSP as clock reference for the clock output pad. The XTAL reference
101*4882a593Smuzhiyun  * is only used for 25 MHz output, all other frequencies need the PLL.
102*4882a593Smuzhiyun  * The DSP as a clock reference is used in synchronous ethernet
103*4882a593Smuzhiyun  * applications.
104*4882a593Smuzhiyun  *
105*4882a593Smuzhiyun  * By default the PLL is only enabled if there is a link. Otherwise
106*4882a593Smuzhiyun  * the PHY will go into low power state and disabled the PLL. You can
107*4882a593Smuzhiyun  * set the PLL_ON bit (see debug register 0x1f) to keep the PLL always
108*4882a593Smuzhiyun  * enabled.
109*4882a593Smuzhiyun  */
110*4882a593Smuzhiyun #define AT803X_MMD7_CLK25M			0x8016
111*4882a593Smuzhiyun #define AT803X_CLK_OUT_MASK			GENMASK(4, 2)
112*4882a593Smuzhiyun #define AT803X_CLK_OUT_25MHZ_XTAL		0
113*4882a593Smuzhiyun #define AT803X_CLK_OUT_25MHZ_DSP		1
114*4882a593Smuzhiyun #define AT803X_CLK_OUT_50MHZ_PLL		2
115*4882a593Smuzhiyun #define AT803X_CLK_OUT_50MHZ_DSP		3
116*4882a593Smuzhiyun #define AT803X_CLK_OUT_62_5MHZ_PLL		4
117*4882a593Smuzhiyun #define AT803X_CLK_OUT_62_5MHZ_DSP		5
118*4882a593Smuzhiyun #define AT803X_CLK_OUT_125MHZ_PLL		6
119*4882a593Smuzhiyun #define AT803X_CLK_OUT_125MHZ_DSP		7
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun /* The AR8035 has another mask which is compatible with the AR8031/AR8033 mask
122*4882a593Smuzhiyun  * but doesn't support choosing between XTAL/PLL and DSP.
123*4882a593Smuzhiyun  */
124*4882a593Smuzhiyun #define AT8035_CLK_OUT_MASK			GENMASK(4, 3)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define AT803X_CLK_OUT_STRENGTH_MASK		GENMASK(8, 7)
127*4882a593Smuzhiyun #define AT803X_CLK_OUT_STRENGTH_FULL		0
128*4882a593Smuzhiyun #define AT803X_CLK_OUT_STRENGTH_HALF		1
129*4882a593Smuzhiyun #define AT803X_CLK_OUT_STRENGTH_QUARTER		2
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun #define AT803X_DEFAULT_DOWNSHIFT 5
132*4882a593Smuzhiyun #define AT803X_MIN_DOWNSHIFT 2
133*4882a593Smuzhiyun #define AT803X_MAX_DOWNSHIFT 9
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define ATH9331_PHY_ID 0x004dd041
136*4882a593Smuzhiyun #define ATH8030_PHY_ID 0x004dd076
137*4882a593Smuzhiyun #define ATH8031_PHY_ID 0x004dd074
138*4882a593Smuzhiyun #define ATH8032_PHY_ID 0x004dd023
139*4882a593Smuzhiyun #define ATH8035_PHY_ID 0x004dd072
140*4882a593Smuzhiyun #define AT8030_PHY_ID_MASK			0xffffffef
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun MODULE_DESCRIPTION("Qualcomm Atheros AR803x PHY driver");
143*4882a593Smuzhiyun MODULE_AUTHOR("Matus Ujhelyi");
144*4882a593Smuzhiyun MODULE_LICENSE("GPL");
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct at803x_priv {
147*4882a593Smuzhiyun 	int flags;
148*4882a593Smuzhiyun #define AT803X_KEEP_PLL_ENABLED	BIT(0)	/* don't turn off internal PLL */
149*4882a593Smuzhiyun 	u16 clk_25m_reg;
150*4882a593Smuzhiyun 	u16 clk_25m_mask;
151*4882a593Smuzhiyun 	struct regulator_dev *vddio_rdev;
152*4882a593Smuzhiyun 	struct regulator_dev *vddh_rdev;
153*4882a593Smuzhiyun 	struct regulator *vddio;
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun struct at803x_context {
157*4882a593Smuzhiyun 	u16 bmcr;
158*4882a593Smuzhiyun 	u16 advertise;
159*4882a593Smuzhiyun 	u16 control1000;
160*4882a593Smuzhiyun 	u16 int_enable;
161*4882a593Smuzhiyun 	u16 smart_speed;
162*4882a593Smuzhiyun 	u16 led_control;
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
at803x_debug_reg_read(struct phy_device * phydev,u16 reg)165*4882a593Smuzhiyun static int at803x_debug_reg_read(struct phy_device *phydev, u16 reg)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	int ret;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ret = phy_write(phydev, AT803X_DEBUG_ADDR, reg);
170*4882a593Smuzhiyun 	if (ret < 0)
171*4882a593Smuzhiyun 		return ret;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return phy_read(phydev, AT803X_DEBUG_DATA);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
at803x_debug_reg_mask(struct phy_device * phydev,u16 reg,u16 clear,u16 set)176*4882a593Smuzhiyun static int at803x_debug_reg_mask(struct phy_device *phydev, u16 reg,
177*4882a593Smuzhiyun 				 u16 clear, u16 set)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	u16 val;
180*4882a593Smuzhiyun 	int ret;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	ret = at803x_debug_reg_read(phydev, reg);
183*4882a593Smuzhiyun 	if (ret < 0)
184*4882a593Smuzhiyun 		return ret;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	val = ret & 0xffff;
187*4882a593Smuzhiyun 	val &= ~clear;
188*4882a593Smuzhiyun 	val |= set;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	return phy_write(phydev, AT803X_DEBUG_DATA, val);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun 
at803x_enable_rx_delay(struct phy_device * phydev)193*4882a593Smuzhiyun static int at803x_enable_rx_delay(struct phy_device *phydev)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0, 0,
196*4882a593Smuzhiyun 				     AT803X_DEBUG_RX_CLK_DLY_EN);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
at803x_enable_tx_delay(struct phy_device * phydev)199*4882a593Smuzhiyun static int at803x_enable_tx_delay(struct phy_device *phydev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5, 0,
202*4882a593Smuzhiyun 				     AT803X_DEBUG_TX_CLK_DLY_EN);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
at803x_disable_rx_delay(struct phy_device * phydev)205*4882a593Smuzhiyun static int at803x_disable_rx_delay(struct phy_device *phydev)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_0,
208*4882a593Smuzhiyun 				     AT803X_DEBUG_RX_CLK_DLY_EN, 0);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
at803x_disable_tx_delay(struct phy_device * phydev)211*4882a593Smuzhiyun static int at803x_disable_tx_delay(struct phy_device *phydev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_5,
214*4882a593Smuzhiyun 				     AT803X_DEBUG_TX_CLK_DLY_EN, 0);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun /* save relevant PHY registers to private copy */
at803x_context_save(struct phy_device * phydev,struct at803x_context * context)218*4882a593Smuzhiyun static void at803x_context_save(struct phy_device *phydev,
219*4882a593Smuzhiyun 				struct at803x_context *context)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	context->bmcr = phy_read(phydev, MII_BMCR);
222*4882a593Smuzhiyun 	context->advertise = phy_read(phydev, MII_ADVERTISE);
223*4882a593Smuzhiyun 	context->control1000 = phy_read(phydev, MII_CTRL1000);
224*4882a593Smuzhiyun 	context->int_enable = phy_read(phydev, AT803X_INTR_ENABLE);
225*4882a593Smuzhiyun 	context->smart_speed = phy_read(phydev, AT803X_SMART_SPEED);
226*4882a593Smuzhiyun 	context->led_control = phy_read(phydev, AT803X_LED_CONTROL);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /* restore relevant PHY registers from private copy */
at803x_context_restore(struct phy_device * phydev,const struct at803x_context * context)230*4882a593Smuzhiyun static void at803x_context_restore(struct phy_device *phydev,
231*4882a593Smuzhiyun 				   const struct at803x_context *context)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun 	phy_write(phydev, MII_BMCR, context->bmcr);
234*4882a593Smuzhiyun 	phy_write(phydev, MII_ADVERTISE, context->advertise);
235*4882a593Smuzhiyun 	phy_write(phydev, MII_CTRL1000, context->control1000);
236*4882a593Smuzhiyun 	phy_write(phydev, AT803X_INTR_ENABLE, context->int_enable);
237*4882a593Smuzhiyun 	phy_write(phydev, AT803X_SMART_SPEED, context->smart_speed);
238*4882a593Smuzhiyun 	phy_write(phydev, AT803X_LED_CONTROL, context->led_control);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
at803x_set_wol(struct phy_device * phydev,struct ethtool_wolinfo * wol)241*4882a593Smuzhiyun static int at803x_set_wol(struct phy_device *phydev,
242*4882a593Smuzhiyun 			  struct ethtool_wolinfo *wol)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	struct net_device *ndev = phydev->attached_dev;
245*4882a593Smuzhiyun 	const u8 *mac;
246*4882a593Smuzhiyun 	int ret;
247*4882a593Smuzhiyun 	u32 value;
248*4882a593Smuzhiyun 	unsigned int i, offsets[] = {
249*4882a593Smuzhiyun 		AT803X_LOC_MAC_ADDR_32_47_OFFSET,
250*4882a593Smuzhiyun 		AT803X_LOC_MAC_ADDR_16_31_OFFSET,
251*4882a593Smuzhiyun 		AT803X_LOC_MAC_ADDR_0_15_OFFSET,
252*4882a593Smuzhiyun 	};
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (!ndev)
255*4882a593Smuzhiyun 		return -ENODEV;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	if (wol->wolopts & WAKE_MAGIC) {
258*4882a593Smuzhiyun 		mac = (const u8 *) ndev->dev_addr;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 		if (!is_valid_ether_addr(mac))
261*4882a593Smuzhiyun 			return -EINVAL;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		for (i = 0; i < 3; i++)
264*4882a593Smuzhiyun 			phy_write_mmd(phydev, AT803X_DEVICE_ADDR, offsets[i],
265*4882a593Smuzhiyun 				      mac[(i * 2) + 1] | (mac[(i * 2)] << 8));
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 		value = phy_read(phydev, AT803X_INTR_ENABLE);
268*4882a593Smuzhiyun 		value |= AT803X_INTR_ENABLE_WOL;
269*4882a593Smuzhiyun 		ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
270*4882a593Smuzhiyun 		if (ret)
271*4882a593Smuzhiyun 			return ret;
272*4882a593Smuzhiyun 		value = phy_read(phydev, AT803X_INTR_STATUS);
273*4882a593Smuzhiyun 	} else {
274*4882a593Smuzhiyun 		value = phy_read(phydev, AT803X_INTR_ENABLE);
275*4882a593Smuzhiyun 		value &= (~AT803X_INTR_ENABLE_WOL);
276*4882a593Smuzhiyun 		ret = phy_write(phydev, AT803X_INTR_ENABLE, value);
277*4882a593Smuzhiyun 		if (ret)
278*4882a593Smuzhiyun 			return ret;
279*4882a593Smuzhiyun 		value = phy_read(phydev, AT803X_INTR_STATUS);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	return ret;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
at803x_get_wol(struct phy_device * phydev,struct ethtool_wolinfo * wol)285*4882a593Smuzhiyun static void at803x_get_wol(struct phy_device *phydev,
286*4882a593Smuzhiyun 			   struct ethtool_wolinfo *wol)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	u32 value;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	wol->supported = WAKE_MAGIC;
291*4882a593Smuzhiyun 	wol->wolopts = 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	value = phy_read(phydev, AT803X_INTR_ENABLE);
294*4882a593Smuzhiyun 	if (value & AT803X_INTR_ENABLE_WOL)
295*4882a593Smuzhiyun 		wol->wolopts |= WAKE_MAGIC;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
at803x_suspend(struct phy_device * phydev)298*4882a593Smuzhiyun static int at803x_suspend(struct phy_device *phydev)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	int value;
301*4882a593Smuzhiyun 	int wol_enabled;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	value = phy_read(phydev, AT803X_INTR_ENABLE);
304*4882a593Smuzhiyun 	wol_enabled = value & AT803X_INTR_ENABLE_WOL;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	if (wol_enabled)
307*4882a593Smuzhiyun 		value = BMCR_ISOLATE;
308*4882a593Smuzhiyun 	else
309*4882a593Smuzhiyun 		value = BMCR_PDOWN;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	phy_modify(phydev, MII_BMCR, 0, value);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	return 0;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
at803x_resume(struct phy_device * phydev)316*4882a593Smuzhiyun static int at803x_resume(struct phy_device *phydev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	return phy_modify(phydev, MII_BMCR, BMCR_PDOWN | BMCR_ISOLATE, 0);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun 
at803x_rgmii_reg_set_voltage_sel(struct regulator_dev * rdev,unsigned int selector)321*4882a593Smuzhiyun static int at803x_rgmii_reg_set_voltage_sel(struct regulator_dev *rdev,
322*4882a593Smuzhiyun 					    unsigned int selector)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun 	struct phy_device *phydev = rdev_get_drvdata(rdev);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (selector)
327*4882a593Smuzhiyun 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
328*4882a593Smuzhiyun 					     0, AT803X_DEBUG_RGMII_1V8);
329*4882a593Smuzhiyun 	else
330*4882a593Smuzhiyun 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
331*4882a593Smuzhiyun 					     AT803X_DEBUG_RGMII_1V8, 0);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
at803x_rgmii_reg_get_voltage_sel(struct regulator_dev * rdev)334*4882a593Smuzhiyun static int at803x_rgmii_reg_get_voltage_sel(struct regulator_dev *rdev)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun 	struct phy_device *phydev = rdev_get_drvdata(rdev);
337*4882a593Smuzhiyun 	int val;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	val = at803x_debug_reg_read(phydev, AT803X_DEBUG_REG_1F);
340*4882a593Smuzhiyun 	if (val < 0)
341*4882a593Smuzhiyun 		return val;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	return (val & AT803X_DEBUG_RGMII_1V8) ? 1 : 0;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static const struct regulator_ops vddio_regulator_ops = {
347*4882a593Smuzhiyun 	.list_voltage = regulator_list_voltage_table,
348*4882a593Smuzhiyun 	.set_voltage_sel = at803x_rgmii_reg_set_voltage_sel,
349*4882a593Smuzhiyun 	.get_voltage_sel = at803x_rgmii_reg_get_voltage_sel,
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun static const unsigned int vddio_voltage_table[] = {
353*4882a593Smuzhiyun 	1500000,
354*4882a593Smuzhiyun 	1800000,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static const struct regulator_desc vddio_desc = {
358*4882a593Smuzhiyun 	.name = "vddio",
359*4882a593Smuzhiyun 	.of_match = of_match_ptr("vddio-regulator"),
360*4882a593Smuzhiyun 	.n_voltages = ARRAY_SIZE(vddio_voltage_table),
361*4882a593Smuzhiyun 	.volt_table = vddio_voltage_table,
362*4882a593Smuzhiyun 	.ops = &vddio_regulator_ops,
363*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE,
364*4882a593Smuzhiyun 	.owner = THIS_MODULE,
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun static const struct regulator_ops vddh_regulator_ops = {
368*4882a593Smuzhiyun };
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static const struct regulator_desc vddh_desc = {
371*4882a593Smuzhiyun 	.name = "vddh",
372*4882a593Smuzhiyun 	.of_match = of_match_ptr("vddh-regulator"),
373*4882a593Smuzhiyun 	.n_voltages = 1,
374*4882a593Smuzhiyun 	.fixed_uV = 2500000,
375*4882a593Smuzhiyun 	.ops = &vddh_regulator_ops,
376*4882a593Smuzhiyun 	.type = REGULATOR_VOLTAGE,
377*4882a593Smuzhiyun 	.owner = THIS_MODULE,
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
at8031_register_regulators(struct phy_device * phydev)380*4882a593Smuzhiyun static int at8031_register_regulators(struct phy_device *phydev)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	struct at803x_priv *priv = phydev->priv;
383*4882a593Smuzhiyun 	struct device *dev = &phydev->mdio.dev;
384*4882a593Smuzhiyun 	struct regulator_config config = { };
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	config.dev = dev;
387*4882a593Smuzhiyun 	config.driver_data = phydev;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	priv->vddio_rdev = devm_regulator_register(dev, &vddio_desc, &config);
390*4882a593Smuzhiyun 	if (IS_ERR(priv->vddio_rdev)) {
391*4882a593Smuzhiyun 		phydev_err(phydev, "failed to register VDDIO regulator\n");
392*4882a593Smuzhiyun 		return PTR_ERR(priv->vddio_rdev);
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	priv->vddh_rdev = devm_regulator_register(dev, &vddh_desc, &config);
396*4882a593Smuzhiyun 	if (IS_ERR(priv->vddh_rdev)) {
397*4882a593Smuzhiyun 		phydev_err(phydev, "failed to register VDDH regulator\n");
398*4882a593Smuzhiyun 		return PTR_ERR(priv->vddh_rdev);
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
at803x_match_phy_id(struct phy_device * phydev,u32 phy_id)404*4882a593Smuzhiyun static bool at803x_match_phy_id(struct phy_device *phydev, u32 phy_id)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	return (phydev->phy_id & phydev->drv->phy_id_mask)
407*4882a593Smuzhiyun 		== (phy_id & phydev->drv->phy_id_mask);
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
at803x_parse_dt(struct phy_device * phydev)410*4882a593Smuzhiyun static int at803x_parse_dt(struct phy_device *phydev)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 	struct device_node *node = phydev->mdio.dev.of_node;
413*4882a593Smuzhiyun 	struct at803x_priv *priv = phydev->priv;
414*4882a593Smuzhiyun 	u32 freq, strength;
415*4882a593Smuzhiyun 	unsigned int sel;
416*4882a593Smuzhiyun 	int ret;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF_MDIO))
419*4882a593Smuzhiyun 		return 0;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	ret = of_property_read_u32(node, "qca,clk-out-frequency", &freq);
422*4882a593Smuzhiyun 	if (!ret) {
423*4882a593Smuzhiyun 		switch (freq) {
424*4882a593Smuzhiyun 		case 25000000:
425*4882a593Smuzhiyun 			sel = AT803X_CLK_OUT_25MHZ_XTAL;
426*4882a593Smuzhiyun 			break;
427*4882a593Smuzhiyun 		case 50000000:
428*4882a593Smuzhiyun 			sel = AT803X_CLK_OUT_50MHZ_PLL;
429*4882a593Smuzhiyun 			break;
430*4882a593Smuzhiyun 		case 62500000:
431*4882a593Smuzhiyun 			sel = AT803X_CLK_OUT_62_5MHZ_PLL;
432*4882a593Smuzhiyun 			break;
433*4882a593Smuzhiyun 		case 125000000:
434*4882a593Smuzhiyun 			sel = AT803X_CLK_OUT_125MHZ_PLL;
435*4882a593Smuzhiyun 			break;
436*4882a593Smuzhiyun 		default:
437*4882a593Smuzhiyun 			phydev_err(phydev, "invalid qca,clk-out-frequency\n");
438*4882a593Smuzhiyun 			return -EINVAL;
439*4882a593Smuzhiyun 		}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 		priv->clk_25m_reg |= FIELD_PREP(AT803X_CLK_OUT_MASK, sel);
442*4882a593Smuzhiyun 		priv->clk_25m_mask |= AT803X_CLK_OUT_MASK;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 		/* Fixup for the AR8030/AR8035. This chip has another mask and
445*4882a593Smuzhiyun 		 * doesn't support the DSP reference. Eg. the lowest bit of the
446*4882a593Smuzhiyun 		 * mask. The upper two bits select the same frequencies. Mask
447*4882a593Smuzhiyun 		 * the lowest bit here.
448*4882a593Smuzhiyun 		 *
449*4882a593Smuzhiyun 		 * Warning:
450*4882a593Smuzhiyun 		 *   There was no datasheet for the AR8030 available so this is
451*4882a593Smuzhiyun 		 *   just a guess. But the AR8035 is listed as pin compatible
452*4882a593Smuzhiyun 		 *   to the AR8030 so there might be a good chance it works on
453*4882a593Smuzhiyun 		 *   the AR8030 too.
454*4882a593Smuzhiyun 		 */
455*4882a593Smuzhiyun 		if (at803x_match_phy_id(phydev, ATH8030_PHY_ID) ||
456*4882a593Smuzhiyun 		    at803x_match_phy_id(phydev, ATH8035_PHY_ID)) {
457*4882a593Smuzhiyun 			priv->clk_25m_reg &= AT8035_CLK_OUT_MASK;
458*4882a593Smuzhiyun 			priv->clk_25m_mask &= AT8035_CLK_OUT_MASK;
459*4882a593Smuzhiyun 		}
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	ret = of_property_read_u32(node, "qca,clk-out-strength", &strength);
463*4882a593Smuzhiyun 	if (!ret) {
464*4882a593Smuzhiyun 		priv->clk_25m_mask |= AT803X_CLK_OUT_STRENGTH_MASK;
465*4882a593Smuzhiyun 		switch (strength) {
466*4882a593Smuzhiyun 		case AR803X_STRENGTH_FULL:
467*4882a593Smuzhiyun 			priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_FULL;
468*4882a593Smuzhiyun 			break;
469*4882a593Smuzhiyun 		case AR803X_STRENGTH_HALF:
470*4882a593Smuzhiyun 			priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_HALF;
471*4882a593Smuzhiyun 			break;
472*4882a593Smuzhiyun 		case AR803X_STRENGTH_QUARTER:
473*4882a593Smuzhiyun 			priv->clk_25m_reg |= AT803X_CLK_OUT_STRENGTH_QUARTER;
474*4882a593Smuzhiyun 			break;
475*4882a593Smuzhiyun 		default:
476*4882a593Smuzhiyun 			phydev_err(phydev, "invalid qca,clk-out-strength\n");
477*4882a593Smuzhiyun 			return -EINVAL;
478*4882a593Smuzhiyun 		}
479*4882a593Smuzhiyun 	}
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	/* Only supported on AR8031/AR8033, the AR8030/AR8035 use strapping
482*4882a593Smuzhiyun 	 * options.
483*4882a593Smuzhiyun 	 */
484*4882a593Smuzhiyun 	if (at803x_match_phy_id(phydev, ATH8031_PHY_ID)) {
485*4882a593Smuzhiyun 		if (of_property_read_bool(node, "qca,keep-pll-enabled"))
486*4882a593Smuzhiyun 			priv->flags |= AT803X_KEEP_PLL_ENABLED;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		ret = at8031_register_regulators(phydev);
489*4882a593Smuzhiyun 		if (ret < 0)
490*4882a593Smuzhiyun 			return ret;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 		priv->vddio = devm_regulator_get_optional(&phydev->mdio.dev,
493*4882a593Smuzhiyun 							  "vddio");
494*4882a593Smuzhiyun 		if (IS_ERR(priv->vddio)) {
495*4882a593Smuzhiyun 			phydev_err(phydev, "failed to get VDDIO regulator\n");
496*4882a593Smuzhiyun 			return PTR_ERR(priv->vddio);
497*4882a593Smuzhiyun 		}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 		ret = regulator_enable(priv->vddio);
500*4882a593Smuzhiyun 		if (ret < 0)
501*4882a593Smuzhiyun 			return ret;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	return 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun 
at803x_probe(struct phy_device * phydev)507*4882a593Smuzhiyun static int at803x_probe(struct phy_device *phydev)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun 	struct device *dev = &phydev->mdio.dev;
510*4882a593Smuzhiyun 	struct at803x_priv *priv;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
513*4882a593Smuzhiyun 	if (!priv)
514*4882a593Smuzhiyun 		return -ENOMEM;
515*4882a593Smuzhiyun 
516*4882a593Smuzhiyun 	phydev->priv = priv;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	return at803x_parse_dt(phydev);
519*4882a593Smuzhiyun }
520*4882a593Smuzhiyun 
at803x_remove(struct phy_device * phydev)521*4882a593Smuzhiyun static void at803x_remove(struct phy_device *phydev)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct at803x_priv *priv = phydev->priv;
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	if (priv->vddio)
526*4882a593Smuzhiyun 		regulator_disable(priv->vddio);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
at803x_clk_out_config(struct phy_device * phydev)529*4882a593Smuzhiyun static int at803x_clk_out_config(struct phy_device *phydev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct at803x_priv *priv = phydev->priv;
532*4882a593Smuzhiyun 	int val;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	if (!priv->clk_25m_mask)
535*4882a593Smuzhiyun 		return 0;
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	val = phy_read_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M);
538*4882a593Smuzhiyun 	if (val < 0)
539*4882a593Smuzhiyun 		return val;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	val &= ~priv->clk_25m_mask;
542*4882a593Smuzhiyun 	val |= priv->clk_25m_reg;
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun 	return phy_write_mmd(phydev, MDIO_MMD_AN, AT803X_MMD7_CLK25M, val);
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun 
at8031_pll_config(struct phy_device * phydev)547*4882a593Smuzhiyun static int at8031_pll_config(struct phy_device *phydev)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun 	struct at803x_priv *priv = phydev->priv;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	/* The default after hardware reset is PLL OFF. After a soft reset, the
552*4882a593Smuzhiyun 	 * values are retained.
553*4882a593Smuzhiyun 	 */
554*4882a593Smuzhiyun 	if (priv->flags & AT803X_KEEP_PLL_ENABLED)
555*4882a593Smuzhiyun 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
556*4882a593Smuzhiyun 					     0, AT803X_DEBUG_PLL_ON);
557*4882a593Smuzhiyun 	else
558*4882a593Smuzhiyun 		return at803x_debug_reg_mask(phydev, AT803X_DEBUG_REG_1F,
559*4882a593Smuzhiyun 					     AT803X_DEBUG_PLL_ON, 0);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
at803x_config_init(struct phy_device * phydev)562*4882a593Smuzhiyun static int at803x_config_init(struct phy_device *phydev)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	int ret;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/* The RX and TX delay default is:
567*4882a593Smuzhiyun 	 *   after HW reset: RX delay enabled and TX delay disabled
568*4882a593Smuzhiyun 	 *   after SW reset: RX delay enabled, while TX delay retains the
569*4882a593Smuzhiyun 	 *   value before reset.
570*4882a593Smuzhiyun 	 */
571*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
572*4882a593Smuzhiyun 	    phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
573*4882a593Smuzhiyun 		ret = at803x_enable_rx_delay(phydev);
574*4882a593Smuzhiyun 	else
575*4882a593Smuzhiyun 		ret = at803x_disable_rx_delay(phydev);
576*4882a593Smuzhiyun 	if (ret < 0)
577*4882a593Smuzhiyun 		return ret;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
580*4882a593Smuzhiyun 	    phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
581*4882a593Smuzhiyun 		ret = at803x_enable_tx_delay(phydev);
582*4882a593Smuzhiyun 	else
583*4882a593Smuzhiyun 		ret = at803x_disable_tx_delay(phydev);
584*4882a593Smuzhiyun 	if (ret < 0)
585*4882a593Smuzhiyun 		return ret;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	ret = at803x_clk_out_config(phydev);
588*4882a593Smuzhiyun 	if (ret < 0)
589*4882a593Smuzhiyun 		return ret;
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	if (at803x_match_phy_id(phydev, ATH8031_PHY_ID)) {
592*4882a593Smuzhiyun 		ret = at8031_pll_config(phydev);
593*4882a593Smuzhiyun 		if (ret < 0)
594*4882a593Smuzhiyun 			return ret;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	return 0;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun 
at803x_ack_interrupt(struct phy_device * phydev)600*4882a593Smuzhiyun static int at803x_ack_interrupt(struct phy_device *phydev)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun 	int err;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	err = phy_read(phydev, AT803X_INTR_STATUS);
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	return (err < 0) ? err : 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun 
at803x_config_intr(struct phy_device * phydev)609*4882a593Smuzhiyun static int at803x_config_intr(struct phy_device *phydev)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun 	int err;
612*4882a593Smuzhiyun 	int value;
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	value = phy_read(phydev, AT803X_INTR_ENABLE);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
617*4882a593Smuzhiyun 		value |= AT803X_INTR_ENABLE_AUTONEG_ERR;
618*4882a593Smuzhiyun 		value |= AT803X_INTR_ENABLE_SPEED_CHANGED;
619*4882a593Smuzhiyun 		value |= AT803X_INTR_ENABLE_DUPLEX_CHANGED;
620*4882a593Smuzhiyun 		value |= AT803X_INTR_ENABLE_LINK_FAIL;
621*4882a593Smuzhiyun 		value |= AT803X_INTR_ENABLE_LINK_SUCCESS;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 		err = phy_write(phydev, AT803X_INTR_ENABLE, value);
624*4882a593Smuzhiyun 	}
625*4882a593Smuzhiyun 	else
626*4882a593Smuzhiyun 		err = phy_write(phydev, AT803X_INTR_ENABLE, 0);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	return err;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
at803x_link_change_notify(struct phy_device * phydev)631*4882a593Smuzhiyun static void at803x_link_change_notify(struct phy_device *phydev)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	/*
634*4882a593Smuzhiyun 	 * Conduct a hardware reset for AT8030 every time a link loss is
635*4882a593Smuzhiyun 	 * signalled. This is necessary to circumvent a hardware bug that
636*4882a593Smuzhiyun 	 * occurs when the cable is unplugged while TX packets are pending
637*4882a593Smuzhiyun 	 * in the FIFO. In such cases, the FIFO enters an error mode it
638*4882a593Smuzhiyun 	 * cannot recover from by software.
639*4882a593Smuzhiyun 	 */
640*4882a593Smuzhiyun 	if (phydev->state == PHY_NOLINK && phydev->mdio.reset_gpio) {
641*4882a593Smuzhiyun 		struct at803x_context context;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		at803x_context_save(phydev, &context);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 		phy_device_reset(phydev, 1);
646*4882a593Smuzhiyun 		msleep(1);
647*4882a593Smuzhiyun 		phy_device_reset(phydev, 0);
648*4882a593Smuzhiyun 		msleep(1);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 		at803x_context_restore(phydev, &context);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 		phydev_dbg(phydev, "%s(): phy was reset\n", __func__);
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
at803x_aneg_done(struct phy_device * phydev)656*4882a593Smuzhiyun static int at803x_aneg_done(struct phy_device *phydev)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	int ccr;
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	int aneg_done = genphy_aneg_done(phydev);
661*4882a593Smuzhiyun 	if (aneg_done != BMSR_ANEGCOMPLETE)
662*4882a593Smuzhiyun 		return aneg_done;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/*
665*4882a593Smuzhiyun 	 * in SGMII mode, if copper side autoneg is successful,
666*4882a593Smuzhiyun 	 * also check SGMII side autoneg result
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	ccr = phy_read(phydev, AT803X_REG_CHIP_CONFIG);
669*4882a593Smuzhiyun 	if ((ccr & AT803X_MODE_CFG_MASK) != AT803X_MODE_CFG_SGMII)
670*4882a593Smuzhiyun 		return aneg_done;
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* switch to SGMII/fiber page */
673*4882a593Smuzhiyun 	phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr & ~AT803X_BT_BX_REG_SEL);
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* check if the SGMII link is OK. */
676*4882a593Smuzhiyun 	if (!(phy_read(phydev, AT803X_PSSR) & AT803X_PSSR_MR_AN_COMPLETE)) {
677*4882a593Smuzhiyun 		phydev_warn(phydev, "803x_aneg_done: SGMII link is not ok\n");
678*4882a593Smuzhiyun 		aneg_done = 0;
679*4882a593Smuzhiyun 	}
680*4882a593Smuzhiyun 	/* switch back to copper page */
681*4882a593Smuzhiyun 	phy_write(phydev, AT803X_REG_CHIP_CONFIG, ccr | AT803X_BT_BX_REG_SEL);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return aneg_done;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
at803x_read_status(struct phy_device * phydev)686*4882a593Smuzhiyun static int at803x_read_status(struct phy_device *phydev)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	int ss, err, old_link = phydev->link;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 	/* Update the link, but return if there was an error */
691*4882a593Smuzhiyun 	err = genphy_update_link(phydev);
692*4882a593Smuzhiyun 	if (err)
693*4882a593Smuzhiyun 		return err;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	/* why bother the PHY if nothing can have changed */
696*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_ENABLE && old_link && phydev->link)
697*4882a593Smuzhiyun 		return 0;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	phydev->speed = SPEED_UNKNOWN;
700*4882a593Smuzhiyun 	phydev->duplex = DUPLEX_UNKNOWN;
701*4882a593Smuzhiyun 	phydev->pause = 0;
702*4882a593Smuzhiyun 	phydev->asym_pause = 0;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	err = genphy_read_lpa(phydev);
705*4882a593Smuzhiyun 	if (err < 0)
706*4882a593Smuzhiyun 		return err;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	/* Read the AT8035 PHY-Specific Status register, which indicates the
709*4882a593Smuzhiyun 	 * speed and duplex that the PHY is actually using, irrespective of
710*4882a593Smuzhiyun 	 * whether we are in autoneg mode or not.
711*4882a593Smuzhiyun 	 */
712*4882a593Smuzhiyun 	ss = phy_read(phydev, AT803X_SPECIFIC_STATUS);
713*4882a593Smuzhiyun 	if (ss < 0)
714*4882a593Smuzhiyun 		return ss;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (ss & AT803X_SS_SPEED_DUPLEX_RESOLVED) {
717*4882a593Smuzhiyun 		int sfc;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 		sfc = phy_read(phydev, AT803X_SPECIFIC_FUNCTION_CONTROL);
720*4882a593Smuzhiyun 		if (sfc < 0)
721*4882a593Smuzhiyun 			return sfc;
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		switch (ss & AT803X_SS_SPEED_MASK) {
724*4882a593Smuzhiyun 		case AT803X_SS_SPEED_10:
725*4882a593Smuzhiyun 			phydev->speed = SPEED_10;
726*4882a593Smuzhiyun 			break;
727*4882a593Smuzhiyun 		case AT803X_SS_SPEED_100:
728*4882a593Smuzhiyun 			phydev->speed = SPEED_100;
729*4882a593Smuzhiyun 			break;
730*4882a593Smuzhiyun 		case AT803X_SS_SPEED_1000:
731*4882a593Smuzhiyun 			phydev->speed = SPEED_1000;
732*4882a593Smuzhiyun 			break;
733*4882a593Smuzhiyun 		}
734*4882a593Smuzhiyun 		if (ss & AT803X_SS_DUPLEX)
735*4882a593Smuzhiyun 			phydev->duplex = DUPLEX_FULL;
736*4882a593Smuzhiyun 		else
737*4882a593Smuzhiyun 			phydev->duplex = DUPLEX_HALF;
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun 		if (ss & AT803X_SS_MDIX)
740*4882a593Smuzhiyun 			phydev->mdix = ETH_TP_MDI_X;
741*4882a593Smuzhiyun 		else
742*4882a593Smuzhiyun 			phydev->mdix = ETH_TP_MDI;
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 		switch (FIELD_GET(AT803X_SFC_MDI_CROSSOVER_MODE_M, sfc)) {
745*4882a593Smuzhiyun 		case AT803X_SFC_MANUAL_MDI:
746*4882a593Smuzhiyun 			phydev->mdix_ctrl = ETH_TP_MDI;
747*4882a593Smuzhiyun 			break;
748*4882a593Smuzhiyun 		case AT803X_SFC_MANUAL_MDIX:
749*4882a593Smuzhiyun 			phydev->mdix_ctrl = ETH_TP_MDI_X;
750*4882a593Smuzhiyun 			break;
751*4882a593Smuzhiyun 		case AT803X_SFC_AUTOMATIC_CROSSOVER:
752*4882a593Smuzhiyun 			phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
753*4882a593Smuzhiyun 			break;
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 	}
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete)
758*4882a593Smuzhiyun 		phy_resolve_aneg_pause(phydev);
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	return 0;
761*4882a593Smuzhiyun }
762*4882a593Smuzhiyun 
at803x_config_mdix(struct phy_device * phydev,u8 ctrl)763*4882a593Smuzhiyun static int at803x_config_mdix(struct phy_device *phydev, u8 ctrl)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun 	u16 val;
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	switch (ctrl) {
768*4882a593Smuzhiyun 	case ETH_TP_MDI:
769*4882a593Smuzhiyun 		val = AT803X_SFC_MANUAL_MDI;
770*4882a593Smuzhiyun 		break;
771*4882a593Smuzhiyun 	case ETH_TP_MDI_X:
772*4882a593Smuzhiyun 		val = AT803X_SFC_MANUAL_MDIX;
773*4882a593Smuzhiyun 		break;
774*4882a593Smuzhiyun 	case ETH_TP_MDI_AUTO:
775*4882a593Smuzhiyun 		val = AT803X_SFC_AUTOMATIC_CROSSOVER;
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 	default:
778*4882a593Smuzhiyun 		return 0;
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	return phy_modify_changed(phydev, AT803X_SPECIFIC_FUNCTION_CONTROL,
782*4882a593Smuzhiyun 			  AT803X_SFC_MDI_CROSSOVER_MODE_M,
783*4882a593Smuzhiyun 			  FIELD_PREP(AT803X_SFC_MDI_CROSSOVER_MODE_M, val));
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
at803x_config_aneg(struct phy_device * phydev)786*4882a593Smuzhiyun static int at803x_config_aneg(struct phy_device *phydev)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	ret = at803x_config_mdix(phydev, phydev->mdix_ctrl);
791*4882a593Smuzhiyun 	if (ret < 0)
792*4882a593Smuzhiyun 		return ret;
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 	/* Changes of the midx bits are disruptive to the normal operation;
795*4882a593Smuzhiyun 	 * therefore any changes to these registers must be followed by a
796*4882a593Smuzhiyun 	 * software reset to take effect.
797*4882a593Smuzhiyun 	 */
798*4882a593Smuzhiyun 	if (ret == 1) {
799*4882a593Smuzhiyun 		ret = genphy_soft_reset(phydev);
800*4882a593Smuzhiyun 		if (ret < 0)
801*4882a593Smuzhiyun 			return ret;
802*4882a593Smuzhiyun 	}
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	return genphy_config_aneg(phydev);
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
at803x_get_downshift(struct phy_device * phydev,u8 * d)807*4882a593Smuzhiyun static int at803x_get_downshift(struct phy_device *phydev, u8 *d)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	int val;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	val = phy_read(phydev, AT803X_SMART_SPEED);
812*4882a593Smuzhiyun 	if (val < 0)
813*4882a593Smuzhiyun 		return val;
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (val & AT803X_SMART_SPEED_ENABLE)
816*4882a593Smuzhiyun 		*d = FIELD_GET(AT803X_SMART_SPEED_RETRY_LIMIT_MASK, val) + 2;
817*4882a593Smuzhiyun 	else
818*4882a593Smuzhiyun 		*d = DOWNSHIFT_DEV_DISABLE;
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
at803x_set_downshift(struct phy_device * phydev,u8 cnt)823*4882a593Smuzhiyun static int at803x_set_downshift(struct phy_device *phydev, u8 cnt)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	u16 mask, set;
826*4882a593Smuzhiyun 	int ret;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	switch (cnt) {
829*4882a593Smuzhiyun 	case DOWNSHIFT_DEV_DEFAULT_COUNT:
830*4882a593Smuzhiyun 		cnt = AT803X_DEFAULT_DOWNSHIFT;
831*4882a593Smuzhiyun 		fallthrough;
832*4882a593Smuzhiyun 	case AT803X_MIN_DOWNSHIFT ... AT803X_MAX_DOWNSHIFT:
833*4882a593Smuzhiyun 		set = AT803X_SMART_SPEED_ENABLE |
834*4882a593Smuzhiyun 		      AT803X_SMART_SPEED_BYPASS_TIMER |
835*4882a593Smuzhiyun 		      FIELD_PREP(AT803X_SMART_SPEED_RETRY_LIMIT_MASK, cnt - 2);
836*4882a593Smuzhiyun 		mask = AT803X_SMART_SPEED_RETRY_LIMIT_MASK;
837*4882a593Smuzhiyun 		break;
838*4882a593Smuzhiyun 	case DOWNSHIFT_DEV_DISABLE:
839*4882a593Smuzhiyun 		set = 0;
840*4882a593Smuzhiyun 		mask = AT803X_SMART_SPEED_ENABLE |
841*4882a593Smuzhiyun 		       AT803X_SMART_SPEED_BYPASS_TIMER;
842*4882a593Smuzhiyun 		break;
843*4882a593Smuzhiyun 	default:
844*4882a593Smuzhiyun 		return -EINVAL;
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	ret = phy_modify_changed(phydev, AT803X_SMART_SPEED, mask, set);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	/* After changing the smart speed settings, we need to perform a
850*4882a593Smuzhiyun 	 * software reset, use phy_init_hw() to make sure we set the
851*4882a593Smuzhiyun 	 * reapply any values which might got lost during software reset.
852*4882a593Smuzhiyun 	 */
853*4882a593Smuzhiyun 	if (ret == 1)
854*4882a593Smuzhiyun 		ret = phy_init_hw(phydev);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	return ret;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
at803x_get_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,void * data)859*4882a593Smuzhiyun static int at803x_get_tunable(struct phy_device *phydev,
860*4882a593Smuzhiyun 			      struct ethtool_tunable *tuna, void *data)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun 	switch (tuna->id) {
863*4882a593Smuzhiyun 	case ETHTOOL_PHY_DOWNSHIFT:
864*4882a593Smuzhiyun 		return at803x_get_downshift(phydev, data);
865*4882a593Smuzhiyun 	default:
866*4882a593Smuzhiyun 		return -EOPNOTSUPP;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun }
869*4882a593Smuzhiyun 
at803x_set_tunable(struct phy_device * phydev,struct ethtool_tunable * tuna,const void * data)870*4882a593Smuzhiyun static int at803x_set_tunable(struct phy_device *phydev,
871*4882a593Smuzhiyun 			      struct ethtool_tunable *tuna, const void *data)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	switch (tuna->id) {
874*4882a593Smuzhiyun 	case ETHTOOL_PHY_DOWNSHIFT:
875*4882a593Smuzhiyun 		return at803x_set_downshift(phydev, *(const u8 *)data);
876*4882a593Smuzhiyun 	default:
877*4882a593Smuzhiyun 		return -EOPNOTSUPP;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
at803x_cable_test_result_trans(u16 status)881*4882a593Smuzhiyun static int at803x_cable_test_result_trans(u16 status)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun 	switch (FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status)) {
884*4882a593Smuzhiyun 	case AT803X_CDT_STATUS_STAT_NORMAL:
885*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_OK;
886*4882a593Smuzhiyun 	case AT803X_CDT_STATUS_STAT_SHORT:
887*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_SAME_SHORT;
888*4882a593Smuzhiyun 	case AT803X_CDT_STATUS_STAT_OPEN:
889*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_OPEN;
890*4882a593Smuzhiyun 	case AT803X_CDT_STATUS_STAT_FAIL:
891*4882a593Smuzhiyun 	default:
892*4882a593Smuzhiyun 		return ETHTOOL_A_CABLE_RESULT_CODE_UNSPEC;
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun 
at803x_cdt_test_failed(u16 status)896*4882a593Smuzhiyun static bool at803x_cdt_test_failed(u16 status)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun 	return FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status) ==
899*4882a593Smuzhiyun 		AT803X_CDT_STATUS_STAT_FAIL;
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun 
at803x_cdt_fault_length_valid(u16 status)902*4882a593Smuzhiyun static bool at803x_cdt_fault_length_valid(u16 status)
903*4882a593Smuzhiyun {
904*4882a593Smuzhiyun 	switch (FIELD_GET(AT803X_CDT_STATUS_STAT_MASK, status)) {
905*4882a593Smuzhiyun 	case AT803X_CDT_STATUS_STAT_OPEN:
906*4882a593Smuzhiyun 	case AT803X_CDT_STATUS_STAT_SHORT:
907*4882a593Smuzhiyun 		return true;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 	return false;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun 
at803x_cdt_fault_length(u16 status)912*4882a593Smuzhiyun static int at803x_cdt_fault_length(u16 status)
913*4882a593Smuzhiyun {
914*4882a593Smuzhiyun 	int dt;
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	/* According to the datasheet the distance to the fault is
917*4882a593Smuzhiyun 	 * DELTA_TIME * 0.824 meters.
918*4882a593Smuzhiyun 	 *
919*4882a593Smuzhiyun 	 * The author suspect the correct formula is:
920*4882a593Smuzhiyun 	 *
921*4882a593Smuzhiyun 	 *   fault_distance = DELTA_TIME * (c * VF) / 125MHz / 2
922*4882a593Smuzhiyun 	 *
923*4882a593Smuzhiyun 	 * where c is the speed of light, VF is the velocity factor of
924*4882a593Smuzhiyun 	 * the twisted pair cable, 125MHz the counter frequency and
925*4882a593Smuzhiyun 	 * we need to divide by 2 because the hardware will measure the
926*4882a593Smuzhiyun 	 * round trip time to the fault and back to the PHY.
927*4882a593Smuzhiyun 	 *
928*4882a593Smuzhiyun 	 * With a VF of 0.69 we get the factor 0.824 mentioned in the
929*4882a593Smuzhiyun 	 * datasheet.
930*4882a593Smuzhiyun 	 */
931*4882a593Smuzhiyun 	dt = FIELD_GET(AT803X_CDT_STATUS_DELTA_TIME_MASK, status);
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	return (dt * 824) / 10;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun 
at803x_cdt_start(struct phy_device * phydev,int pair)936*4882a593Smuzhiyun static int at803x_cdt_start(struct phy_device *phydev, int pair)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun 	u16 cdt;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	cdt = FIELD_PREP(AT803X_CDT_MDI_PAIR_MASK, pair) |
941*4882a593Smuzhiyun 	      AT803X_CDT_ENABLE_TEST;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	return phy_write(phydev, AT803X_CDT, cdt);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
at803x_cdt_wait_for_completion(struct phy_device * phydev)946*4882a593Smuzhiyun static int at803x_cdt_wait_for_completion(struct phy_device *phydev)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun 	int val, ret;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	/* One test run takes about 25ms */
951*4882a593Smuzhiyun 	ret = phy_read_poll_timeout(phydev, AT803X_CDT, val,
952*4882a593Smuzhiyun 				    !(val & AT803X_CDT_ENABLE_TEST),
953*4882a593Smuzhiyun 				    30000, 100000, true);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	return ret < 0 ? ret : 0;
956*4882a593Smuzhiyun }
957*4882a593Smuzhiyun 
at803x_cable_test_one_pair(struct phy_device * phydev,int pair)958*4882a593Smuzhiyun static int at803x_cable_test_one_pair(struct phy_device *phydev, int pair)
959*4882a593Smuzhiyun {
960*4882a593Smuzhiyun 	static const int ethtool_pair[] = {
961*4882a593Smuzhiyun 		ETHTOOL_A_CABLE_PAIR_A,
962*4882a593Smuzhiyun 		ETHTOOL_A_CABLE_PAIR_B,
963*4882a593Smuzhiyun 		ETHTOOL_A_CABLE_PAIR_C,
964*4882a593Smuzhiyun 		ETHTOOL_A_CABLE_PAIR_D,
965*4882a593Smuzhiyun 	};
966*4882a593Smuzhiyun 	int ret, val;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	ret = at803x_cdt_start(phydev, pair);
969*4882a593Smuzhiyun 	if (ret)
970*4882a593Smuzhiyun 		return ret;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	ret = at803x_cdt_wait_for_completion(phydev);
973*4882a593Smuzhiyun 	if (ret)
974*4882a593Smuzhiyun 		return ret;
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun 	val = phy_read(phydev, AT803X_CDT_STATUS);
977*4882a593Smuzhiyun 	if (val < 0)
978*4882a593Smuzhiyun 		return val;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	if (at803x_cdt_test_failed(val))
981*4882a593Smuzhiyun 		return 0;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	ethnl_cable_test_result(phydev, ethtool_pair[pair],
984*4882a593Smuzhiyun 				at803x_cable_test_result_trans(val));
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	if (at803x_cdt_fault_length_valid(val))
987*4882a593Smuzhiyun 		ethnl_cable_test_fault_length(phydev, ethtool_pair[pair],
988*4882a593Smuzhiyun 					      at803x_cdt_fault_length(val));
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	return 1;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
at803x_cable_test_get_status(struct phy_device * phydev,bool * finished)993*4882a593Smuzhiyun static int at803x_cable_test_get_status(struct phy_device *phydev,
994*4882a593Smuzhiyun 					bool *finished)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun 	unsigned long pair_mask;
997*4882a593Smuzhiyun 	int retries = 20;
998*4882a593Smuzhiyun 	int pair, ret;
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	if (phydev->phy_id == ATH9331_PHY_ID ||
1001*4882a593Smuzhiyun 	    phydev->phy_id == ATH8032_PHY_ID)
1002*4882a593Smuzhiyun 		pair_mask = 0x3;
1003*4882a593Smuzhiyun 	else
1004*4882a593Smuzhiyun 		pair_mask = 0xf;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	*finished = false;
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	/* According to the datasheet the CDT can be performed when
1009*4882a593Smuzhiyun 	 * there is no link partner or when the link partner is
1010*4882a593Smuzhiyun 	 * auto-negotiating. Starting the test will restart the AN
1011*4882a593Smuzhiyun 	 * automatically. It seems that doing this repeatedly we will
1012*4882a593Smuzhiyun 	 * get a slot where our link partner won't disturb our
1013*4882a593Smuzhiyun 	 * measurement.
1014*4882a593Smuzhiyun 	 */
1015*4882a593Smuzhiyun 	while (pair_mask && retries--) {
1016*4882a593Smuzhiyun 		for_each_set_bit(pair, &pair_mask, 4) {
1017*4882a593Smuzhiyun 			ret = at803x_cable_test_one_pair(phydev, pair);
1018*4882a593Smuzhiyun 			if (ret < 0)
1019*4882a593Smuzhiyun 				return ret;
1020*4882a593Smuzhiyun 			if (ret)
1021*4882a593Smuzhiyun 				clear_bit(pair, &pair_mask);
1022*4882a593Smuzhiyun 		}
1023*4882a593Smuzhiyun 		if (pair_mask)
1024*4882a593Smuzhiyun 			msleep(250);
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	*finished = true;
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 	return 0;
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun 
at803x_cable_test_start(struct phy_device * phydev)1032*4882a593Smuzhiyun static int at803x_cable_test_start(struct phy_device *phydev)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun 	/* Enable auto-negotiation, but advertise no capabilities, no link
1035*4882a593Smuzhiyun 	 * will be established. A restart of the auto-negotiation is not
1036*4882a593Smuzhiyun 	 * required, because the cable test will automatically break the link.
1037*4882a593Smuzhiyun 	 */
1038*4882a593Smuzhiyun 	phy_write(phydev, MII_BMCR, BMCR_ANENABLE);
1039*4882a593Smuzhiyun 	phy_write(phydev, MII_ADVERTISE, ADVERTISE_CSMA);
1040*4882a593Smuzhiyun 	if (phydev->phy_id != ATH9331_PHY_ID &&
1041*4882a593Smuzhiyun 	    phydev->phy_id != ATH8032_PHY_ID)
1042*4882a593Smuzhiyun 		phy_write(phydev, MII_CTRL1000, 0);
1043*4882a593Smuzhiyun 
1044*4882a593Smuzhiyun 	/* we do all the (time consuming) work later */
1045*4882a593Smuzhiyun 	return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun static struct phy_driver at803x_driver[] = {
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun 	/* Qualcomm Atheros AR8035 */
1051*4882a593Smuzhiyun 	PHY_ID_MATCH_EXACT(ATH8035_PHY_ID),
1052*4882a593Smuzhiyun 	.name			= "Qualcomm Atheros AR8035",
1053*4882a593Smuzhiyun 	.flags			= PHY_POLL_CABLE_TEST,
1054*4882a593Smuzhiyun 	.probe			= at803x_probe,
1055*4882a593Smuzhiyun 	.remove			= at803x_remove,
1056*4882a593Smuzhiyun 	.config_aneg		= at803x_config_aneg,
1057*4882a593Smuzhiyun 	.config_init		= at803x_config_init,
1058*4882a593Smuzhiyun 	.soft_reset		= genphy_soft_reset,
1059*4882a593Smuzhiyun 	.set_wol		= at803x_set_wol,
1060*4882a593Smuzhiyun 	.get_wol		= at803x_get_wol,
1061*4882a593Smuzhiyun 	.suspend		= at803x_suspend,
1062*4882a593Smuzhiyun 	.resume			= at803x_resume,
1063*4882a593Smuzhiyun 	/* PHY_GBIT_FEATURES */
1064*4882a593Smuzhiyun 	.read_status		= at803x_read_status,
1065*4882a593Smuzhiyun 	.ack_interrupt		= at803x_ack_interrupt,
1066*4882a593Smuzhiyun 	.config_intr		= at803x_config_intr,
1067*4882a593Smuzhiyun 	.get_tunable		= at803x_get_tunable,
1068*4882a593Smuzhiyun 	.set_tunable		= at803x_set_tunable,
1069*4882a593Smuzhiyun 	.cable_test_start	= at803x_cable_test_start,
1070*4882a593Smuzhiyun 	.cable_test_get_status	= at803x_cable_test_get_status,
1071*4882a593Smuzhiyun }, {
1072*4882a593Smuzhiyun 	/* Qualcomm Atheros AR8030 */
1073*4882a593Smuzhiyun 	.phy_id			= ATH8030_PHY_ID,
1074*4882a593Smuzhiyun 	.name			= "Qualcomm Atheros AR8030",
1075*4882a593Smuzhiyun 	.phy_id_mask		= AT8030_PHY_ID_MASK,
1076*4882a593Smuzhiyun 	.probe			= at803x_probe,
1077*4882a593Smuzhiyun 	.remove			= at803x_remove,
1078*4882a593Smuzhiyun 	.config_init		= at803x_config_init,
1079*4882a593Smuzhiyun 	.link_change_notify	= at803x_link_change_notify,
1080*4882a593Smuzhiyun 	.set_wol		= at803x_set_wol,
1081*4882a593Smuzhiyun 	.get_wol		= at803x_get_wol,
1082*4882a593Smuzhiyun 	.suspend		= at803x_suspend,
1083*4882a593Smuzhiyun 	.resume			= at803x_resume,
1084*4882a593Smuzhiyun 	/* PHY_BASIC_FEATURES */
1085*4882a593Smuzhiyun 	.ack_interrupt		= at803x_ack_interrupt,
1086*4882a593Smuzhiyun 	.config_intr		= at803x_config_intr,
1087*4882a593Smuzhiyun }, {
1088*4882a593Smuzhiyun 	/* Qualcomm Atheros AR8031/AR8033 */
1089*4882a593Smuzhiyun 	PHY_ID_MATCH_EXACT(ATH8031_PHY_ID),
1090*4882a593Smuzhiyun 	.name			= "Qualcomm Atheros AR8031/AR8033",
1091*4882a593Smuzhiyun 	.flags			= PHY_POLL_CABLE_TEST,
1092*4882a593Smuzhiyun 	.probe			= at803x_probe,
1093*4882a593Smuzhiyun 	.remove			= at803x_remove,
1094*4882a593Smuzhiyun 	.config_init		= at803x_config_init,
1095*4882a593Smuzhiyun 	.soft_reset		= genphy_soft_reset,
1096*4882a593Smuzhiyun 	.set_wol		= at803x_set_wol,
1097*4882a593Smuzhiyun 	.get_wol		= at803x_get_wol,
1098*4882a593Smuzhiyun 	.suspend		= at803x_suspend,
1099*4882a593Smuzhiyun 	.resume			= at803x_resume,
1100*4882a593Smuzhiyun 	/* PHY_GBIT_FEATURES */
1101*4882a593Smuzhiyun 	.read_status		= at803x_read_status,
1102*4882a593Smuzhiyun 	.aneg_done		= at803x_aneg_done,
1103*4882a593Smuzhiyun 	.ack_interrupt		= &at803x_ack_interrupt,
1104*4882a593Smuzhiyun 	.config_intr		= &at803x_config_intr,
1105*4882a593Smuzhiyun 	.get_tunable		= at803x_get_tunable,
1106*4882a593Smuzhiyun 	.set_tunable		= at803x_set_tunable,
1107*4882a593Smuzhiyun 	.cable_test_start	= at803x_cable_test_start,
1108*4882a593Smuzhiyun 	.cable_test_get_status	= at803x_cable_test_get_status,
1109*4882a593Smuzhiyun }, {
1110*4882a593Smuzhiyun 	/* Qualcomm Atheros AR8032 */
1111*4882a593Smuzhiyun 	PHY_ID_MATCH_EXACT(ATH8032_PHY_ID),
1112*4882a593Smuzhiyun 	.name			= "Qualcomm Atheros AR8032",
1113*4882a593Smuzhiyun 	.probe			= at803x_probe,
1114*4882a593Smuzhiyun 	.remove			= at803x_remove,
1115*4882a593Smuzhiyun 	.flags			= PHY_POLL_CABLE_TEST,
1116*4882a593Smuzhiyun 	.config_init		= at803x_config_init,
1117*4882a593Smuzhiyun 	.link_change_notify	= at803x_link_change_notify,
1118*4882a593Smuzhiyun 	.set_wol		= at803x_set_wol,
1119*4882a593Smuzhiyun 	.get_wol		= at803x_get_wol,
1120*4882a593Smuzhiyun 	.suspend		= at803x_suspend,
1121*4882a593Smuzhiyun 	.resume			= at803x_resume,
1122*4882a593Smuzhiyun 	/* PHY_BASIC_FEATURES */
1123*4882a593Smuzhiyun 	.ack_interrupt		= at803x_ack_interrupt,
1124*4882a593Smuzhiyun 	.config_intr		= at803x_config_intr,
1125*4882a593Smuzhiyun 	.cable_test_start	= at803x_cable_test_start,
1126*4882a593Smuzhiyun 	.cable_test_get_status	= at803x_cable_test_get_status,
1127*4882a593Smuzhiyun }, {
1128*4882a593Smuzhiyun 	/* ATHEROS AR9331 */
1129*4882a593Smuzhiyun 	PHY_ID_MATCH_EXACT(ATH9331_PHY_ID),
1130*4882a593Smuzhiyun 	.name			= "Qualcomm Atheros AR9331 built-in PHY",
1131*4882a593Smuzhiyun 	.suspend		= at803x_suspend,
1132*4882a593Smuzhiyun 	.resume			= at803x_resume,
1133*4882a593Smuzhiyun 	.flags			= PHY_POLL_CABLE_TEST,
1134*4882a593Smuzhiyun 	/* PHY_BASIC_FEATURES */
1135*4882a593Smuzhiyun 	.ack_interrupt		= &at803x_ack_interrupt,
1136*4882a593Smuzhiyun 	.config_intr		= &at803x_config_intr,
1137*4882a593Smuzhiyun 	.cable_test_start	= at803x_cable_test_start,
1138*4882a593Smuzhiyun 	.cable_test_get_status	= at803x_cable_test_get_status,
1139*4882a593Smuzhiyun 	.read_status		= at803x_read_status,
1140*4882a593Smuzhiyun 	.soft_reset		= genphy_soft_reset,
1141*4882a593Smuzhiyun 	.config_aneg		= at803x_config_aneg,
1142*4882a593Smuzhiyun } };
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun module_phy_driver(at803x_driver);
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun static struct mdio_device_id __maybe_unused atheros_tbl[] = {
1147*4882a593Smuzhiyun 	{ ATH8030_PHY_ID, AT8030_PHY_ID_MASK },
1148*4882a593Smuzhiyun 	{ PHY_ID_MATCH_EXACT(ATH8031_PHY_ID) },
1149*4882a593Smuzhiyun 	{ PHY_ID_MATCH_EXACT(ATH8032_PHY_ID) },
1150*4882a593Smuzhiyun 	{ PHY_ID_MATCH_EXACT(ATH8035_PHY_ID) },
1151*4882a593Smuzhiyun 	{ PHY_ID_MATCH_EXACT(ATH9331_PHY_ID) },
1152*4882a593Smuzhiyun 	{ }
1153*4882a593Smuzhiyun };
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun MODULE_DEVICE_TABLE(mdio, atheros_tbl);
1156