1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 2020 Synopsys, Inc. and/or its affiliates.
4*4882a593Smuzhiyun * Synopsys DesignWare XPCS helpers
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Author: Jose Abreu <Jose.Abreu@synopsys.com>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/pcs/pcs-xpcs.h>
11*4882a593Smuzhiyun #include <linux/mdio.h>
12*4882a593Smuzhiyun #include <linux/phylink.h>
13*4882a593Smuzhiyun #include <linux/workqueue.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define SYNOPSYS_XPCS_USXGMII_ID 0x7996ced0
16*4882a593Smuzhiyun #define SYNOPSYS_XPCS_10GKR_ID 0x7996ced0
17*4882a593Smuzhiyun #define SYNOPSYS_XPCS_XLGMII_ID 0x7996ced0
18*4882a593Smuzhiyun #define SYNOPSYS_XPCS_MASK 0xffffffff
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* Vendor regs access */
21*4882a593Smuzhiyun #define DW_VENDOR BIT(15)
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* VR_XS_PCS */
24*4882a593Smuzhiyun #define DW_USXGMII_RST BIT(10)
25*4882a593Smuzhiyun #define DW_USXGMII_EN BIT(9)
26*4882a593Smuzhiyun #define DW_VR_XS_PCS_DIG_STS 0x0010
27*4882a593Smuzhiyun #define DW_RXFIFO_ERR GENMASK(6, 5)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /* SR_MII */
30*4882a593Smuzhiyun #define DW_USXGMII_FULL BIT(8)
31*4882a593Smuzhiyun #define DW_USXGMII_SS_MASK (BIT(13) | BIT(6) | BIT(5))
32*4882a593Smuzhiyun #define DW_USXGMII_10000 (BIT(13) | BIT(6))
33*4882a593Smuzhiyun #define DW_USXGMII_5000 (BIT(13) | BIT(5))
34*4882a593Smuzhiyun #define DW_USXGMII_2500 (BIT(5))
35*4882a593Smuzhiyun #define DW_USXGMII_1000 (BIT(6))
36*4882a593Smuzhiyun #define DW_USXGMII_100 (BIT(13))
37*4882a593Smuzhiyun #define DW_USXGMII_10 (0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* SR_AN */
40*4882a593Smuzhiyun #define DW_SR_AN_ADV1 0x10
41*4882a593Smuzhiyun #define DW_SR_AN_ADV2 0x11
42*4882a593Smuzhiyun #define DW_SR_AN_ADV3 0x12
43*4882a593Smuzhiyun #define DW_SR_AN_LP_ABL1 0x13
44*4882a593Smuzhiyun #define DW_SR_AN_LP_ABL2 0x14
45*4882a593Smuzhiyun #define DW_SR_AN_LP_ABL3 0x15
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Clause 73 Defines */
48*4882a593Smuzhiyun /* AN_LP_ABL1 */
49*4882a593Smuzhiyun #define DW_C73_PAUSE BIT(10)
50*4882a593Smuzhiyun #define DW_C73_ASYM_PAUSE BIT(11)
51*4882a593Smuzhiyun #define DW_C73_AN_ADV_SF 0x1
52*4882a593Smuzhiyun /* AN_LP_ABL2 */
53*4882a593Smuzhiyun #define DW_C73_1000KX BIT(5)
54*4882a593Smuzhiyun #define DW_C73_10000KX4 BIT(6)
55*4882a593Smuzhiyun #define DW_C73_10000KR BIT(7)
56*4882a593Smuzhiyun /* AN_LP_ABL3 */
57*4882a593Smuzhiyun #define DW_C73_2500KX BIT(0)
58*4882a593Smuzhiyun #define DW_C73_5000KR BIT(1)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static const int xpcs_usxgmii_features[] = {
61*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Pause_BIT,
62*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Asym_Pause_BIT,
63*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Autoneg_BIT,
64*4882a593Smuzhiyun ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
65*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
66*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
67*4882a593Smuzhiyun ETHTOOL_LINK_MODE_2500baseX_Full_BIT,
68*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static const int xpcs_10gkr_features[] = {
72*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Pause_BIT,
73*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Asym_Pause_BIT,
74*4882a593Smuzhiyun ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
75*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS,
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static const int xpcs_xlgmii_features[] = {
79*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Pause_BIT,
80*4882a593Smuzhiyun ETHTOOL_LINK_MODE_Asym_Pause_BIT,
81*4882a593Smuzhiyun ETHTOOL_LINK_MODE_25000baseCR_Full_BIT,
82*4882a593Smuzhiyun ETHTOOL_LINK_MODE_25000baseKR_Full_BIT,
83*4882a593Smuzhiyun ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
84*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT,
85*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT,
86*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT,
87*4882a593Smuzhiyun ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT,
88*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT,
89*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT,
90*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
91*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseKR_Full_BIT,
92*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseSR_Full_BIT,
93*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseCR_Full_BIT,
94*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseLR_ER_FR_Full_BIT,
95*4882a593Smuzhiyun ETHTOOL_LINK_MODE_50000baseDR_Full_BIT,
96*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT,
97*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
98*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT,
99*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT,
100*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseKR2_Full_BIT,
101*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseSR2_Full_BIT,
102*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseCR2_Full_BIT,
103*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseLR2_ER2_FR2_Full_BIT,
104*4882a593Smuzhiyun ETHTOOL_LINK_MODE_100000baseDR2_Full_BIT,
105*4882a593Smuzhiyun __ETHTOOL_LINK_MODE_MASK_NBITS,
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static const phy_interface_t xpcs_usxgmii_interfaces[] = {
109*4882a593Smuzhiyun PHY_INTERFACE_MODE_USXGMII,
110*4882a593Smuzhiyun PHY_INTERFACE_MODE_MAX,
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static const phy_interface_t xpcs_10gkr_interfaces[] = {
114*4882a593Smuzhiyun PHY_INTERFACE_MODE_10GKR,
115*4882a593Smuzhiyun PHY_INTERFACE_MODE_MAX,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun static const phy_interface_t xpcs_xlgmii_interfaces[] = {
119*4882a593Smuzhiyun PHY_INTERFACE_MODE_XLGMII,
120*4882a593Smuzhiyun PHY_INTERFACE_MODE_MAX,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct xpcs_id {
124*4882a593Smuzhiyun u32 id;
125*4882a593Smuzhiyun u32 mask;
126*4882a593Smuzhiyun const int *supported;
127*4882a593Smuzhiyun const phy_interface_t *interface;
128*4882a593Smuzhiyun } xpcs_id_list[] = {
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun .id = SYNOPSYS_XPCS_USXGMII_ID,
131*4882a593Smuzhiyun .mask = SYNOPSYS_XPCS_MASK,
132*4882a593Smuzhiyun .supported = xpcs_usxgmii_features,
133*4882a593Smuzhiyun .interface = xpcs_usxgmii_interfaces,
134*4882a593Smuzhiyun }, {
135*4882a593Smuzhiyun .id = SYNOPSYS_XPCS_10GKR_ID,
136*4882a593Smuzhiyun .mask = SYNOPSYS_XPCS_MASK,
137*4882a593Smuzhiyun .supported = xpcs_10gkr_features,
138*4882a593Smuzhiyun .interface = xpcs_10gkr_interfaces,
139*4882a593Smuzhiyun }, {
140*4882a593Smuzhiyun .id = SYNOPSYS_XPCS_XLGMII_ID,
141*4882a593Smuzhiyun .mask = SYNOPSYS_XPCS_MASK,
142*4882a593Smuzhiyun .supported = xpcs_xlgmii_features,
143*4882a593Smuzhiyun .interface = xpcs_xlgmii_interfaces,
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
xpcs_read(struct mdio_xpcs_args * xpcs,int dev,u32 reg)147*4882a593Smuzhiyun static int xpcs_read(struct mdio_xpcs_args *xpcs, int dev, u32 reg)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun u32 reg_addr = MII_ADDR_C45 | dev << 16 | reg;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return mdiobus_read(xpcs->bus, xpcs->addr, reg_addr);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
xpcs_write(struct mdio_xpcs_args * xpcs,int dev,u32 reg,u16 val)154*4882a593Smuzhiyun static int xpcs_write(struct mdio_xpcs_args *xpcs, int dev, u32 reg, u16 val)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun u32 reg_addr = MII_ADDR_C45 | dev << 16 | reg;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return mdiobus_write(xpcs->bus, xpcs->addr, reg_addr, val);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
xpcs_read_vendor(struct mdio_xpcs_args * xpcs,int dev,u32 reg)161*4882a593Smuzhiyun static int xpcs_read_vendor(struct mdio_xpcs_args *xpcs, int dev, u32 reg)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun return xpcs_read(xpcs, dev, DW_VENDOR | reg);
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
xpcs_write_vendor(struct mdio_xpcs_args * xpcs,int dev,int reg,u16 val)166*4882a593Smuzhiyun static int xpcs_write_vendor(struct mdio_xpcs_args *xpcs, int dev, int reg,
167*4882a593Smuzhiyun u16 val)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun return xpcs_write(xpcs, dev, DW_VENDOR | reg, val);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
xpcs_read_vpcs(struct mdio_xpcs_args * xpcs,int reg)172*4882a593Smuzhiyun static int xpcs_read_vpcs(struct mdio_xpcs_args *xpcs, int reg)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun return xpcs_read_vendor(xpcs, MDIO_MMD_PCS, reg);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
xpcs_write_vpcs(struct mdio_xpcs_args * xpcs,int reg,u16 val)177*4882a593Smuzhiyun static int xpcs_write_vpcs(struct mdio_xpcs_args *xpcs, int reg, u16 val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return xpcs_write_vendor(xpcs, MDIO_MMD_PCS, reg, val);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
xpcs_poll_reset(struct mdio_xpcs_args * xpcs,int dev)182*4882a593Smuzhiyun static int xpcs_poll_reset(struct mdio_xpcs_args *xpcs, int dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun /* Poll until the reset bit clears (50ms per retry == 0.6 sec) */
185*4882a593Smuzhiyun unsigned int retries = 12;
186*4882a593Smuzhiyun int ret;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun do {
189*4882a593Smuzhiyun msleep(50);
190*4882a593Smuzhiyun ret = xpcs_read(xpcs, dev, MDIO_CTRL1);
191*4882a593Smuzhiyun if (ret < 0)
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun } while (ret & MDIO_CTRL1_RESET && --retries);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return (ret & MDIO_CTRL1_RESET) ? -ETIMEDOUT : 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
xpcs_soft_reset(struct mdio_xpcs_args * xpcs,int dev)198*4882a593Smuzhiyun static int xpcs_soft_reset(struct mdio_xpcs_args *xpcs, int dev)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun int ret;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = xpcs_write(xpcs, dev, MDIO_CTRL1, MDIO_CTRL1_RESET);
203*4882a593Smuzhiyun if (ret < 0)
204*4882a593Smuzhiyun return ret;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return xpcs_poll_reset(xpcs, dev);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define xpcs_warn(__xpcs, __state, __args...) \
210*4882a593Smuzhiyun ({ \
211*4882a593Smuzhiyun if ((__state)->link) \
212*4882a593Smuzhiyun dev_warn(&(__xpcs)->bus->dev, ##__args); \
213*4882a593Smuzhiyun })
214*4882a593Smuzhiyun
xpcs_read_fault(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)215*4882a593Smuzhiyun static int xpcs_read_fault(struct mdio_xpcs_args *xpcs,
216*4882a593Smuzhiyun struct phylink_link_state *state)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun int ret;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MDIO_STAT1);
221*4882a593Smuzhiyun if (ret < 0)
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (ret & MDIO_STAT1_FAULT) {
225*4882a593Smuzhiyun xpcs_warn(xpcs, state, "Link fault condition detected!\n");
226*4882a593Smuzhiyun return -EFAULT;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MDIO_STAT2);
230*4882a593Smuzhiyun if (ret < 0)
231*4882a593Smuzhiyun return ret;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (ret & MDIO_STAT2_RXFAULT)
234*4882a593Smuzhiyun xpcs_warn(xpcs, state, "Receiver fault detected!\n");
235*4882a593Smuzhiyun if (ret & MDIO_STAT2_TXFAULT)
236*4882a593Smuzhiyun xpcs_warn(xpcs, state, "Transmitter fault detected!\n");
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = xpcs_read_vendor(xpcs, MDIO_MMD_PCS, DW_VR_XS_PCS_DIG_STS);
239*4882a593Smuzhiyun if (ret < 0)
240*4882a593Smuzhiyun return ret;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (ret & DW_RXFIFO_ERR) {
243*4882a593Smuzhiyun xpcs_warn(xpcs, state, "FIFO fault condition detected!\n");
244*4882a593Smuzhiyun return -EFAULT;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT1);
248*4882a593Smuzhiyun if (ret < 0)
249*4882a593Smuzhiyun return ret;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (!(ret & MDIO_PCS_10GBRT_STAT1_BLKLK))
252*4882a593Smuzhiyun xpcs_warn(xpcs, state, "Link is not locked!\n");
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT2);
255*4882a593Smuzhiyun if (ret < 0)
256*4882a593Smuzhiyun return ret;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (ret & MDIO_PCS_10GBRT_STAT2_ERR) {
259*4882a593Smuzhiyun xpcs_warn(xpcs, state, "Link has errors!\n");
260*4882a593Smuzhiyun return -EFAULT;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
xpcs_read_link(struct mdio_xpcs_args * xpcs,bool an)266*4882a593Smuzhiyun static int xpcs_read_link(struct mdio_xpcs_args *xpcs, bool an)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun bool link = true;
269*4882a593Smuzhiyun int ret;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MDIO_STAT1);
272*4882a593Smuzhiyun if (ret < 0)
273*4882a593Smuzhiyun return ret;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (!(ret & MDIO_STAT1_LSTATUS))
276*4882a593Smuzhiyun link = false;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (an) {
279*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, MDIO_STAT1);
280*4882a593Smuzhiyun if (ret < 0)
281*4882a593Smuzhiyun return ret;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (!(ret & MDIO_STAT1_LSTATUS))
284*4882a593Smuzhiyun link = false;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun return link;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
xpcs_get_max_usxgmii_speed(const unsigned long * supported)290*4882a593Smuzhiyun static int xpcs_get_max_usxgmii_speed(const unsigned long *supported)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun int max = SPEED_UNKNOWN;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (phylink_test(supported, 1000baseKX_Full))
295*4882a593Smuzhiyun max = SPEED_1000;
296*4882a593Smuzhiyun if (phylink_test(supported, 2500baseX_Full))
297*4882a593Smuzhiyun max = SPEED_2500;
298*4882a593Smuzhiyun if (phylink_test(supported, 10000baseKX4_Full))
299*4882a593Smuzhiyun max = SPEED_10000;
300*4882a593Smuzhiyun if (phylink_test(supported, 10000baseKR_Full))
301*4882a593Smuzhiyun max = SPEED_10000;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun return max;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
xpcs_config_usxgmii(struct mdio_xpcs_args * xpcs,int speed)306*4882a593Smuzhiyun static int xpcs_config_usxgmii(struct mdio_xpcs_args *xpcs, int speed)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun int ret, speed_sel;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun switch (speed) {
311*4882a593Smuzhiyun case SPEED_10:
312*4882a593Smuzhiyun speed_sel = DW_USXGMII_10;
313*4882a593Smuzhiyun break;
314*4882a593Smuzhiyun case SPEED_100:
315*4882a593Smuzhiyun speed_sel = DW_USXGMII_100;
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun case SPEED_1000:
318*4882a593Smuzhiyun speed_sel = DW_USXGMII_1000;
319*4882a593Smuzhiyun break;
320*4882a593Smuzhiyun case SPEED_2500:
321*4882a593Smuzhiyun speed_sel = DW_USXGMII_2500;
322*4882a593Smuzhiyun break;
323*4882a593Smuzhiyun case SPEED_5000:
324*4882a593Smuzhiyun speed_sel = DW_USXGMII_5000;
325*4882a593Smuzhiyun break;
326*4882a593Smuzhiyun case SPEED_10000:
327*4882a593Smuzhiyun speed_sel = DW_USXGMII_10000;
328*4882a593Smuzhiyun break;
329*4882a593Smuzhiyun default:
330*4882a593Smuzhiyun /* Nothing to do here */
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun ret = xpcs_read_vpcs(xpcs, MDIO_CTRL1);
335*4882a593Smuzhiyun if (ret < 0)
336*4882a593Smuzhiyun return ret;
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun ret = xpcs_write_vpcs(xpcs, MDIO_CTRL1, ret | DW_USXGMII_EN);
339*4882a593Smuzhiyun if (ret < 0)
340*4882a593Smuzhiyun return ret;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_VEND2, MDIO_CTRL1);
343*4882a593Smuzhiyun if (ret < 0)
344*4882a593Smuzhiyun return ret;
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun ret &= ~DW_USXGMII_SS_MASK;
347*4882a593Smuzhiyun ret |= speed_sel | DW_USXGMII_FULL;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun ret = xpcs_write(xpcs, MDIO_MMD_VEND2, MDIO_CTRL1, ret);
350*4882a593Smuzhiyun if (ret < 0)
351*4882a593Smuzhiyun return ret;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun ret = xpcs_read_vpcs(xpcs, MDIO_CTRL1);
354*4882a593Smuzhiyun if (ret < 0)
355*4882a593Smuzhiyun return ret;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun return xpcs_write_vpcs(xpcs, MDIO_CTRL1, ret | DW_USXGMII_RST);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
xpcs_config_aneg_c73(struct mdio_xpcs_args * xpcs)360*4882a593Smuzhiyun static int xpcs_config_aneg_c73(struct mdio_xpcs_args *xpcs)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun int ret, adv;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* By default, in USXGMII mode XPCS operates at 10G baud and
365*4882a593Smuzhiyun * replicates data to achieve lower speeds. Hereby, in this
366*4882a593Smuzhiyun * default configuration we need to advertise all supported
367*4882a593Smuzhiyun * modes and not only the ones we want to use.
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* SR_AN_ADV3 */
371*4882a593Smuzhiyun adv = 0;
372*4882a593Smuzhiyun if (phylink_test(xpcs->supported, 2500baseX_Full))
373*4882a593Smuzhiyun adv |= DW_C73_2500KX;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* TODO: 5000baseKR */
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun ret = xpcs_write(xpcs, MDIO_MMD_AN, DW_SR_AN_ADV3, adv);
378*4882a593Smuzhiyun if (ret < 0)
379*4882a593Smuzhiyun return ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /* SR_AN_ADV2 */
382*4882a593Smuzhiyun adv = 0;
383*4882a593Smuzhiyun if (phylink_test(xpcs->supported, 1000baseKX_Full))
384*4882a593Smuzhiyun adv |= DW_C73_1000KX;
385*4882a593Smuzhiyun if (phylink_test(xpcs->supported, 10000baseKX4_Full))
386*4882a593Smuzhiyun adv |= DW_C73_10000KX4;
387*4882a593Smuzhiyun if (phylink_test(xpcs->supported, 10000baseKR_Full))
388*4882a593Smuzhiyun adv |= DW_C73_10000KR;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun ret = xpcs_write(xpcs, MDIO_MMD_AN, DW_SR_AN_ADV2, adv);
391*4882a593Smuzhiyun if (ret < 0)
392*4882a593Smuzhiyun return ret;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* SR_AN_ADV1 */
395*4882a593Smuzhiyun adv = DW_C73_AN_ADV_SF;
396*4882a593Smuzhiyun if (phylink_test(xpcs->supported, Pause))
397*4882a593Smuzhiyun adv |= DW_C73_PAUSE;
398*4882a593Smuzhiyun if (phylink_test(xpcs->supported, Asym_Pause))
399*4882a593Smuzhiyun adv |= DW_C73_ASYM_PAUSE;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return xpcs_write(xpcs, MDIO_MMD_AN, DW_SR_AN_ADV1, adv);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
xpcs_config_aneg(struct mdio_xpcs_args * xpcs)404*4882a593Smuzhiyun static int xpcs_config_aneg(struct mdio_xpcs_args *xpcs)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun int ret;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ret = xpcs_config_aneg_c73(xpcs);
409*4882a593Smuzhiyun if (ret < 0)
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, MDIO_CTRL1);
413*4882a593Smuzhiyun if (ret < 0)
414*4882a593Smuzhiyun return ret;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun ret |= MDIO_AN_CTRL1_ENABLE | MDIO_AN_CTRL1_RESTART;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return xpcs_write(xpcs, MDIO_MMD_AN, MDIO_CTRL1, ret);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
xpcs_aneg_done(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)421*4882a593Smuzhiyun static int xpcs_aneg_done(struct mdio_xpcs_args *xpcs,
422*4882a593Smuzhiyun struct phylink_link_state *state)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun int ret;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, MDIO_STAT1);
427*4882a593Smuzhiyun if (ret < 0)
428*4882a593Smuzhiyun return ret;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (ret & MDIO_AN_STAT1_COMPLETE) {
431*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, DW_SR_AN_LP_ABL1);
432*4882a593Smuzhiyun if (ret < 0)
433*4882a593Smuzhiyun return ret;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* Check if Aneg outcome is valid */
436*4882a593Smuzhiyun if (!(ret & DW_C73_AN_ADV_SF)) {
437*4882a593Smuzhiyun xpcs_config_aneg(xpcs);
438*4882a593Smuzhiyun return 0;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun return 1;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun return 0;
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun
xpcs_read_lpa(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)447*4882a593Smuzhiyun static int xpcs_read_lpa(struct mdio_xpcs_args *xpcs,
448*4882a593Smuzhiyun struct phylink_link_state *state)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun int ret;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, MDIO_STAT1);
453*4882a593Smuzhiyun if (ret < 0)
454*4882a593Smuzhiyun return ret;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun if (!(ret & MDIO_AN_STAT1_LPABLE)) {
457*4882a593Smuzhiyun phylink_clear(state->lp_advertising, Autoneg);
458*4882a593Smuzhiyun return 0;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun phylink_set(state->lp_advertising, Autoneg);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* Clause 73 outcome */
464*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, DW_SR_AN_LP_ABL3);
465*4882a593Smuzhiyun if (ret < 0)
466*4882a593Smuzhiyun return ret;
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun if (ret & DW_C73_2500KX)
469*4882a593Smuzhiyun phylink_set(state->lp_advertising, 2500baseX_Full);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, DW_SR_AN_LP_ABL2);
472*4882a593Smuzhiyun if (ret < 0)
473*4882a593Smuzhiyun return ret;
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun if (ret & DW_C73_1000KX)
476*4882a593Smuzhiyun phylink_set(state->lp_advertising, 1000baseKX_Full);
477*4882a593Smuzhiyun if (ret & DW_C73_10000KX4)
478*4882a593Smuzhiyun phylink_set(state->lp_advertising, 10000baseKX4_Full);
479*4882a593Smuzhiyun if (ret & DW_C73_10000KR)
480*4882a593Smuzhiyun phylink_set(state->lp_advertising, 10000baseKR_Full);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_AN, DW_SR_AN_LP_ABL1);
483*4882a593Smuzhiyun if (ret < 0)
484*4882a593Smuzhiyun return ret;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if (ret & DW_C73_PAUSE)
487*4882a593Smuzhiyun phylink_set(state->lp_advertising, Pause);
488*4882a593Smuzhiyun if (ret & DW_C73_ASYM_PAUSE)
489*4882a593Smuzhiyun phylink_set(state->lp_advertising, Asym_Pause);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun linkmode_and(state->lp_advertising, state->lp_advertising,
492*4882a593Smuzhiyun state->advertising);
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
xpcs_resolve_lpa(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)496*4882a593Smuzhiyun static void xpcs_resolve_lpa(struct mdio_xpcs_args *xpcs,
497*4882a593Smuzhiyun struct phylink_link_state *state)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun int max_speed = xpcs_get_max_usxgmii_speed(state->lp_advertising);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun state->pause = MLO_PAUSE_TX | MLO_PAUSE_RX;
502*4882a593Smuzhiyun state->speed = max_speed;
503*4882a593Smuzhiyun state->duplex = DUPLEX_FULL;
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun
xpcs_get_max_xlgmii_speed(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)506*4882a593Smuzhiyun static int xpcs_get_max_xlgmii_speed(struct mdio_xpcs_args *xpcs,
507*4882a593Smuzhiyun struct phylink_link_state *state)
508*4882a593Smuzhiyun {
509*4882a593Smuzhiyun unsigned long *adv = state->advertising;
510*4882a593Smuzhiyun int speed = SPEED_UNKNOWN;
511*4882a593Smuzhiyun int bit;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun for_each_set_bit(bit, adv, __ETHTOOL_LINK_MODE_MASK_NBITS) {
514*4882a593Smuzhiyun int new_speed = SPEED_UNKNOWN;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun switch (bit) {
517*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_25000baseCR_Full_BIT:
518*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_25000baseKR_Full_BIT:
519*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_25000baseSR_Full_BIT:
520*4882a593Smuzhiyun new_speed = SPEED_25000;
521*4882a593Smuzhiyun break;
522*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_40000baseKR4_Full_BIT:
523*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_40000baseCR4_Full_BIT:
524*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_40000baseSR4_Full_BIT:
525*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_40000baseLR4_Full_BIT:
526*4882a593Smuzhiyun new_speed = SPEED_40000;
527*4882a593Smuzhiyun break;
528*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseCR2_Full_BIT:
529*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseKR2_Full_BIT:
530*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT:
531*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseKR_Full_BIT:
532*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseSR_Full_BIT:
533*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseCR_Full_BIT:
534*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseLR_ER_FR_Full_BIT:
535*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_50000baseDR_Full_BIT:
536*4882a593Smuzhiyun new_speed = SPEED_50000;
537*4882a593Smuzhiyun break;
538*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseKR4_Full_BIT:
539*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT:
540*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseCR4_Full_BIT:
541*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseLR4_ER4_Full_BIT:
542*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseKR2_Full_BIT:
543*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseSR2_Full_BIT:
544*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseCR2_Full_BIT:
545*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseLR2_ER2_FR2_Full_BIT:
546*4882a593Smuzhiyun case ETHTOOL_LINK_MODE_100000baseDR2_Full_BIT:
547*4882a593Smuzhiyun new_speed = SPEED_100000;
548*4882a593Smuzhiyun break;
549*4882a593Smuzhiyun default:
550*4882a593Smuzhiyun continue;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if (new_speed > speed)
554*4882a593Smuzhiyun speed = new_speed;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun return speed;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
xpcs_resolve_pma(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)560*4882a593Smuzhiyun static void xpcs_resolve_pma(struct mdio_xpcs_args *xpcs,
561*4882a593Smuzhiyun struct phylink_link_state *state)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun state->pause = MLO_PAUSE_TX | MLO_PAUSE_RX;
564*4882a593Smuzhiyun state->duplex = DUPLEX_FULL;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun switch (state->interface) {
567*4882a593Smuzhiyun case PHY_INTERFACE_MODE_10GKR:
568*4882a593Smuzhiyun state->speed = SPEED_10000;
569*4882a593Smuzhiyun break;
570*4882a593Smuzhiyun case PHY_INTERFACE_MODE_XLGMII:
571*4882a593Smuzhiyun state->speed = xpcs_get_max_xlgmii_speed(xpcs, state);
572*4882a593Smuzhiyun break;
573*4882a593Smuzhiyun default:
574*4882a593Smuzhiyun state->speed = SPEED_UNKNOWN;
575*4882a593Smuzhiyun break;
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun
xpcs_validate(struct mdio_xpcs_args * xpcs,unsigned long * supported,struct phylink_link_state * state)579*4882a593Smuzhiyun static int xpcs_validate(struct mdio_xpcs_args *xpcs,
580*4882a593Smuzhiyun unsigned long *supported,
581*4882a593Smuzhiyun struct phylink_link_state *state)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun linkmode_and(supported, supported, xpcs->supported);
584*4882a593Smuzhiyun linkmode_and(state->advertising, state->advertising, xpcs->supported);
585*4882a593Smuzhiyun return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun
xpcs_config(struct mdio_xpcs_args * xpcs,const struct phylink_link_state * state)588*4882a593Smuzhiyun static int xpcs_config(struct mdio_xpcs_args *xpcs,
589*4882a593Smuzhiyun const struct phylink_link_state *state)
590*4882a593Smuzhiyun {
591*4882a593Smuzhiyun int ret;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (state->an_enabled) {
594*4882a593Smuzhiyun ret = xpcs_config_aneg(xpcs);
595*4882a593Smuzhiyun if (ret)
596*4882a593Smuzhiyun return ret;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
xpcs_get_state(struct mdio_xpcs_args * xpcs,struct phylink_link_state * state)602*4882a593Smuzhiyun static int xpcs_get_state(struct mdio_xpcs_args *xpcs,
603*4882a593Smuzhiyun struct phylink_link_state *state)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun int ret;
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Link needs to be read first ... */
608*4882a593Smuzhiyun state->link = xpcs_read_link(xpcs, state->an_enabled) > 0 ? 1 : 0;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun /* ... and then we check the faults. */
611*4882a593Smuzhiyun ret = xpcs_read_fault(xpcs, state);
612*4882a593Smuzhiyun if (ret) {
613*4882a593Smuzhiyun ret = xpcs_soft_reset(xpcs, MDIO_MMD_PCS);
614*4882a593Smuzhiyun if (ret)
615*4882a593Smuzhiyun return ret;
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun state->link = 0;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun return xpcs_config(xpcs, state);
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun if (state->an_enabled && xpcs_aneg_done(xpcs, state)) {
623*4882a593Smuzhiyun state->an_complete = true;
624*4882a593Smuzhiyun xpcs_read_lpa(xpcs, state);
625*4882a593Smuzhiyun xpcs_resolve_lpa(xpcs, state);
626*4882a593Smuzhiyun } else if (state->an_enabled) {
627*4882a593Smuzhiyun state->link = 0;
628*4882a593Smuzhiyun } else if (state->link) {
629*4882a593Smuzhiyun xpcs_resolve_pma(xpcs, state);
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
xpcs_link_up(struct mdio_xpcs_args * xpcs,int speed,phy_interface_t interface)635*4882a593Smuzhiyun static int xpcs_link_up(struct mdio_xpcs_args *xpcs, int speed,
636*4882a593Smuzhiyun phy_interface_t interface)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun if (interface == PHY_INTERFACE_MODE_USXGMII)
639*4882a593Smuzhiyun return xpcs_config_usxgmii(xpcs, speed);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
xpcs_get_id(struct mdio_xpcs_args * xpcs)644*4882a593Smuzhiyun static u32 xpcs_get_id(struct mdio_xpcs_args *xpcs)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun int ret;
647*4882a593Smuzhiyun u32 id;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MII_PHYSID1);
650*4882a593Smuzhiyun if (ret < 0)
651*4882a593Smuzhiyun return 0xffffffff;
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun id = ret << 16;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ret = xpcs_read(xpcs, MDIO_MMD_PCS, MII_PHYSID2);
656*4882a593Smuzhiyun if (ret < 0)
657*4882a593Smuzhiyun return 0xffffffff;
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun return id | ret;
660*4882a593Smuzhiyun }
661*4882a593Smuzhiyun
xpcs_check_features(struct mdio_xpcs_args * xpcs,struct xpcs_id * match,phy_interface_t interface)662*4882a593Smuzhiyun static bool xpcs_check_features(struct mdio_xpcs_args *xpcs,
663*4882a593Smuzhiyun struct xpcs_id *match,
664*4882a593Smuzhiyun phy_interface_t interface)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun int i;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun for (i = 0; match->interface[i] != PHY_INTERFACE_MODE_MAX; i++) {
669*4882a593Smuzhiyun if (match->interface[i] == interface)
670*4882a593Smuzhiyun break;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun if (match->interface[i] == PHY_INTERFACE_MODE_MAX)
674*4882a593Smuzhiyun return false;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun for (i = 0; match->supported[i] != __ETHTOOL_LINK_MODE_MASK_NBITS; i++)
677*4882a593Smuzhiyun set_bit(match->supported[i], xpcs->supported);
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun return true;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
xpcs_probe(struct mdio_xpcs_args * xpcs,phy_interface_t interface)682*4882a593Smuzhiyun static int xpcs_probe(struct mdio_xpcs_args *xpcs, phy_interface_t interface)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun u32 xpcs_id = xpcs_get_id(xpcs);
685*4882a593Smuzhiyun struct xpcs_id *match = NULL;
686*4882a593Smuzhiyun int i;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(xpcs_id_list); i++) {
689*4882a593Smuzhiyun struct xpcs_id *entry = &xpcs_id_list[i];
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun if ((xpcs_id & entry->mask) == entry->id) {
692*4882a593Smuzhiyun match = entry;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (xpcs_check_features(xpcs, match, interface))
695*4882a593Smuzhiyun return xpcs_soft_reset(xpcs, MDIO_MMD_PCS);
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun return -ENODEV;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun static struct mdio_xpcs_ops xpcs_ops = {
703*4882a593Smuzhiyun .validate = xpcs_validate,
704*4882a593Smuzhiyun .config = xpcs_config,
705*4882a593Smuzhiyun .get_state = xpcs_get_state,
706*4882a593Smuzhiyun .link_up = xpcs_link_up,
707*4882a593Smuzhiyun .probe = xpcs_probe,
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun
mdio_xpcs_get_ops(void)710*4882a593Smuzhiyun struct mdio_xpcs_ops *mdio_xpcs_get_ops(void)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun return &xpcs_ops;
713*4882a593Smuzhiyun }
714*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(mdio_xpcs_get_ops);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
717