1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2*4882a593Smuzhiyun /* Copyright 2020 NXP
3*4882a593Smuzhiyun * Lynx PCS MDIO helpers
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/mdio.h>
7*4882a593Smuzhiyun #include <linux/phylink.h>
8*4882a593Smuzhiyun #include <linux/pcs-lynx.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #define SGMII_CLOCK_PERIOD_NS 8 /* PCS is clocked at 125 MHz */
11*4882a593Smuzhiyun #define LINK_TIMER_VAL(ns) ((u32)((ns) / SGMII_CLOCK_PERIOD_NS))
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define SGMII_AN_LINK_TIMER_NS 1600000 /* defined by SGMII spec */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define LINK_TIMER_LO 0x12
16*4882a593Smuzhiyun #define LINK_TIMER_HI 0x13
17*4882a593Smuzhiyun #define IF_MODE 0x14
18*4882a593Smuzhiyun #define IF_MODE_SGMII_EN BIT(0)
19*4882a593Smuzhiyun #define IF_MODE_USE_SGMII_AN BIT(1)
20*4882a593Smuzhiyun #define IF_MODE_SPEED(x) (((x) << 2) & GENMASK(3, 2))
21*4882a593Smuzhiyun #define IF_MODE_SPEED_MSK GENMASK(3, 2)
22*4882a593Smuzhiyun #define IF_MODE_HALF_DUPLEX BIT(4)
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun enum sgmii_speed {
25*4882a593Smuzhiyun SGMII_SPEED_10 = 0,
26*4882a593Smuzhiyun SGMII_SPEED_100 = 1,
27*4882a593Smuzhiyun SGMII_SPEED_1000 = 2,
28*4882a593Smuzhiyun SGMII_SPEED_2500 = 2,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define phylink_pcs_to_lynx(pl_pcs) container_of((pl_pcs), struct lynx_pcs, pcs)
32*4882a593Smuzhiyun
lynx_pcs_get_state_usxgmii(struct mdio_device * pcs,struct phylink_link_state * state)33*4882a593Smuzhiyun static void lynx_pcs_get_state_usxgmii(struct mdio_device *pcs,
34*4882a593Smuzhiyun struct phylink_link_state *state)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct mii_bus *bus = pcs->bus;
37*4882a593Smuzhiyun int addr = pcs->addr;
38*4882a593Smuzhiyun int status, lpa;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun status = mdiobus_c45_read(bus, addr, MDIO_MMD_VEND2, MII_BMSR);
41*4882a593Smuzhiyun if (status < 0)
42*4882a593Smuzhiyun return;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun state->link = !!(status & MDIO_STAT1_LSTATUS);
45*4882a593Smuzhiyun state->an_complete = !!(status & MDIO_AN_STAT1_COMPLETE);
46*4882a593Smuzhiyun if (!state->link || !state->an_complete)
47*4882a593Smuzhiyun return;
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun lpa = mdiobus_c45_read(bus, addr, MDIO_MMD_VEND2, MII_LPA);
50*4882a593Smuzhiyun if (lpa < 0)
51*4882a593Smuzhiyun return;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun phylink_decode_usxgmii_word(state, lpa);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
lynx_pcs_get_state_2500basex(struct mdio_device * pcs,struct phylink_link_state * state)56*4882a593Smuzhiyun static void lynx_pcs_get_state_2500basex(struct mdio_device *pcs,
57*4882a593Smuzhiyun struct phylink_link_state *state)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct mii_bus *bus = pcs->bus;
60*4882a593Smuzhiyun int addr = pcs->addr;
61*4882a593Smuzhiyun int bmsr, lpa;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun bmsr = mdiobus_read(bus, addr, MII_BMSR);
64*4882a593Smuzhiyun lpa = mdiobus_read(bus, addr, MII_LPA);
65*4882a593Smuzhiyun if (bmsr < 0 || lpa < 0) {
66*4882a593Smuzhiyun state->link = false;
67*4882a593Smuzhiyun return;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun state->link = !!(bmsr & BMSR_LSTATUS);
71*4882a593Smuzhiyun state->an_complete = !!(bmsr & BMSR_ANEGCOMPLETE);
72*4882a593Smuzhiyun if (!state->link)
73*4882a593Smuzhiyun return;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun state->speed = SPEED_2500;
76*4882a593Smuzhiyun state->pause |= MLO_PAUSE_TX | MLO_PAUSE_RX;
77*4882a593Smuzhiyun state->duplex = DUPLEX_FULL;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
lynx_pcs_get_state(struct phylink_pcs * pcs,struct phylink_link_state * state)80*4882a593Smuzhiyun static void lynx_pcs_get_state(struct phylink_pcs *pcs,
81*4882a593Smuzhiyun struct phylink_link_state *state)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun struct lynx_pcs *lynx = phylink_pcs_to_lynx(pcs);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun switch (state->interface) {
86*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
87*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
88*4882a593Smuzhiyun phylink_mii_c22_pcs_get_state(lynx->mdio, state);
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun case PHY_INTERFACE_MODE_2500BASEX:
91*4882a593Smuzhiyun lynx_pcs_get_state_2500basex(lynx->mdio, state);
92*4882a593Smuzhiyun break;
93*4882a593Smuzhiyun case PHY_INTERFACE_MODE_USXGMII:
94*4882a593Smuzhiyun lynx_pcs_get_state_usxgmii(lynx->mdio, state);
95*4882a593Smuzhiyun break;
96*4882a593Smuzhiyun case PHY_INTERFACE_MODE_10GBASER:
97*4882a593Smuzhiyun phylink_mii_c45_pcs_get_state(lynx->mdio, state);
98*4882a593Smuzhiyun break;
99*4882a593Smuzhiyun default:
100*4882a593Smuzhiyun break;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun dev_dbg(&lynx->mdio->dev,
104*4882a593Smuzhiyun "mode=%s/%s/%s link=%u an_enabled=%u an_complete=%u\n",
105*4882a593Smuzhiyun phy_modes(state->interface),
106*4882a593Smuzhiyun phy_speed_to_str(state->speed),
107*4882a593Smuzhiyun phy_duplex_to_str(state->duplex),
108*4882a593Smuzhiyun state->link, state->an_enabled, state->an_complete);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
lynx_pcs_config_sgmii(struct mdio_device * pcs,unsigned int mode,const unsigned long * advertising)111*4882a593Smuzhiyun static int lynx_pcs_config_sgmii(struct mdio_device *pcs, unsigned int mode,
112*4882a593Smuzhiyun const unsigned long *advertising)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun struct mii_bus *bus = pcs->bus;
115*4882a593Smuzhiyun int addr = pcs->addr;
116*4882a593Smuzhiyun u16 if_mode;
117*4882a593Smuzhiyun int err;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if_mode = IF_MODE_SGMII_EN;
120*4882a593Smuzhiyun if (mode == MLO_AN_INBAND) {
121*4882a593Smuzhiyun u32 link_timer;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun if_mode |= IF_MODE_USE_SGMII_AN;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Adjust link timer for SGMII */
126*4882a593Smuzhiyun link_timer = LINK_TIMER_VAL(SGMII_AN_LINK_TIMER_NS);
127*4882a593Smuzhiyun mdiobus_write(bus, addr, LINK_TIMER_LO, link_timer & 0xffff);
128*4882a593Smuzhiyun mdiobus_write(bus, addr, LINK_TIMER_HI, link_timer >> 16);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun err = mdiobus_modify(bus, addr, IF_MODE,
131*4882a593Smuzhiyun IF_MODE_SGMII_EN | IF_MODE_USE_SGMII_AN,
132*4882a593Smuzhiyun if_mode);
133*4882a593Smuzhiyun if (err)
134*4882a593Smuzhiyun return err;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun return phylink_mii_c22_pcs_config(pcs, mode, PHY_INTERFACE_MODE_SGMII,
137*4882a593Smuzhiyun advertising);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
lynx_pcs_config_usxgmii(struct mdio_device * pcs,unsigned int mode,const unsigned long * advertising)140*4882a593Smuzhiyun static int lynx_pcs_config_usxgmii(struct mdio_device *pcs, unsigned int mode,
141*4882a593Smuzhiyun const unsigned long *advertising)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct mii_bus *bus = pcs->bus;
144*4882a593Smuzhiyun int addr = pcs->addr;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (!phylink_autoneg_inband(mode)) {
147*4882a593Smuzhiyun dev_err(&pcs->dev, "USXGMII only supports in-band AN for now\n");
148*4882a593Smuzhiyun return -EOPNOTSUPP;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Configure device ability for the USXGMII Replicator */
152*4882a593Smuzhiyun return mdiobus_c45_write(bus, addr, MDIO_MMD_VEND2, MII_ADVERTISE,
153*4882a593Smuzhiyun MDIO_USXGMII_10G | MDIO_USXGMII_LINK |
154*4882a593Smuzhiyun MDIO_USXGMII_FULL_DUPLEX |
155*4882a593Smuzhiyun ADVERTISE_SGMII | ADVERTISE_LPACK);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
lynx_pcs_config(struct phylink_pcs * pcs,unsigned int mode,phy_interface_t ifmode,const unsigned long * advertising,bool permit)158*4882a593Smuzhiyun static int lynx_pcs_config(struct phylink_pcs *pcs, unsigned int mode,
159*4882a593Smuzhiyun phy_interface_t ifmode,
160*4882a593Smuzhiyun const unsigned long *advertising,
161*4882a593Smuzhiyun bool permit)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct lynx_pcs *lynx = phylink_pcs_to_lynx(pcs);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun switch (ifmode) {
166*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
167*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
168*4882a593Smuzhiyun return lynx_pcs_config_sgmii(lynx->mdio, mode, advertising);
169*4882a593Smuzhiyun case PHY_INTERFACE_MODE_2500BASEX:
170*4882a593Smuzhiyun if (phylink_autoneg_inband(mode)) {
171*4882a593Smuzhiyun dev_err(&lynx->mdio->dev,
172*4882a593Smuzhiyun "AN not supported on 3.125GHz SerDes lane\n");
173*4882a593Smuzhiyun return -EOPNOTSUPP;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun case PHY_INTERFACE_MODE_USXGMII:
177*4882a593Smuzhiyun return lynx_pcs_config_usxgmii(lynx->mdio, mode, advertising);
178*4882a593Smuzhiyun case PHY_INTERFACE_MODE_10GBASER:
179*4882a593Smuzhiyun /* Nothing to do here for 10GBASER */
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun default:
182*4882a593Smuzhiyun return -EOPNOTSUPP;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
lynx_pcs_link_up_sgmii(struct mdio_device * pcs,unsigned int mode,int speed,int duplex)188*4882a593Smuzhiyun static void lynx_pcs_link_up_sgmii(struct mdio_device *pcs, unsigned int mode,
189*4882a593Smuzhiyun int speed, int duplex)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct mii_bus *bus = pcs->bus;
192*4882a593Smuzhiyun u16 if_mode = 0, sgmii_speed;
193*4882a593Smuzhiyun int addr = pcs->addr;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* The PCS needs to be configured manually only
196*4882a593Smuzhiyun * when not operating on in-band mode
197*4882a593Smuzhiyun */
198*4882a593Smuzhiyun if (mode == MLO_AN_INBAND)
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (duplex == DUPLEX_HALF)
202*4882a593Smuzhiyun if_mode |= IF_MODE_HALF_DUPLEX;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun switch (speed) {
205*4882a593Smuzhiyun case SPEED_1000:
206*4882a593Smuzhiyun sgmii_speed = SGMII_SPEED_1000;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case SPEED_100:
209*4882a593Smuzhiyun sgmii_speed = SGMII_SPEED_100;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case SPEED_10:
212*4882a593Smuzhiyun sgmii_speed = SGMII_SPEED_10;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case SPEED_UNKNOWN:
215*4882a593Smuzhiyun /* Silently don't do anything */
216*4882a593Smuzhiyun return;
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun dev_err(&pcs->dev, "Invalid PCS speed %d\n", speed);
219*4882a593Smuzhiyun return;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun if_mode |= IF_MODE_SPEED(sgmii_speed);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun mdiobus_modify(bus, addr, IF_MODE,
224*4882a593Smuzhiyun IF_MODE_HALF_DUPLEX | IF_MODE_SPEED_MSK,
225*4882a593Smuzhiyun if_mode);
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* 2500Base-X is SerDes protocol 7 on Felix and 6 on ENETC. It is a SerDes lane
229*4882a593Smuzhiyun * clocked at 3.125 GHz which encodes symbols with 8b/10b and does not have
230*4882a593Smuzhiyun * auto-negotiation of any link parameters. Electrically it is compatible with
231*4882a593Smuzhiyun * a single lane of XAUI.
232*4882a593Smuzhiyun * The hardware reference manual wants to call this mode SGMII, but it isn't
233*4882a593Smuzhiyun * really, since the fundamental features of SGMII:
234*4882a593Smuzhiyun * - Downgrading the link speed by duplicating symbols
235*4882a593Smuzhiyun * - Auto-negotiation
236*4882a593Smuzhiyun * are not there.
237*4882a593Smuzhiyun * The speed is configured at 1000 in the IF_MODE because the clock frequency
238*4882a593Smuzhiyun * is actually given by a PLL configured in the Reset Configuration Word (RCW).
239*4882a593Smuzhiyun * Since there is no difference between fixed speed SGMII w/o AN and 802.3z w/o
240*4882a593Smuzhiyun * AN, we call this PHY interface type 2500Base-X. In case a PHY negotiates a
241*4882a593Smuzhiyun * lower link speed on line side, the system-side interface remains fixed at
242*4882a593Smuzhiyun * 2500 Mbps and we do rate adaptation through pause frames.
243*4882a593Smuzhiyun */
lynx_pcs_link_up_2500basex(struct mdio_device * pcs,unsigned int mode,int speed,int duplex)244*4882a593Smuzhiyun static void lynx_pcs_link_up_2500basex(struct mdio_device *pcs,
245*4882a593Smuzhiyun unsigned int mode,
246*4882a593Smuzhiyun int speed, int duplex)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun struct mii_bus *bus = pcs->bus;
249*4882a593Smuzhiyun int addr = pcs->addr;
250*4882a593Smuzhiyun u16 if_mode = 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (mode == MLO_AN_INBAND) {
253*4882a593Smuzhiyun dev_err(&pcs->dev, "AN not supported for 2500BaseX\n");
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (duplex == DUPLEX_HALF)
258*4882a593Smuzhiyun if_mode |= IF_MODE_HALF_DUPLEX;
259*4882a593Smuzhiyun if_mode |= IF_MODE_SPEED(SGMII_SPEED_2500);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun mdiobus_modify(bus, addr, IF_MODE,
262*4882a593Smuzhiyun IF_MODE_HALF_DUPLEX | IF_MODE_SPEED_MSK,
263*4882a593Smuzhiyun if_mode);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
lynx_pcs_link_up(struct phylink_pcs * pcs,unsigned int mode,phy_interface_t interface,int speed,int duplex)266*4882a593Smuzhiyun static void lynx_pcs_link_up(struct phylink_pcs *pcs, unsigned int mode,
267*4882a593Smuzhiyun phy_interface_t interface,
268*4882a593Smuzhiyun int speed, int duplex)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct lynx_pcs *lynx = phylink_pcs_to_lynx(pcs);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun switch (interface) {
273*4882a593Smuzhiyun case PHY_INTERFACE_MODE_SGMII:
274*4882a593Smuzhiyun case PHY_INTERFACE_MODE_QSGMII:
275*4882a593Smuzhiyun lynx_pcs_link_up_sgmii(lynx->mdio, mode, speed, duplex);
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun case PHY_INTERFACE_MODE_2500BASEX:
278*4882a593Smuzhiyun lynx_pcs_link_up_2500basex(lynx->mdio, mode, speed, duplex);
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun case PHY_INTERFACE_MODE_USXGMII:
281*4882a593Smuzhiyun /* At the moment, only in-band AN is supported for USXGMII
282*4882a593Smuzhiyun * so nothing to do in link_up
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun break;
285*4882a593Smuzhiyun default:
286*4882a593Smuzhiyun break;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static const struct phylink_pcs_ops lynx_pcs_phylink_ops = {
291*4882a593Smuzhiyun .pcs_get_state = lynx_pcs_get_state,
292*4882a593Smuzhiyun .pcs_config = lynx_pcs_config,
293*4882a593Smuzhiyun .pcs_link_up = lynx_pcs_link_up,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
lynx_pcs_create(struct mdio_device * mdio)296*4882a593Smuzhiyun struct lynx_pcs *lynx_pcs_create(struct mdio_device *mdio)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun struct lynx_pcs *lynx_pcs;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun lynx_pcs = kzalloc(sizeof(*lynx_pcs), GFP_KERNEL);
301*4882a593Smuzhiyun if (!lynx_pcs)
302*4882a593Smuzhiyun return NULL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun lynx_pcs->mdio = mdio;
305*4882a593Smuzhiyun lynx_pcs->pcs.ops = &lynx_pcs_phylink_ops;
306*4882a593Smuzhiyun lynx_pcs->pcs.poll = true;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return lynx_pcs;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun EXPORT_SYMBOL(lynx_pcs_create);
311*4882a593Smuzhiyun
lynx_pcs_destroy(struct lynx_pcs * pcs)312*4882a593Smuzhiyun void lynx_pcs_destroy(struct lynx_pcs *pcs)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun kfree(pcs);
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun EXPORT_SYMBOL(lynx_pcs_destroy);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
319