xref: /OK3568_Linux_fs/kernel/drivers/net/mdio/mdio-mux-meson-g12a.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Copyright (c) 2019 Baylibre, SAS.
3*4882a593Smuzhiyun  * Author: Jerome Brunet <jbrunet@baylibre.com>
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/bitfield.h>
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clk-provider.h>
9*4882a593Smuzhiyun #include <linux/device.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/mdio-mux.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/phy.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define ETH_PLL_STS		0x40
18*4882a593Smuzhiyun #define ETH_PLL_CTL0		0x44
19*4882a593Smuzhiyun #define  PLL_CTL0_LOCK_DIG	BIT(30)
20*4882a593Smuzhiyun #define  PLL_CTL0_RST		BIT(29)
21*4882a593Smuzhiyun #define  PLL_CTL0_EN		BIT(28)
22*4882a593Smuzhiyun #define  PLL_CTL0_SEL		BIT(23)
23*4882a593Smuzhiyun #define  PLL_CTL0_N		GENMASK(14, 10)
24*4882a593Smuzhiyun #define  PLL_CTL0_M		GENMASK(8, 0)
25*4882a593Smuzhiyun #define  PLL_LOCK_TIMEOUT	1000000
26*4882a593Smuzhiyun #define  PLL_MUX_NUM_PARENT	2
27*4882a593Smuzhiyun #define ETH_PLL_CTL1		0x48
28*4882a593Smuzhiyun #define ETH_PLL_CTL2		0x4c
29*4882a593Smuzhiyun #define ETH_PLL_CTL3		0x50
30*4882a593Smuzhiyun #define ETH_PLL_CTL4		0x54
31*4882a593Smuzhiyun #define ETH_PLL_CTL5		0x58
32*4882a593Smuzhiyun #define ETH_PLL_CTL6		0x5c
33*4882a593Smuzhiyun #define ETH_PLL_CTL7		0x60
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define ETH_PHY_CNTL0		0x80
36*4882a593Smuzhiyun #define   EPHY_G12A_ID		0x33010180
37*4882a593Smuzhiyun #define ETH_PHY_CNTL1		0x84
38*4882a593Smuzhiyun #define  PHY_CNTL1_ST_MODE	GENMASK(2, 0)
39*4882a593Smuzhiyun #define  PHY_CNTL1_ST_PHYADD	GENMASK(7, 3)
40*4882a593Smuzhiyun #define   EPHY_DFLT_ADD		8
41*4882a593Smuzhiyun #define  PHY_CNTL1_MII_MODE	GENMASK(15, 14)
42*4882a593Smuzhiyun #define   EPHY_MODE_RMII	0x1
43*4882a593Smuzhiyun #define  PHY_CNTL1_CLK_EN	BIT(16)
44*4882a593Smuzhiyun #define  PHY_CNTL1_CLKFREQ	BIT(17)
45*4882a593Smuzhiyun #define  PHY_CNTL1_PHY_ENB	BIT(18)
46*4882a593Smuzhiyun #define ETH_PHY_CNTL2		0x88
47*4882a593Smuzhiyun #define  PHY_CNTL2_USE_INTERNAL	BIT(5)
48*4882a593Smuzhiyun #define  PHY_CNTL2_SMI_SRC_MAC	BIT(6)
49*4882a593Smuzhiyun #define  PHY_CNTL2_RX_CLK_EPHY	BIT(9)
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define MESON_G12A_MDIO_EXTERNAL_ID 0
52*4882a593Smuzhiyun #define MESON_G12A_MDIO_INTERNAL_ID 1
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun struct g12a_mdio_mux {
55*4882a593Smuzhiyun 	bool pll_is_enabled;
56*4882a593Smuzhiyun 	void __iomem *regs;
57*4882a593Smuzhiyun 	void *mux_handle;
58*4882a593Smuzhiyun 	struct clk *pclk;
59*4882a593Smuzhiyun 	struct clk *pll;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun struct g12a_ephy_pll {
63*4882a593Smuzhiyun 	void __iomem *base;
64*4882a593Smuzhiyun 	struct clk_hw hw;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define g12a_ephy_pll_to_dev(_hw)			\
68*4882a593Smuzhiyun 	container_of(_hw, struct g12a_ephy_pll, hw)
69*4882a593Smuzhiyun 
g12a_ephy_pll_recalc_rate(struct clk_hw * hw,unsigned long parent_rate)70*4882a593Smuzhiyun static unsigned long g12a_ephy_pll_recalc_rate(struct clk_hw *hw,
71*4882a593Smuzhiyun 					       unsigned long parent_rate)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
74*4882a593Smuzhiyun 	u32 val, m, n;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	val = readl(pll->base + ETH_PLL_CTL0);
77*4882a593Smuzhiyun 	m = FIELD_GET(PLL_CTL0_M, val);
78*4882a593Smuzhiyun 	n = FIELD_GET(PLL_CTL0_N, val);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return parent_rate * m / n;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
g12a_ephy_pll_enable(struct clk_hw * hw)83*4882a593Smuzhiyun static int g12a_ephy_pll_enable(struct clk_hw *hw)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
86*4882a593Smuzhiyun 	u32 val = readl(pll->base + ETH_PLL_CTL0);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* Apply both enable an reset */
89*4882a593Smuzhiyun 	val |= PLL_CTL0_RST | PLL_CTL0_EN;
90*4882a593Smuzhiyun 	writel(val, pll->base + ETH_PLL_CTL0);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	/* Clear the reset to let PLL lock */
93*4882a593Smuzhiyun 	val &= ~PLL_CTL0_RST;
94*4882a593Smuzhiyun 	writel(val, pll->base + ETH_PLL_CTL0);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	/* Poll on the digital lock instead of the usual analog lock
97*4882a593Smuzhiyun 	 * This is done because bit 31 is unreliable on some SoC. Bit
98*4882a593Smuzhiyun 	 * 31 may indicate that the PLL is not lock eventhough the clock
99*4882a593Smuzhiyun 	 * is actually running
100*4882a593Smuzhiyun 	 */
101*4882a593Smuzhiyun 	return readl_poll_timeout(pll->base + ETH_PLL_CTL0, val,
102*4882a593Smuzhiyun 				  val & PLL_CTL0_LOCK_DIG, 0, PLL_LOCK_TIMEOUT);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
g12a_ephy_pll_disable(struct clk_hw * hw)105*4882a593Smuzhiyun static void g12a_ephy_pll_disable(struct clk_hw *hw)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
108*4882a593Smuzhiyun 	u32 val;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	val = readl(pll->base + ETH_PLL_CTL0);
111*4882a593Smuzhiyun 	val &= ~PLL_CTL0_EN;
112*4882a593Smuzhiyun 	val |= PLL_CTL0_RST;
113*4882a593Smuzhiyun 	writel(val, pll->base + ETH_PLL_CTL0);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
g12a_ephy_pll_is_enabled(struct clk_hw * hw)116*4882a593Smuzhiyun static int g12a_ephy_pll_is_enabled(struct clk_hw *hw)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
119*4882a593Smuzhiyun 	unsigned int val;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	val = readl(pll->base + ETH_PLL_CTL0);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return (val & PLL_CTL0_LOCK_DIG) ? 1 : 0;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
g12a_ephy_pll_init(struct clk_hw * hw)126*4882a593Smuzhiyun static int g12a_ephy_pll_init(struct clk_hw *hw)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	struct g12a_ephy_pll *pll = g12a_ephy_pll_to_dev(hw);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	/* Apply PLL HW settings */
131*4882a593Smuzhiyun 	writel(0x29c0040a, pll->base + ETH_PLL_CTL0);
132*4882a593Smuzhiyun 	writel(0x927e0000, pll->base + ETH_PLL_CTL1);
133*4882a593Smuzhiyun 	writel(0xac5f49e5, pll->base + ETH_PLL_CTL2);
134*4882a593Smuzhiyun 	writel(0x00000000, pll->base + ETH_PLL_CTL3);
135*4882a593Smuzhiyun 	writel(0x00000000, pll->base + ETH_PLL_CTL4);
136*4882a593Smuzhiyun 	writel(0x20200000, pll->base + ETH_PLL_CTL5);
137*4882a593Smuzhiyun 	writel(0x0000c002, pll->base + ETH_PLL_CTL6);
138*4882a593Smuzhiyun 	writel(0x00000023, pll->base + ETH_PLL_CTL7);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static const struct clk_ops g12a_ephy_pll_ops = {
144*4882a593Smuzhiyun 	.recalc_rate	= g12a_ephy_pll_recalc_rate,
145*4882a593Smuzhiyun 	.is_enabled	= g12a_ephy_pll_is_enabled,
146*4882a593Smuzhiyun 	.enable		= g12a_ephy_pll_enable,
147*4882a593Smuzhiyun 	.disable	= g12a_ephy_pll_disable,
148*4882a593Smuzhiyun 	.init		= g12a_ephy_pll_init,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
g12a_enable_internal_mdio(struct g12a_mdio_mux * priv)151*4882a593Smuzhiyun static int g12a_enable_internal_mdio(struct g12a_mdio_mux *priv)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	int ret;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Enable the phy clock */
156*4882a593Smuzhiyun 	if (!priv->pll_is_enabled) {
157*4882a593Smuzhiyun 		ret = clk_prepare_enable(priv->pll);
158*4882a593Smuzhiyun 		if (ret)
159*4882a593Smuzhiyun 			return ret;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	priv->pll_is_enabled = true;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Initialize ephy control */
165*4882a593Smuzhiyun 	writel(EPHY_G12A_ID, priv->regs + ETH_PHY_CNTL0);
166*4882a593Smuzhiyun 	writel(FIELD_PREP(PHY_CNTL1_ST_MODE, 3) |
167*4882a593Smuzhiyun 	       FIELD_PREP(PHY_CNTL1_ST_PHYADD, EPHY_DFLT_ADD) |
168*4882a593Smuzhiyun 	       FIELD_PREP(PHY_CNTL1_MII_MODE, EPHY_MODE_RMII) |
169*4882a593Smuzhiyun 	       PHY_CNTL1_CLK_EN |
170*4882a593Smuzhiyun 	       PHY_CNTL1_CLKFREQ |
171*4882a593Smuzhiyun 	       PHY_CNTL1_PHY_ENB,
172*4882a593Smuzhiyun 	       priv->regs + ETH_PHY_CNTL1);
173*4882a593Smuzhiyun 	writel(PHY_CNTL2_USE_INTERNAL |
174*4882a593Smuzhiyun 	       PHY_CNTL2_SMI_SRC_MAC |
175*4882a593Smuzhiyun 	       PHY_CNTL2_RX_CLK_EPHY,
176*4882a593Smuzhiyun 	       priv->regs + ETH_PHY_CNTL2);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
g12a_enable_external_mdio(struct g12a_mdio_mux * priv)181*4882a593Smuzhiyun static int g12a_enable_external_mdio(struct g12a_mdio_mux *priv)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	/* Reset the mdio bus mux */
184*4882a593Smuzhiyun 	writel_relaxed(0x0, priv->regs + ETH_PHY_CNTL2);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/* Disable the phy clock if enabled */
187*4882a593Smuzhiyun 	if (priv->pll_is_enabled) {
188*4882a593Smuzhiyun 		clk_disable_unprepare(priv->pll);
189*4882a593Smuzhiyun 		priv->pll_is_enabled = false;
190*4882a593Smuzhiyun 	}
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
g12a_mdio_switch_fn(int current_child,int desired_child,void * data)195*4882a593Smuzhiyun static int g12a_mdio_switch_fn(int current_child, int desired_child,
196*4882a593Smuzhiyun 			       void *data)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	struct g12a_mdio_mux *priv = dev_get_drvdata(data);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (current_child == desired_child)
201*4882a593Smuzhiyun 		return 0;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	switch (desired_child) {
204*4882a593Smuzhiyun 	case MESON_G12A_MDIO_EXTERNAL_ID:
205*4882a593Smuzhiyun 		return g12a_enable_external_mdio(priv);
206*4882a593Smuzhiyun 	case MESON_G12A_MDIO_INTERNAL_ID:
207*4882a593Smuzhiyun 		return g12a_enable_internal_mdio(priv);
208*4882a593Smuzhiyun 	default:
209*4882a593Smuzhiyun 		return -EINVAL;
210*4882a593Smuzhiyun 	}
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun static const struct of_device_id g12a_mdio_mux_match[] = {
214*4882a593Smuzhiyun 	{ .compatible = "amlogic,g12a-mdio-mux", },
215*4882a593Smuzhiyun 	{},
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, g12a_mdio_mux_match);
218*4882a593Smuzhiyun 
g12a_ephy_glue_clk_register(struct device * dev)219*4882a593Smuzhiyun static int g12a_ephy_glue_clk_register(struct device *dev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct g12a_mdio_mux *priv = dev_get_drvdata(dev);
222*4882a593Smuzhiyun 	const char *parent_names[PLL_MUX_NUM_PARENT];
223*4882a593Smuzhiyun 	struct clk_init_data init;
224*4882a593Smuzhiyun 	struct g12a_ephy_pll *pll;
225*4882a593Smuzhiyun 	struct clk_mux *mux;
226*4882a593Smuzhiyun 	struct clk *clk;
227*4882a593Smuzhiyun 	char *name;
228*4882a593Smuzhiyun 	int i;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* get the mux parents */
231*4882a593Smuzhiyun 	for (i = 0; i < PLL_MUX_NUM_PARENT; i++) {
232*4882a593Smuzhiyun 		char in_name[8];
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		snprintf(in_name, sizeof(in_name), "clkin%d", i);
235*4882a593Smuzhiyun 		clk = devm_clk_get(dev, in_name);
236*4882a593Smuzhiyun 		if (IS_ERR(clk)) {
237*4882a593Smuzhiyun 			if (PTR_ERR(clk) != -EPROBE_DEFER)
238*4882a593Smuzhiyun 				dev_err(dev, "Missing clock %s\n", in_name);
239*4882a593Smuzhiyun 			return PTR_ERR(clk);
240*4882a593Smuzhiyun 		}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		parent_names[i] = __clk_get_name(clk);
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* create the input mux */
246*4882a593Smuzhiyun 	mux = devm_kzalloc(dev, sizeof(*mux), GFP_KERNEL);
247*4882a593Smuzhiyun 	if (!mux)
248*4882a593Smuzhiyun 		return -ENOMEM;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	name = kasprintf(GFP_KERNEL, "%s#mux", dev_name(dev));
251*4882a593Smuzhiyun 	if (!name)
252*4882a593Smuzhiyun 		return -ENOMEM;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	init.name = name;
255*4882a593Smuzhiyun 	init.ops = &clk_mux_ro_ops;
256*4882a593Smuzhiyun 	init.flags = 0;
257*4882a593Smuzhiyun 	init.parent_names = parent_names;
258*4882a593Smuzhiyun 	init.num_parents = PLL_MUX_NUM_PARENT;
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	mux->reg = priv->regs + ETH_PLL_CTL0;
261*4882a593Smuzhiyun 	mux->shift = __ffs(PLL_CTL0_SEL);
262*4882a593Smuzhiyun 	mux->mask = PLL_CTL0_SEL >> mux->shift;
263*4882a593Smuzhiyun 	mux->hw.init = &init;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	clk = devm_clk_register(dev, &mux->hw);
266*4882a593Smuzhiyun 	kfree(name);
267*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
268*4882a593Smuzhiyun 		dev_err(dev, "failed to register input mux\n");
269*4882a593Smuzhiyun 		return PTR_ERR(clk);
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* create the pll */
273*4882a593Smuzhiyun 	pll = devm_kzalloc(dev, sizeof(*pll), GFP_KERNEL);
274*4882a593Smuzhiyun 	if (!pll)
275*4882a593Smuzhiyun 		return -ENOMEM;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	name = kasprintf(GFP_KERNEL, "%s#pll", dev_name(dev));
278*4882a593Smuzhiyun 	if (!name)
279*4882a593Smuzhiyun 		return -ENOMEM;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	init.name = name;
282*4882a593Smuzhiyun 	init.ops = &g12a_ephy_pll_ops;
283*4882a593Smuzhiyun 	init.flags = 0;
284*4882a593Smuzhiyun 	parent_names[0] = __clk_get_name(clk);
285*4882a593Smuzhiyun 	init.parent_names = parent_names;
286*4882a593Smuzhiyun 	init.num_parents = 1;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	pll->base = priv->regs;
289*4882a593Smuzhiyun 	pll->hw.init = &init;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	clk = devm_clk_register(dev, &pll->hw);
292*4882a593Smuzhiyun 	kfree(name);
293*4882a593Smuzhiyun 	if (IS_ERR(clk)) {
294*4882a593Smuzhiyun 		dev_err(dev, "failed to register input mux\n");
295*4882a593Smuzhiyun 		return PTR_ERR(clk);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	priv->pll = clk;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	return 0;
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun 
g12a_mdio_mux_probe(struct platform_device * pdev)303*4882a593Smuzhiyun static int g12a_mdio_mux_probe(struct platform_device *pdev)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
306*4882a593Smuzhiyun 	struct g12a_mdio_mux *priv;
307*4882a593Smuzhiyun 	int ret;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
310*4882a593Smuzhiyun 	if (!priv)
311*4882a593Smuzhiyun 		return -ENOMEM;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	priv->regs = devm_platform_ioremap_resource(pdev, 0);
316*4882a593Smuzhiyun 	if (IS_ERR(priv->regs))
317*4882a593Smuzhiyun 		return PTR_ERR(priv->regs);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	priv->pclk = devm_clk_get(dev, "pclk");
320*4882a593Smuzhiyun 	if (IS_ERR(priv->pclk)) {
321*4882a593Smuzhiyun 		ret = PTR_ERR(priv->pclk);
322*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
323*4882a593Smuzhiyun 			dev_err(dev, "failed to get peripheral clock\n");
324*4882a593Smuzhiyun 		return ret;
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Make sure the device registers are clocked */
328*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->pclk);
329*4882a593Smuzhiyun 	if (ret) {
330*4882a593Smuzhiyun 		dev_err(dev, "failed to enable peripheral clock");
331*4882a593Smuzhiyun 		return ret;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* Register PLL in CCF */
335*4882a593Smuzhiyun 	ret = g12a_ephy_glue_clk_register(dev);
336*4882a593Smuzhiyun 	if (ret)
337*4882a593Smuzhiyun 		goto err;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	ret = mdio_mux_init(dev, dev->of_node, g12a_mdio_switch_fn,
340*4882a593Smuzhiyun 			    &priv->mux_handle, dev, NULL);
341*4882a593Smuzhiyun 	if (ret) {
342*4882a593Smuzhiyun 		if (ret != -EPROBE_DEFER)
343*4882a593Smuzhiyun 			dev_err(dev, "mdio multiplexer init failed: %d", ret);
344*4882a593Smuzhiyun 		goto err;
345*4882a593Smuzhiyun 	}
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	return 0;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun err:
350*4882a593Smuzhiyun 	clk_disable_unprepare(priv->pclk);
351*4882a593Smuzhiyun 	return ret;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
g12a_mdio_mux_remove(struct platform_device * pdev)354*4882a593Smuzhiyun static int g12a_mdio_mux_remove(struct platform_device *pdev)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	struct g12a_mdio_mux *priv = platform_get_drvdata(pdev);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	mdio_mux_uninit(priv->mux_handle);
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (priv->pll_is_enabled)
361*4882a593Smuzhiyun 		clk_disable_unprepare(priv->pll);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	clk_disable_unprepare(priv->pclk);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun static struct platform_driver g12a_mdio_mux_driver = {
369*4882a593Smuzhiyun 	.probe		= g12a_mdio_mux_probe,
370*4882a593Smuzhiyun 	.remove		= g12a_mdio_mux_remove,
371*4882a593Smuzhiyun 	.driver		= {
372*4882a593Smuzhiyun 		.name	= "g12a-mdio_mux",
373*4882a593Smuzhiyun 		.of_match_table = g12a_mdio_mux_match,
374*4882a593Smuzhiyun 	},
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun module_platform_driver(g12a_mdio_mux_driver);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun MODULE_DESCRIPTION("Amlogic G12a MDIO multiplexer driver");
379*4882a593Smuzhiyun MODULE_AUTHOR("Jerome Brunet <jbrunet@baylibre.com>");
380*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
381