1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2016 Broadcom
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/clk.h>
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/iopoll.h>
9*4882a593Smuzhiyun #include <linux/mdio-mux.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/of_mdio.h>
12*4882a593Smuzhiyun #include <linux/phy.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define MDIO_RATE_ADJ_EXT_OFFSET 0x000
16*4882a593Smuzhiyun #define MDIO_RATE_ADJ_INT_OFFSET 0x004
17*4882a593Smuzhiyun #define MDIO_RATE_ADJ_DIVIDENT_SHIFT 16
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define MDIO_SCAN_CTRL_OFFSET 0x008
20*4882a593Smuzhiyun #define MDIO_SCAN_CTRL_OVRIDE_EXT_MSTR 28
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define MDIO_PARAM_OFFSET 0x23c
23*4882a593Smuzhiyun #define MDIO_PARAM_MIIM_CYCLE 29
24*4882a593Smuzhiyun #define MDIO_PARAM_INTERNAL_SEL 25
25*4882a593Smuzhiyun #define MDIO_PARAM_BUS_ID 22
26*4882a593Smuzhiyun #define MDIO_PARAM_C45_SEL 21
27*4882a593Smuzhiyun #define MDIO_PARAM_PHY_ID 16
28*4882a593Smuzhiyun #define MDIO_PARAM_PHY_DATA 0
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MDIO_READ_OFFSET 0x240
31*4882a593Smuzhiyun #define MDIO_READ_DATA_MASK 0xffff
32*4882a593Smuzhiyun #define MDIO_ADDR_OFFSET 0x244
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define MDIO_CTRL_OFFSET 0x248
35*4882a593Smuzhiyun #define MDIO_CTRL_WRITE_OP 0x1
36*4882a593Smuzhiyun #define MDIO_CTRL_READ_OP 0x2
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define MDIO_STAT_OFFSET 0x24c
39*4882a593Smuzhiyun #define MDIO_STAT_DONE 1
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define BUS_MAX_ADDR 32
42*4882a593Smuzhiyun #define EXT_BUS_START_ADDR 16
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define MDIO_REG_ADDR_SPACE_SIZE 0x250
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define MDIO_OPERATING_FREQUENCY 11000000
47*4882a593Smuzhiyun #define MDIO_RATE_ADJ_DIVIDENT 1
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun struct iproc_mdiomux_desc {
50*4882a593Smuzhiyun void *mux_handle;
51*4882a593Smuzhiyun void __iomem *base;
52*4882a593Smuzhiyun struct device *dev;
53*4882a593Smuzhiyun struct mii_bus *mii_bus;
54*4882a593Smuzhiyun struct clk *core_clk;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun
mdio_mux_iproc_config(struct iproc_mdiomux_desc * md)57*4882a593Smuzhiyun static void mdio_mux_iproc_config(struct iproc_mdiomux_desc *md)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u32 divisor;
60*4882a593Smuzhiyun u32 val;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Disable external mdio master access */
63*4882a593Smuzhiyun val = readl(md->base + MDIO_SCAN_CTRL_OFFSET);
64*4882a593Smuzhiyun val |= BIT(MDIO_SCAN_CTRL_OVRIDE_EXT_MSTR);
65*4882a593Smuzhiyun writel(val, md->base + MDIO_SCAN_CTRL_OFFSET);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (md->core_clk) {
68*4882a593Smuzhiyun /* use rate adjust regs to derrive the mdio's operating
69*4882a593Smuzhiyun * frequency from the specified core clock
70*4882a593Smuzhiyun */
71*4882a593Smuzhiyun divisor = clk_get_rate(md->core_clk) / MDIO_OPERATING_FREQUENCY;
72*4882a593Smuzhiyun divisor = divisor / (MDIO_RATE_ADJ_DIVIDENT + 1);
73*4882a593Smuzhiyun val = divisor;
74*4882a593Smuzhiyun val |= MDIO_RATE_ADJ_DIVIDENT << MDIO_RATE_ADJ_DIVIDENT_SHIFT;
75*4882a593Smuzhiyun writel(val, md->base + MDIO_RATE_ADJ_EXT_OFFSET);
76*4882a593Smuzhiyun writel(val, md->base + MDIO_RATE_ADJ_INT_OFFSET);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
iproc_mdio_wait_for_idle(void __iomem * base,bool result)80*4882a593Smuzhiyun static int iproc_mdio_wait_for_idle(void __iomem *base, bool result)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun u32 val;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return readl_poll_timeout(base + MDIO_STAT_OFFSET, val,
85*4882a593Smuzhiyun (val & MDIO_STAT_DONE) == result,
86*4882a593Smuzhiyun 2000, 1000000);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* start_miim_ops- Program and start MDIO transaction over mdio bus.
90*4882a593Smuzhiyun * @base: Base address
91*4882a593Smuzhiyun * @phyid: phyid of the selected bus.
92*4882a593Smuzhiyun * @reg: register offset to be read/written.
93*4882a593Smuzhiyun * @val :0 if read op else value to be written in @reg;
94*4882a593Smuzhiyun * @op: Operation that need to be carried out.
95*4882a593Smuzhiyun * MDIO_CTRL_READ_OP: Read transaction.
96*4882a593Smuzhiyun * MDIO_CTRL_WRITE_OP: Write transaction.
97*4882a593Smuzhiyun *
98*4882a593Smuzhiyun * Return value: Successful Read operation returns read reg values and write
99*4882a593Smuzhiyun * operation returns 0. Failure operation returns negative error code.
100*4882a593Smuzhiyun */
start_miim_ops(void __iomem * base,u16 phyid,u32 reg,u16 val,u32 op)101*4882a593Smuzhiyun static int start_miim_ops(void __iomem *base,
102*4882a593Smuzhiyun u16 phyid, u32 reg, u16 val, u32 op)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun u32 param;
105*4882a593Smuzhiyun int ret;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writel(0, base + MDIO_CTRL_OFFSET);
108*4882a593Smuzhiyun ret = iproc_mdio_wait_for_idle(base, 0);
109*4882a593Smuzhiyun if (ret)
110*4882a593Smuzhiyun goto err;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun param = readl(base + MDIO_PARAM_OFFSET);
113*4882a593Smuzhiyun param |= phyid << MDIO_PARAM_PHY_ID;
114*4882a593Smuzhiyun param |= val << MDIO_PARAM_PHY_DATA;
115*4882a593Smuzhiyun if (reg & MII_ADDR_C45)
116*4882a593Smuzhiyun param |= BIT(MDIO_PARAM_C45_SEL);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun writel(param, base + MDIO_PARAM_OFFSET);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun writel(reg, base + MDIO_ADDR_OFFSET);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun writel(op, base + MDIO_CTRL_OFFSET);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ret = iproc_mdio_wait_for_idle(base, 1);
125*4882a593Smuzhiyun if (ret)
126*4882a593Smuzhiyun goto err;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (op == MDIO_CTRL_READ_OP)
129*4882a593Smuzhiyun ret = readl(base + MDIO_READ_OFFSET) & MDIO_READ_DATA_MASK;
130*4882a593Smuzhiyun err:
131*4882a593Smuzhiyun return ret;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
iproc_mdiomux_read(struct mii_bus * bus,int phyid,int reg)134*4882a593Smuzhiyun static int iproc_mdiomux_read(struct mii_bus *bus, int phyid, int reg)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun struct iproc_mdiomux_desc *md = bus->priv;
137*4882a593Smuzhiyun int ret;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun ret = start_miim_ops(md->base, phyid, reg, 0, MDIO_CTRL_READ_OP);
140*4882a593Smuzhiyun if (ret < 0)
141*4882a593Smuzhiyun dev_err(&bus->dev, "mdiomux read operation failed!!!");
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return ret;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
iproc_mdiomux_write(struct mii_bus * bus,int phyid,int reg,u16 val)146*4882a593Smuzhiyun static int iproc_mdiomux_write(struct mii_bus *bus,
147*4882a593Smuzhiyun int phyid, int reg, u16 val)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun struct iproc_mdiomux_desc *md = bus->priv;
150*4882a593Smuzhiyun int ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Write val at reg offset */
153*4882a593Smuzhiyun ret = start_miim_ops(md->base, phyid, reg, val, MDIO_CTRL_WRITE_OP);
154*4882a593Smuzhiyun if (ret < 0)
155*4882a593Smuzhiyun dev_err(&bus->dev, "mdiomux write operation failed!!!");
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
mdio_mux_iproc_switch_fn(int current_child,int desired_child,void * data)160*4882a593Smuzhiyun static int mdio_mux_iproc_switch_fn(int current_child, int desired_child,
161*4882a593Smuzhiyun void *data)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct iproc_mdiomux_desc *md = data;
164*4882a593Smuzhiyun u32 param, bus_id;
165*4882a593Smuzhiyun bool bus_dir;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* select bus and its properties */
168*4882a593Smuzhiyun bus_dir = (desired_child < EXT_BUS_START_ADDR);
169*4882a593Smuzhiyun bus_id = bus_dir ? desired_child : (desired_child - EXT_BUS_START_ADDR);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun param = (bus_dir ? 1 : 0) << MDIO_PARAM_INTERNAL_SEL;
172*4882a593Smuzhiyun param |= (bus_id << MDIO_PARAM_BUS_ID);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun writel(param, md->base + MDIO_PARAM_OFFSET);
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
mdio_mux_iproc_probe(struct platform_device * pdev)178*4882a593Smuzhiyun static int mdio_mux_iproc_probe(struct platform_device *pdev)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct iproc_mdiomux_desc *md;
181*4882a593Smuzhiyun struct mii_bus *bus;
182*4882a593Smuzhiyun struct resource *res;
183*4882a593Smuzhiyun int rc;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun md = devm_kzalloc(&pdev->dev, sizeof(*md), GFP_KERNEL);
186*4882a593Smuzhiyun if (!md)
187*4882a593Smuzhiyun return -ENOMEM;
188*4882a593Smuzhiyun md->dev = &pdev->dev;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
191*4882a593Smuzhiyun if (res->start & 0xfff) {
192*4882a593Smuzhiyun /* For backward compatibility in case the
193*4882a593Smuzhiyun * base address is specified with an offset.
194*4882a593Smuzhiyun */
195*4882a593Smuzhiyun dev_info(&pdev->dev, "fix base address in dt-blob\n");
196*4882a593Smuzhiyun res->start &= ~0xfff;
197*4882a593Smuzhiyun res->end = res->start + MDIO_REG_ADDR_SPACE_SIZE - 1;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun md->base = devm_ioremap_resource(&pdev->dev, res);
200*4882a593Smuzhiyun if (IS_ERR(md->base)) {
201*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to ioremap register\n");
202*4882a593Smuzhiyun return PTR_ERR(md->base);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun md->mii_bus = devm_mdiobus_alloc(&pdev->dev);
206*4882a593Smuzhiyun if (!md->mii_bus) {
207*4882a593Smuzhiyun dev_err(&pdev->dev, "mdiomux bus alloc failed\n");
208*4882a593Smuzhiyun return -ENOMEM;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun md->core_clk = devm_clk_get(&pdev->dev, NULL);
212*4882a593Smuzhiyun if (md->core_clk == ERR_PTR(-ENOENT) ||
213*4882a593Smuzhiyun md->core_clk == ERR_PTR(-EINVAL))
214*4882a593Smuzhiyun md->core_clk = NULL;
215*4882a593Smuzhiyun else if (IS_ERR(md->core_clk))
216*4882a593Smuzhiyun return PTR_ERR(md->core_clk);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun rc = clk_prepare_enable(md->core_clk);
219*4882a593Smuzhiyun if (rc) {
220*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to enable core clk\n");
221*4882a593Smuzhiyun return rc;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun bus = md->mii_bus;
225*4882a593Smuzhiyun bus->priv = md;
226*4882a593Smuzhiyun bus->name = "iProc MDIO mux bus";
227*4882a593Smuzhiyun snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d", pdev->name, pdev->id);
228*4882a593Smuzhiyun bus->parent = &pdev->dev;
229*4882a593Smuzhiyun bus->read = iproc_mdiomux_read;
230*4882a593Smuzhiyun bus->write = iproc_mdiomux_write;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun bus->phy_mask = ~0;
233*4882a593Smuzhiyun bus->dev.of_node = pdev->dev.of_node;
234*4882a593Smuzhiyun rc = mdiobus_register(bus);
235*4882a593Smuzhiyun if (rc) {
236*4882a593Smuzhiyun dev_err(&pdev->dev, "mdiomux registration failed\n");
237*4882a593Smuzhiyun goto out_clk;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun platform_set_drvdata(pdev, md);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun rc = mdio_mux_init(md->dev, md->dev->of_node, mdio_mux_iproc_switch_fn,
243*4882a593Smuzhiyun &md->mux_handle, md, md->mii_bus);
244*4882a593Smuzhiyun if (rc) {
245*4882a593Smuzhiyun dev_info(md->dev, "mdiomux initialization failed\n");
246*4882a593Smuzhiyun goto out_register;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun mdio_mux_iproc_config(md);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun dev_info(md->dev, "iProc mdiomux registered\n");
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun out_register:
255*4882a593Smuzhiyun mdiobus_unregister(bus);
256*4882a593Smuzhiyun out_clk:
257*4882a593Smuzhiyun clk_disable_unprepare(md->core_clk);
258*4882a593Smuzhiyun return rc;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
mdio_mux_iproc_remove(struct platform_device * pdev)261*4882a593Smuzhiyun static int mdio_mux_iproc_remove(struct platform_device *pdev)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct iproc_mdiomux_desc *md = platform_get_drvdata(pdev);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun mdio_mux_uninit(md->mux_handle);
266*4882a593Smuzhiyun mdiobus_unregister(md->mii_bus);
267*4882a593Smuzhiyun clk_disable_unprepare(md->core_clk);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun return 0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
mdio_mux_iproc_suspend(struct device * dev)273*4882a593Smuzhiyun static int mdio_mux_iproc_suspend(struct device *dev)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct iproc_mdiomux_desc *md = dev_get_drvdata(dev);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun clk_disable_unprepare(md->core_clk);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
mdio_mux_iproc_resume(struct device * dev)282*4882a593Smuzhiyun static int mdio_mux_iproc_resume(struct device *dev)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct iproc_mdiomux_desc *md = dev_get_drvdata(dev);
285*4882a593Smuzhiyun int rc;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun rc = clk_prepare_enable(md->core_clk);
288*4882a593Smuzhiyun if (rc) {
289*4882a593Smuzhiyun dev_err(md->dev, "failed to enable core clk\n");
290*4882a593Smuzhiyun return rc;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun mdio_mux_iproc_config(md);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun #endif
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(mdio_mux_iproc_pm_ops,
299*4882a593Smuzhiyun mdio_mux_iproc_suspend, mdio_mux_iproc_resume);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static const struct of_device_id mdio_mux_iproc_match[] = {
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun .compatible = "brcm,mdio-mux-iproc",
304*4882a593Smuzhiyun },
305*4882a593Smuzhiyun {},
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mdio_mux_iproc_match);
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun static struct platform_driver mdiomux_iproc_driver = {
310*4882a593Smuzhiyun .driver = {
311*4882a593Smuzhiyun .name = "mdio-mux-iproc",
312*4882a593Smuzhiyun .of_match_table = mdio_mux_iproc_match,
313*4882a593Smuzhiyun .pm = &mdio_mux_iproc_pm_ops,
314*4882a593Smuzhiyun },
315*4882a593Smuzhiyun .probe = mdio_mux_iproc_probe,
316*4882a593Smuzhiyun .remove = mdio_mux_iproc_remove,
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun module_platform_driver(mdiomux_iproc_driver);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun MODULE_DESCRIPTION("iProc MDIO Mux Bus Driver");
322*4882a593Smuzhiyun MODULE_AUTHOR("Pramod Kumar <pramod.kumar@broadcom.com>");
323*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
324