1*4882a593Smuzhiyun // SPDX-License-Identifier: (GPL-2.0 OR MIT)
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for the MDIO interface of Microsemi network switches.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author: Alexandre Belloni <alexandre.belloni@bootlin.com>
6*4882a593Smuzhiyun * Copyright (c) 2017 Microsemi Corporation
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/bitops.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/iopoll.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/of_mdio.h>
15*4882a593Smuzhiyun #include <linux/phy.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define MSCC_MIIM_REG_STATUS 0x0
19*4882a593Smuzhiyun #define MSCC_MIIM_STATUS_STAT_PENDING BIT(2)
20*4882a593Smuzhiyun #define MSCC_MIIM_STATUS_STAT_BUSY BIT(3)
21*4882a593Smuzhiyun #define MSCC_MIIM_REG_CMD 0x8
22*4882a593Smuzhiyun #define MSCC_MIIM_CMD_OPR_WRITE BIT(1)
23*4882a593Smuzhiyun #define MSCC_MIIM_CMD_OPR_READ BIT(2)
24*4882a593Smuzhiyun #define MSCC_MIIM_CMD_WRDATA_SHIFT 4
25*4882a593Smuzhiyun #define MSCC_MIIM_CMD_REGAD_SHIFT 20
26*4882a593Smuzhiyun #define MSCC_MIIM_CMD_PHYAD_SHIFT 25
27*4882a593Smuzhiyun #define MSCC_MIIM_CMD_VLD BIT(31)
28*4882a593Smuzhiyun #define MSCC_MIIM_REG_DATA 0xC
29*4882a593Smuzhiyun #define MSCC_MIIM_DATA_ERROR (BIT(16) | BIT(17))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define MSCC_PHY_REG_PHY_CFG 0x0
32*4882a593Smuzhiyun #define PHY_CFG_PHY_ENA (BIT(0) | BIT(1) | BIT(2) | BIT(3))
33*4882a593Smuzhiyun #define PHY_CFG_PHY_COMMON_RESET BIT(4)
34*4882a593Smuzhiyun #define PHY_CFG_PHY_RESET (BIT(5) | BIT(6) | BIT(7) | BIT(8))
35*4882a593Smuzhiyun #define MSCC_PHY_REG_PHY_STATUS 0x4
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct mscc_miim_dev {
38*4882a593Smuzhiyun void __iomem *regs;
39*4882a593Smuzhiyun void __iomem *phy_regs;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* When high resolution timers aren't built-in: we can't use usleep_range() as
43*4882a593Smuzhiyun * we would sleep way too long. Use udelay() instead.
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun #define mscc_readl_poll_timeout(addr, val, cond, delay_us, timeout_us) \
46*4882a593Smuzhiyun ({ \
47*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_HIGH_RES_TIMERS)) \
48*4882a593Smuzhiyun readl_poll_timeout_atomic(addr, val, cond, delay_us, \
49*4882a593Smuzhiyun timeout_us); \
50*4882a593Smuzhiyun readl_poll_timeout(addr, val, cond, delay_us, timeout_us); \
51*4882a593Smuzhiyun })
52*4882a593Smuzhiyun
mscc_miim_wait_ready(struct mii_bus * bus)53*4882a593Smuzhiyun static int mscc_miim_wait_ready(struct mii_bus *bus)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun struct mscc_miim_dev *miim = bus->priv;
56*4882a593Smuzhiyun u32 val;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun return mscc_readl_poll_timeout(miim->regs + MSCC_MIIM_REG_STATUS, val,
59*4882a593Smuzhiyun !(val & MSCC_MIIM_STATUS_STAT_BUSY), 50,
60*4882a593Smuzhiyun 10000);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
mscc_miim_wait_pending(struct mii_bus * bus)63*4882a593Smuzhiyun static int mscc_miim_wait_pending(struct mii_bus *bus)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct mscc_miim_dev *miim = bus->priv;
66*4882a593Smuzhiyun u32 val;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return mscc_readl_poll_timeout(miim->regs + MSCC_MIIM_REG_STATUS, val,
69*4882a593Smuzhiyun !(val & MSCC_MIIM_STATUS_STAT_PENDING),
70*4882a593Smuzhiyun 50, 10000);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
mscc_miim_read(struct mii_bus * bus,int mii_id,int regnum)73*4882a593Smuzhiyun static int mscc_miim_read(struct mii_bus *bus, int mii_id, int regnum)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct mscc_miim_dev *miim = bus->priv;
76*4882a593Smuzhiyun u32 val;
77*4882a593Smuzhiyun int ret;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (regnum & MII_ADDR_C45)
80*4882a593Smuzhiyun return -EOPNOTSUPP;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun ret = mscc_miim_wait_pending(bus);
83*4882a593Smuzhiyun if (ret)
84*4882a593Smuzhiyun goto out;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun writel(MSCC_MIIM_CMD_VLD | (mii_id << MSCC_MIIM_CMD_PHYAD_SHIFT) |
87*4882a593Smuzhiyun (regnum << MSCC_MIIM_CMD_REGAD_SHIFT) | MSCC_MIIM_CMD_OPR_READ,
88*4882a593Smuzhiyun miim->regs + MSCC_MIIM_REG_CMD);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun ret = mscc_miim_wait_ready(bus);
91*4882a593Smuzhiyun if (ret)
92*4882a593Smuzhiyun goto out;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun val = readl(miim->regs + MSCC_MIIM_REG_DATA);
95*4882a593Smuzhiyun if (val & MSCC_MIIM_DATA_ERROR) {
96*4882a593Smuzhiyun ret = -EIO;
97*4882a593Smuzhiyun goto out;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun ret = val & 0xFFFF;
101*4882a593Smuzhiyun out:
102*4882a593Smuzhiyun return ret;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
mscc_miim_write(struct mii_bus * bus,int mii_id,int regnum,u16 value)105*4882a593Smuzhiyun static int mscc_miim_write(struct mii_bus *bus, int mii_id,
106*4882a593Smuzhiyun int regnum, u16 value)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun struct mscc_miim_dev *miim = bus->priv;
109*4882a593Smuzhiyun int ret;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun if (regnum & MII_ADDR_C45)
112*4882a593Smuzhiyun return -EOPNOTSUPP;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ret = mscc_miim_wait_pending(bus);
115*4882a593Smuzhiyun if (ret < 0)
116*4882a593Smuzhiyun goto out;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun writel(MSCC_MIIM_CMD_VLD | (mii_id << MSCC_MIIM_CMD_PHYAD_SHIFT) |
119*4882a593Smuzhiyun (regnum << MSCC_MIIM_CMD_REGAD_SHIFT) |
120*4882a593Smuzhiyun (value << MSCC_MIIM_CMD_WRDATA_SHIFT) |
121*4882a593Smuzhiyun MSCC_MIIM_CMD_OPR_WRITE,
122*4882a593Smuzhiyun miim->regs + MSCC_MIIM_REG_CMD);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun out:
125*4882a593Smuzhiyun return ret;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
mscc_miim_reset(struct mii_bus * bus)128*4882a593Smuzhiyun static int mscc_miim_reset(struct mii_bus *bus)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct mscc_miim_dev *miim = bus->priv;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (miim->phy_regs) {
133*4882a593Smuzhiyun writel(0, miim->phy_regs + MSCC_PHY_REG_PHY_CFG);
134*4882a593Smuzhiyun writel(0x1ff, miim->phy_regs + MSCC_PHY_REG_PHY_CFG);
135*4882a593Smuzhiyun mdelay(500);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
mscc_miim_probe(struct platform_device * pdev)141*4882a593Smuzhiyun static int mscc_miim_probe(struct platform_device *pdev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct resource *res;
144*4882a593Smuzhiyun struct mii_bus *bus;
145*4882a593Smuzhiyun struct mscc_miim_dev *dev;
146*4882a593Smuzhiyun int ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
149*4882a593Smuzhiyun if (!res)
150*4882a593Smuzhiyun return -ENODEV;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*dev));
153*4882a593Smuzhiyun if (!bus)
154*4882a593Smuzhiyun return -ENOMEM;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun bus->name = "mscc_miim";
157*4882a593Smuzhiyun bus->read = mscc_miim_read;
158*4882a593Smuzhiyun bus->write = mscc_miim_write;
159*4882a593Smuzhiyun bus->reset = mscc_miim_reset;
160*4882a593Smuzhiyun snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(&pdev->dev));
161*4882a593Smuzhiyun bus->parent = &pdev->dev;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun dev = bus->priv;
164*4882a593Smuzhiyun dev->regs = devm_ioremap_resource(&pdev->dev, res);
165*4882a593Smuzhiyun if (IS_ERR(dev->regs)) {
166*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to map MIIM registers\n");
167*4882a593Smuzhiyun return PTR_ERR(dev->regs);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
171*4882a593Smuzhiyun if (res) {
172*4882a593Smuzhiyun dev->phy_regs = devm_ioremap_resource(&pdev->dev, res);
173*4882a593Smuzhiyun if (IS_ERR(dev->phy_regs)) {
174*4882a593Smuzhiyun dev_err(&pdev->dev, "Unable to map internal phy registers\n");
175*4882a593Smuzhiyun return PTR_ERR(dev->phy_regs);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun ret = of_mdiobus_register(bus, pdev->dev.of_node);
180*4882a593Smuzhiyun if (ret < 0) {
181*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot register MDIO bus (%d)\n", ret);
182*4882a593Smuzhiyun return ret;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun platform_set_drvdata(pdev, bus);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
mscc_miim_remove(struct platform_device * pdev)190*4882a593Smuzhiyun static int mscc_miim_remove(struct platform_device *pdev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct mii_bus *bus = platform_get_drvdata(pdev);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun mdiobus_unregister(bus);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static const struct of_device_id mscc_miim_match[] = {
200*4882a593Smuzhiyun { .compatible = "mscc,ocelot-miim" },
201*4882a593Smuzhiyun { }
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, mscc_miim_match);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct platform_driver mscc_miim_driver = {
206*4882a593Smuzhiyun .probe = mscc_miim_probe,
207*4882a593Smuzhiyun .remove = mscc_miim_remove,
208*4882a593Smuzhiyun .driver = {
209*4882a593Smuzhiyun .name = "mscc-miim",
210*4882a593Smuzhiyun .of_match_table = mscc_miim_match,
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun };
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun module_platform_driver(mscc_miim_driver);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun MODULE_DESCRIPTION("Microsemi MIIM driver");
217*4882a593Smuzhiyun MODULE_AUTHOR("Alexandre Belloni <alexandre.belloni@bootlin.com>");
218*4882a593Smuzhiyun MODULE_LICENSE("Dual MIT/GPL");
219