1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*4882a593Smuzhiyun /* Copyright (c) 2015, The Linux Foundation. All rights reserved. */
3*4882a593Smuzhiyun /* Copyright (c) 2020 Sartura Ltd. */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <linux/delay.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/iopoll.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of_address.h>
11*4882a593Smuzhiyun #include <linux/of_mdio.h>
12*4882a593Smuzhiyun #include <linux/phy.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define MDIO_MODE_REG 0x40
16*4882a593Smuzhiyun #define MDIO_ADDR_REG 0x44
17*4882a593Smuzhiyun #define MDIO_DATA_WRITE_REG 0x48
18*4882a593Smuzhiyun #define MDIO_DATA_READ_REG 0x4c
19*4882a593Smuzhiyun #define MDIO_CMD_REG 0x50
20*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_BUSY BIT(16)
21*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_START BIT(8)
22*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_CODE_READ 0
23*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_CODE_WRITE 1
24*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_CODE_C45_ADDR 0
25*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_CODE_C45_WRITE 1
26*4882a593Smuzhiyun #define MDIO_CMD_ACCESS_CODE_C45_READ 2
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* 0 = Clause 22, 1 = Clause 45 */
29*4882a593Smuzhiyun #define MDIO_MODE_C45 BIT(8)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define IPQ4019_MDIO_TIMEOUT 10000
32*4882a593Smuzhiyun #define IPQ4019_MDIO_SLEEP 10
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct ipq4019_mdio_data {
35*4882a593Smuzhiyun void __iomem *membase;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
ipq4019_mdio_wait_busy(struct mii_bus * bus)38*4882a593Smuzhiyun static int ipq4019_mdio_wait_busy(struct mii_bus *bus)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct ipq4019_mdio_data *priv = bus->priv;
41*4882a593Smuzhiyun unsigned int busy;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return readl_poll_timeout(priv->membase + MDIO_CMD_REG, busy,
44*4882a593Smuzhiyun (busy & MDIO_CMD_ACCESS_BUSY) == 0,
45*4882a593Smuzhiyun IPQ4019_MDIO_SLEEP, IPQ4019_MDIO_TIMEOUT);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
ipq4019_mdio_read(struct mii_bus * bus,int mii_id,int regnum)48*4882a593Smuzhiyun static int ipq4019_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun struct ipq4019_mdio_data *priv = bus->priv;
51*4882a593Smuzhiyun unsigned int data;
52*4882a593Smuzhiyun unsigned int cmd;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun if (ipq4019_mdio_wait_busy(bus))
55*4882a593Smuzhiyun return -ETIMEDOUT;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Clause 45 support */
58*4882a593Smuzhiyun if (regnum & MII_ADDR_C45) {
59*4882a593Smuzhiyun unsigned int mmd = (regnum >> 16) & 0x1F;
60*4882a593Smuzhiyun unsigned int reg = regnum & 0xFFFF;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Enter Clause 45 mode */
63*4882a593Smuzhiyun data = readl(priv->membase + MDIO_MODE_REG);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun data |= MDIO_MODE_C45;
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun writel(data, priv->membase + MDIO_MODE_REG);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* issue the phy address and mmd */
70*4882a593Smuzhiyun writel((mii_id << 8) | mmd, priv->membase + MDIO_ADDR_REG);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* issue reg */
73*4882a593Smuzhiyun writel(reg, priv->membase + MDIO_DATA_WRITE_REG);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_ADDR;
76*4882a593Smuzhiyun } else {
77*4882a593Smuzhiyun /* Enter Clause 22 mode */
78*4882a593Smuzhiyun data = readl(priv->membase + MDIO_MODE_REG);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun data &= ~MDIO_MODE_C45;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun writel(data, priv->membase + MDIO_MODE_REG);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* issue the phy address and reg */
85*4882a593Smuzhiyun writel((mii_id << 8) | regnum, priv->membase + MDIO_ADDR_REG);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_READ;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* issue read command */
91*4882a593Smuzhiyun writel(cmd, priv->membase + MDIO_CMD_REG);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Wait read complete */
94*4882a593Smuzhiyun if (ipq4019_mdio_wait_busy(bus))
95*4882a593Smuzhiyun return -ETIMEDOUT;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (regnum & MII_ADDR_C45) {
98*4882a593Smuzhiyun cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_READ;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun writel(cmd, priv->membase + MDIO_CMD_REG);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (ipq4019_mdio_wait_busy(bus))
103*4882a593Smuzhiyun return -ETIMEDOUT;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Read and return data */
107*4882a593Smuzhiyun return readl(priv->membase + MDIO_DATA_READ_REG);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
ipq4019_mdio_write(struct mii_bus * bus,int mii_id,int regnum,u16 value)110*4882a593Smuzhiyun static int ipq4019_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
111*4882a593Smuzhiyun u16 value)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct ipq4019_mdio_data *priv = bus->priv;
114*4882a593Smuzhiyun unsigned int data;
115*4882a593Smuzhiyun unsigned int cmd;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun if (ipq4019_mdio_wait_busy(bus))
118*4882a593Smuzhiyun return -ETIMEDOUT;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Clause 45 support */
121*4882a593Smuzhiyun if (regnum & MII_ADDR_C45) {
122*4882a593Smuzhiyun unsigned int mmd = (regnum >> 16) & 0x1F;
123*4882a593Smuzhiyun unsigned int reg = regnum & 0xFFFF;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Enter Clause 45 mode */
126*4882a593Smuzhiyun data = readl(priv->membase + MDIO_MODE_REG);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun data |= MDIO_MODE_C45;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun writel(data, priv->membase + MDIO_MODE_REG);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* issue the phy address and mmd */
133*4882a593Smuzhiyun writel((mii_id << 8) | mmd, priv->membase + MDIO_ADDR_REG);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /* issue reg */
136*4882a593Smuzhiyun writel(reg, priv->membase + MDIO_DATA_WRITE_REG);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_ADDR;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun writel(cmd, priv->membase + MDIO_CMD_REG);
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if (ipq4019_mdio_wait_busy(bus))
143*4882a593Smuzhiyun return -ETIMEDOUT;
144*4882a593Smuzhiyun } else {
145*4882a593Smuzhiyun /* Enter Clause 22 mode */
146*4882a593Smuzhiyun data = readl(priv->membase + MDIO_MODE_REG);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun data &= ~MDIO_MODE_C45;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun writel(data, priv->membase + MDIO_MODE_REG);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* issue the phy address and reg */
153*4882a593Smuzhiyun writel((mii_id << 8) | regnum, priv->membase + MDIO_ADDR_REG);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* issue write data */
157*4882a593Smuzhiyun writel(value, priv->membase + MDIO_DATA_WRITE_REG);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* issue write command */
160*4882a593Smuzhiyun if (regnum & MII_ADDR_C45)
161*4882a593Smuzhiyun cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_C45_WRITE;
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun cmd = MDIO_CMD_ACCESS_START | MDIO_CMD_ACCESS_CODE_WRITE;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun writel(cmd, priv->membase + MDIO_CMD_REG);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Wait write complete */
168*4882a593Smuzhiyun if (ipq4019_mdio_wait_busy(bus))
169*4882a593Smuzhiyun return -ETIMEDOUT;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
ipq4019_mdio_probe(struct platform_device * pdev)174*4882a593Smuzhiyun static int ipq4019_mdio_probe(struct platform_device *pdev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct ipq4019_mdio_data *priv;
177*4882a593Smuzhiyun struct mii_bus *bus;
178*4882a593Smuzhiyun int ret;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun bus = devm_mdiobus_alloc_size(&pdev->dev, sizeof(*priv));
181*4882a593Smuzhiyun if (!bus)
182*4882a593Smuzhiyun return -ENOMEM;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun priv = bus->priv;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun priv->membase = devm_platform_ioremap_resource(pdev, 0);
187*4882a593Smuzhiyun if (IS_ERR(priv->membase))
188*4882a593Smuzhiyun return PTR_ERR(priv->membase);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun bus->name = "ipq4019_mdio";
191*4882a593Smuzhiyun bus->read = ipq4019_mdio_read;
192*4882a593Smuzhiyun bus->write = ipq4019_mdio_write;
193*4882a593Smuzhiyun bus->parent = &pdev->dev;
194*4882a593Smuzhiyun snprintf(bus->id, MII_BUS_ID_SIZE, "%s%d", pdev->name, pdev->id);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun ret = of_mdiobus_register(bus, pdev->dev.of_node);
197*4882a593Smuzhiyun if (ret) {
198*4882a593Smuzhiyun dev_err(&pdev->dev, "Cannot register MDIO bus!\n");
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun platform_set_drvdata(pdev, bus);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
ipq4019_mdio_remove(struct platform_device * pdev)207*4882a593Smuzhiyun static int ipq4019_mdio_remove(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct mii_bus *bus = platform_get_drvdata(pdev);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun mdiobus_unregister(bus);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun static const struct of_device_id ipq4019_mdio_dt_ids[] = {
217*4882a593Smuzhiyun { .compatible = "qcom,ipq4019-mdio" },
218*4882a593Smuzhiyun { }
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, ipq4019_mdio_dt_ids);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun static struct platform_driver ipq4019_mdio_driver = {
223*4882a593Smuzhiyun .probe = ipq4019_mdio_probe,
224*4882a593Smuzhiyun .remove = ipq4019_mdio_remove,
225*4882a593Smuzhiyun .driver = {
226*4882a593Smuzhiyun .name = "ipq4019-mdio",
227*4882a593Smuzhiyun .of_match_table = ipq4019_mdio_dt_ids,
228*4882a593Smuzhiyun },
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun module_platform_driver(ipq4019_mdio_driver);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun MODULE_DESCRIPTION("ipq4019 MDIO interface driver");
234*4882a593Smuzhiyun MODULE_AUTHOR("Qualcomm Atheros");
235*4882a593Smuzhiyun MODULE_LICENSE("Dual BSD/GPL");
236