xref: /OK3568_Linux_fs/kernel/drivers/net/mdio/mdio-bcm-unimac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Broadcom UniMAC MDIO bus controller driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2014-2017 Broadcom
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_mdio.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/phy.h>
17*4882a593Smuzhiyun #include <linux/platform_data/mdio-bcm-unimac.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/sched.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define MDIO_CMD		0x00
22*4882a593Smuzhiyun #define  MDIO_START_BUSY	(1 << 29)
23*4882a593Smuzhiyun #define  MDIO_READ_FAIL		(1 << 28)
24*4882a593Smuzhiyun #define  MDIO_RD		(2 << 26)
25*4882a593Smuzhiyun #define  MDIO_WR		(1 << 26)
26*4882a593Smuzhiyun #define  MDIO_PMD_SHIFT		21
27*4882a593Smuzhiyun #define  MDIO_PMD_MASK		0x1F
28*4882a593Smuzhiyun #define  MDIO_REG_SHIFT		16
29*4882a593Smuzhiyun #define  MDIO_REG_MASK		0x1F
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define MDIO_CFG		0x04
32*4882a593Smuzhiyun #define  MDIO_C22		(1 << 0)
33*4882a593Smuzhiyun #define  MDIO_C45		0
34*4882a593Smuzhiyun #define  MDIO_CLK_DIV_SHIFT	4
35*4882a593Smuzhiyun #define  MDIO_CLK_DIV_MASK	0x3F
36*4882a593Smuzhiyun #define  MDIO_SUPP_PREAMBLE	(1 << 12)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct unimac_mdio_priv {
39*4882a593Smuzhiyun 	struct mii_bus		*mii_bus;
40*4882a593Smuzhiyun 	void __iomem		*base;
41*4882a593Smuzhiyun 	int (*wait_func)	(void *wait_func_data);
42*4882a593Smuzhiyun 	void			*wait_func_data;
43*4882a593Smuzhiyun 	struct clk		*clk;
44*4882a593Smuzhiyun 	u32			clk_freq;
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
unimac_mdio_readl(struct unimac_mdio_priv * priv,u32 offset)47*4882a593Smuzhiyun static inline u32 unimac_mdio_readl(struct unimac_mdio_priv *priv, u32 offset)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	/* MIPS chips strapped for BE will automagically configure the
50*4882a593Smuzhiyun 	 * peripheral registers for CPU-native byte order.
51*4882a593Smuzhiyun 	 */
52*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
53*4882a593Smuzhiyun 		return __raw_readl(priv->base + offset);
54*4882a593Smuzhiyun 	else
55*4882a593Smuzhiyun 		return readl_relaxed(priv->base + offset);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
unimac_mdio_writel(struct unimac_mdio_priv * priv,u32 val,u32 offset)58*4882a593Smuzhiyun static inline void unimac_mdio_writel(struct unimac_mdio_priv *priv, u32 val,
59*4882a593Smuzhiyun 				      u32 offset)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_MIPS) && IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
62*4882a593Smuzhiyun 		__raw_writel(val, priv->base + offset);
63*4882a593Smuzhiyun 	else
64*4882a593Smuzhiyun 		writel_relaxed(val, priv->base + offset);
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun 
unimac_mdio_start(struct unimac_mdio_priv * priv)67*4882a593Smuzhiyun static inline void unimac_mdio_start(struct unimac_mdio_priv *priv)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	u32 reg;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	reg = unimac_mdio_readl(priv, MDIO_CMD);
72*4882a593Smuzhiyun 	reg |= MDIO_START_BUSY;
73*4882a593Smuzhiyun 	unimac_mdio_writel(priv, reg, MDIO_CMD);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
unimac_mdio_busy(struct unimac_mdio_priv * priv)76*4882a593Smuzhiyun static inline unsigned int unimac_mdio_busy(struct unimac_mdio_priv *priv)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	return unimac_mdio_readl(priv, MDIO_CMD) & MDIO_START_BUSY;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
unimac_mdio_poll(void * wait_func_data)81*4882a593Smuzhiyun static int unimac_mdio_poll(void *wait_func_data)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv = wait_func_data;
84*4882a593Smuzhiyun 	unsigned int timeout = 1000;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	do {
87*4882a593Smuzhiyun 		if (!unimac_mdio_busy(priv))
88*4882a593Smuzhiyun 			return 0;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 		usleep_range(1000, 2000);
91*4882a593Smuzhiyun 	} while (--timeout);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	return -ETIMEDOUT;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
unimac_mdio_read(struct mii_bus * bus,int phy_id,int reg)96*4882a593Smuzhiyun static int unimac_mdio_read(struct mii_bus *bus, int phy_id, int reg)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv = bus->priv;
99*4882a593Smuzhiyun 	int ret;
100*4882a593Smuzhiyun 	u32 cmd;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* Prepare the read operation */
103*4882a593Smuzhiyun 	cmd = MDIO_RD | (phy_id << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT);
104*4882a593Smuzhiyun 	unimac_mdio_writel(priv, cmd, MDIO_CMD);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* Start MDIO transaction */
107*4882a593Smuzhiyun 	unimac_mdio_start(priv);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	ret = priv->wait_func(priv->wait_func_data);
110*4882a593Smuzhiyun 	if (ret)
111*4882a593Smuzhiyun 		return ret;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	cmd = unimac_mdio_readl(priv, MDIO_CMD);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	/* Some broken devices are known not to release the line during
116*4882a593Smuzhiyun 	 * turn-around, e.g: Broadcom BCM53125 external switches, so check for
117*4882a593Smuzhiyun 	 * that condition here and ignore the MDIO controller read failure
118*4882a593Smuzhiyun 	 * indication.
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	if (!(bus->phy_ignore_ta_mask & 1 << phy_id) && (cmd & MDIO_READ_FAIL))
121*4882a593Smuzhiyun 		return -EIO;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return cmd & 0xffff;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
unimac_mdio_write(struct mii_bus * bus,int phy_id,int reg,u16 val)126*4882a593Smuzhiyun static int unimac_mdio_write(struct mii_bus *bus, int phy_id,
127*4882a593Smuzhiyun 			     int reg, u16 val)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv = bus->priv;
130*4882a593Smuzhiyun 	u32 cmd;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* Prepare the write operation */
133*4882a593Smuzhiyun 	cmd = MDIO_WR | (phy_id << MDIO_PMD_SHIFT) |
134*4882a593Smuzhiyun 		(reg << MDIO_REG_SHIFT) | (0xffff & val);
135*4882a593Smuzhiyun 	unimac_mdio_writel(priv, cmd, MDIO_CMD);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	unimac_mdio_start(priv);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	return priv->wait_func(priv->wait_func_data);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun /* Workaround for integrated BCM7xxx Gigabit PHYs which have a problem with
143*4882a593Smuzhiyun  * their internal MDIO management controller making them fail to successfully
144*4882a593Smuzhiyun  * be read from or written to for the first transaction.  We insert a dummy
145*4882a593Smuzhiyun  * BMSR read here to make sure that phy_get_device() and get_phy_id() can
146*4882a593Smuzhiyun  * correctly read the PHY MII_PHYSID1/2 registers and successfully register a
147*4882a593Smuzhiyun  * PHY device for this peripheral.
148*4882a593Smuzhiyun  *
149*4882a593Smuzhiyun  * Once the PHY driver is registered, we can workaround subsequent reads from
150*4882a593Smuzhiyun  * there (e.g: during system-wide power management).
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  * bus->reset is invoked before mdiobus_scan during mdiobus_register and is
153*4882a593Smuzhiyun  * therefore the right location to stick that workaround. Since we do not want
154*4882a593Smuzhiyun  * to read from non-existing PHYs, we either use bus->phy_mask or do a manual
155*4882a593Smuzhiyun  * Device Tree scan to limit the search area.
156*4882a593Smuzhiyun  */
unimac_mdio_reset(struct mii_bus * bus)157*4882a593Smuzhiyun static int unimac_mdio_reset(struct mii_bus *bus)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct device_node *np = bus->dev.of_node;
160*4882a593Smuzhiyun 	struct device_node *child;
161*4882a593Smuzhiyun 	u32 read_mask = 0;
162*4882a593Smuzhiyun 	int addr;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	if (!np) {
165*4882a593Smuzhiyun 		read_mask = ~bus->phy_mask;
166*4882a593Smuzhiyun 	} else {
167*4882a593Smuzhiyun 		for_each_available_child_of_node(np, child) {
168*4882a593Smuzhiyun 			addr = of_mdio_parse_addr(&bus->dev, child);
169*4882a593Smuzhiyun 			if (addr < 0)
170*4882a593Smuzhiyun 				continue;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 			read_mask |= 1 << addr;
173*4882a593Smuzhiyun 		}
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	for (addr = 0; addr < PHY_MAX_ADDR; addr++) {
177*4882a593Smuzhiyun 		if (read_mask & 1 << addr) {
178*4882a593Smuzhiyun 			dev_dbg(&bus->dev, "Workaround for PHY @ %d\n", addr);
179*4882a593Smuzhiyun 			mdiobus_read(bus, addr, MII_BMSR);
180*4882a593Smuzhiyun 		}
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun 
unimac_mdio_clk_set(struct unimac_mdio_priv * priv)186*4882a593Smuzhiyun static void unimac_mdio_clk_set(struct unimac_mdio_priv *priv)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun 	unsigned long rate;
189*4882a593Smuzhiyun 	u32 reg, div;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Keep the hardware default values */
192*4882a593Smuzhiyun 	if (!priv->clk_freq)
193*4882a593Smuzhiyun 		return;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (!priv->clk)
196*4882a593Smuzhiyun 		rate = 250000000;
197*4882a593Smuzhiyun 	else
198*4882a593Smuzhiyun 		rate = clk_get_rate(priv->clk);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	div = (rate / (2 * priv->clk_freq)) - 1;
201*4882a593Smuzhiyun 	if (div & ~MDIO_CLK_DIV_MASK) {
202*4882a593Smuzhiyun 		pr_warn("Incorrect MDIO clock frequency, ignoring\n");
203*4882a593Smuzhiyun 		return;
204*4882a593Smuzhiyun 	}
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	/* The MDIO clock is the reference clock (typicaly 250Mhz) divided by
207*4882a593Smuzhiyun 	 * 2 x (MDIO_CLK_DIV + 1)
208*4882a593Smuzhiyun 	 */
209*4882a593Smuzhiyun 	reg = unimac_mdio_readl(priv, MDIO_CFG);
210*4882a593Smuzhiyun 	reg &= ~(MDIO_CLK_DIV_MASK << MDIO_CLK_DIV_SHIFT);
211*4882a593Smuzhiyun 	reg |= div << MDIO_CLK_DIV_SHIFT;
212*4882a593Smuzhiyun 	unimac_mdio_writel(priv, reg, MDIO_CFG);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
unimac_mdio_probe(struct platform_device * pdev)215*4882a593Smuzhiyun static int unimac_mdio_probe(struct platform_device *pdev)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct unimac_mdio_pdata *pdata = pdev->dev.platform_data;
218*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv;
219*4882a593Smuzhiyun 	struct device_node *np;
220*4882a593Smuzhiyun 	struct mii_bus *bus;
221*4882a593Smuzhiyun 	struct resource *r;
222*4882a593Smuzhiyun 	int ret;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	np = pdev->dev.of_node;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
227*4882a593Smuzhiyun 	if (!priv)
228*4882a593Smuzhiyun 		return -ENOMEM;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
231*4882a593Smuzhiyun 	if (!r)
232*4882a593Smuzhiyun 		return -EINVAL;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	/* Just ioremap, as this MDIO block is usually integrated into an
235*4882a593Smuzhiyun 	 * Ethernet MAC controller register range
236*4882a593Smuzhiyun 	 */
237*4882a593Smuzhiyun 	priv->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
238*4882a593Smuzhiyun 	if (!priv->base) {
239*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to remap register\n");
240*4882a593Smuzhiyun 		return -ENOMEM;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	priv->clk = devm_clk_get_optional(&pdev->dev, NULL);
244*4882a593Smuzhiyun 	if (IS_ERR(priv->clk))
245*4882a593Smuzhiyun 		return PTR_ERR(priv->clk);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
248*4882a593Smuzhiyun 	if (ret)
249*4882a593Smuzhiyun 		return ret;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (of_property_read_u32(np, "clock-frequency", &priv->clk_freq))
252*4882a593Smuzhiyun 		priv->clk_freq = 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	unimac_mdio_clk_set(priv);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	priv->mii_bus = mdiobus_alloc();
257*4882a593Smuzhiyun 	if (!priv->mii_bus) {
258*4882a593Smuzhiyun 		ret = -ENOMEM;
259*4882a593Smuzhiyun 		goto out_clk_disable;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	bus = priv->mii_bus;
263*4882a593Smuzhiyun 	bus->priv = priv;
264*4882a593Smuzhiyun 	if (pdata) {
265*4882a593Smuzhiyun 		bus->name = pdata->bus_name;
266*4882a593Smuzhiyun 		priv->wait_func = pdata->wait_func;
267*4882a593Smuzhiyun 		priv->wait_func_data = pdata->wait_func_data;
268*4882a593Smuzhiyun 		bus->phy_mask = ~pdata->phy_mask;
269*4882a593Smuzhiyun 	} else {
270*4882a593Smuzhiyun 		bus->name = "unimac MII bus";
271*4882a593Smuzhiyun 		priv->wait_func_data = priv;
272*4882a593Smuzhiyun 		priv->wait_func = unimac_mdio_poll;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 	bus->parent = &pdev->dev;
275*4882a593Smuzhiyun 	bus->read = unimac_mdio_read;
276*4882a593Smuzhiyun 	bus->write = unimac_mdio_write;
277*4882a593Smuzhiyun 	bus->reset = unimac_mdio_reset;
278*4882a593Smuzhiyun 	snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d", pdev->name, pdev->id);
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	ret = of_mdiobus_register(bus, np);
281*4882a593Smuzhiyun 	if (ret) {
282*4882a593Smuzhiyun 		dev_err(&pdev->dev, "MDIO bus registration failed\n");
283*4882a593Smuzhiyun 		goto out_mdio_free;
284*4882a593Smuzhiyun 	}
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	platform_set_drvdata(pdev, priv);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	dev_info(&pdev->dev, "Broadcom UniMAC MDIO bus\n");
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	return 0;
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun out_mdio_free:
293*4882a593Smuzhiyun 	mdiobus_free(bus);
294*4882a593Smuzhiyun out_clk_disable:
295*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
296*4882a593Smuzhiyun 	return ret;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
unimac_mdio_remove(struct platform_device * pdev)299*4882a593Smuzhiyun static int unimac_mdio_remove(struct platform_device *pdev)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv = platform_get_drvdata(pdev);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	mdiobus_unregister(priv->mii_bus);
304*4882a593Smuzhiyun 	mdiobus_free(priv->mii_bus);
305*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
unimac_mdio_suspend(struct device * d)310*4882a593Smuzhiyun static int __maybe_unused unimac_mdio_suspend(struct device *d)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv = dev_get_drvdata(d);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	clk_disable_unprepare(priv->clk);
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
unimac_mdio_resume(struct device * d)319*4882a593Smuzhiyun static int __maybe_unused unimac_mdio_resume(struct device *d)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct unimac_mdio_priv *priv = dev_get_drvdata(d);
322*4882a593Smuzhiyun 	int ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	ret = clk_prepare_enable(priv->clk);
325*4882a593Smuzhiyun 	if (ret)
326*4882a593Smuzhiyun 		return ret;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	unimac_mdio_clk_set(priv);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(unimac_mdio_pm_ops,
334*4882a593Smuzhiyun 			 unimac_mdio_suspend, unimac_mdio_resume);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun static const struct of_device_id unimac_mdio_ids[] = {
337*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-mdio-v5", },
338*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-mdio-v4", },
339*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-mdio-v3", },
340*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-mdio-v2", },
341*4882a593Smuzhiyun 	{ .compatible = "brcm,genet-mdio-v1", },
342*4882a593Smuzhiyun 	{ .compatible = "brcm,unimac-mdio", },
343*4882a593Smuzhiyun 	{ /* sentinel */ },
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, unimac_mdio_ids);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static struct platform_driver unimac_mdio_driver = {
348*4882a593Smuzhiyun 	.driver = {
349*4882a593Smuzhiyun 		.name = UNIMAC_MDIO_DRV_NAME,
350*4882a593Smuzhiyun 		.of_match_table = unimac_mdio_ids,
351*4882a593Smuzhiyun 		.pm = &unimac_mdio_pm_ops,
352*4882a593Smuzhiyun 	},
353*4882a593Smuzhiyun 	.probe	= unimac_mdio_probe,
354*4882a593Smuzhiyun 	.remove	= unimac_mdio_remove,
355*4882a593Smuzhiyun };
356*4882a593Smuzhiyun module_platform_driver(unimac_mdio_driver);
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
359*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom UniMAC MDIO bus controller");
360*4882a593Smuzhiyun MODULE_LICENSE("GPL");
361*4882a593Smuzhiyun MODULE_ALIAS("platform:" UNIMAC_MDIO_DRV_NAME);
362