1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2015 Broadcom Corporation
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <linux/delay.h>
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/of_platform.h>
12*4882a593Smuzhiyun #include <linux/of_mdio.h>
13*4882a593Smuzhiyun #include <linux/phy.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define IPROC_GPHY_MDCDIV 0x1a
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define MII_CTRL_OFFSET 0x000
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MII_CTRL_DIV_SHIFT 0
22*4882a593Smuzhiyun #define MII_CTRL_PRE_SHIFT 7
23*4882a593Smuzhiyun #define MII_CTRL_BUSY_SHIFT 8
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define MII_DATA_OFFSET 0x004
26*4882a593Smuzhiyun #define MII_DATA_MASK 0xffff
27*4882a593Smuzhiyun #define MII_DATA_TA_SHIFT 16
28*4882a593Smuzhiyun #define MII_DATA_TA_VAL 2
29*4882a593Smuzhiyun #define MII_DATA_RA_SHIFT 18
30*4882a593Smuzhiyun #define MII_DATA_PA_SHIFT 23
31*4882a593Smuzhiyun #define MII_DATA_OP_SHIFT 28
32*4882a593Smuzhiyun #define MII_DATA_OP_WRITE 1
33*4882a593Smuzhiyun #define MII_DATA_OP_READ 2
34*4882a593Smuzhiyun #define MII_DATA_SB_SHIFT 30
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct iproc_mdio_priv {
37*4882a593Smuzhiyun struct mii_bus *mii_bus;
38*4882a593Smuzhiyun void __iomem *base;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
iproc_mdio_wait_for_idle(void __iomem * base)41*4882a593Smuzhiyun static inline int iproc_mdio_wait_for_idle(void __iomem *base)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun u32 val;
44*4882a593Smuzhiyun unsigned int timeout = 1000; /* loop for 1s */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun do {
47*4882a593Smuzhiyun val = readl(base + MII_CTRL_OFFSET);
48*4882a593Smuzhiyun if ((val & BIT(MII_CTRL_BUSY_SHIFT)) == 0)
49*4882a593Smuzhiyun return 0;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun usleep_range(1000, 2000);
52*4882a593Smuzhiyun } while (timeout--);
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return -ETIMEDOUT;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
iproc_mdio_config_clk(void __iomem * base)57*4882a593Smuzhiyun static inline void iproc_mdio_config_clk(void __iomem *base)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u32 val;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun val = (IPROC_GPHY_MDCDIV << MII_CTRL_DIV_SHIFT) |
62*4882a593Smuzhiyun BIT(MII_CTRL_PRE_SHIFT);
63*4882a593Smuzhiyun writel(val, base + MII_CTRL_OFFSET);
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
iproc_mdio_read(struct mii_bus * bus,int phy_id,int reg)66*4882a593Smuzhiyun static int iproc_mdio_read(struct mii_bus *bus, int phy_id, int reg)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct iproc_mdio_priv *priv = bus->priv;
69*4882a593Smuzhiyun u32 cmd;
70*4882a593Smuzhiyun int rc;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun rc = iproc_mdio_wait_for_idle(priv->base);
73*4882a593Smuzhiyun if (rc)
74*4882a593Smuzhiyun return rc;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Prepare the read operation */
77*4882a593Smuzhiyun cmd = (MII_DATA_TA_VAL << MII_DATA_TA_SHIFT) |
78*4882a593Smuzhiyun (reg << MII_DATA_RA_SHIFT) |
79*4882a593Smuzhiyun (phy_id << MII_DATA_PA_SHIFT) |
80*4882a593Smuzhiyun BIT(MII_DATA_SB_SHIFT) |
81*4882a593Smuzhiyun (MII_DATA_OP_READ << MII_DATA_OP_SHIFT);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun writel(cmd, priv->base + MII_DATA_OFFSET);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun rc = iproc_mdio_wait_for_idle(priv->base);
86*4882a593Smuzhiyun if (rc)
87*4882a593Smuzhiyun return rc;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun cmd = readl(priv->base + MII_DATA_OFFSET) & MII_DATA_MASK;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return cmd;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
iproc_mdio_write(struct mii_bus * bus,int phy_id,int reg,u16 val)94*4882a593Smuzhiyun static int iproc_mdio_write(struct mii_bus *bus, int phy_id,
95*4882a593Smuzhiyun int reg, u16 val)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct iproc_mdio_priv *priv = bus->priv;
98*4882a593Smuzhiyun u32 cmd;
99*4882a593Smuzhiyun int rc;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun rc = iproc_mdio_wait_for_idle(priv->base);
102*4882a593Smuzhiyun if (rc)
103*4882a593Smuzhiyun return rc;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Prepare the write operation */
106*4882a593Smuzhiyun cmd = (MII_DATA_TA_VAL << MII_DATA_TA_SHIFT) |
107*4882a593Smuzhiyun (reg << MII_DATA_RA_SHIFT) |
108*4882a593Smuzhiyun (phy_id << MII_DATA_PA_SHIFT) |
109*4882a593Smuzhiyun BIT(MII_DATA_SB_SHIFT) |
110*4882a593Smuzhiyun (MII_DATA_OP_WRITE << MII_DATA_OP_SHIFT) |
111*4882a593Smuzhiyun ((u32)(val) & MII_DATA_MASK);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun writel(cmd, priv->base + MII_DATA_OFFSET);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun rc = iproc_mdio_wait_for_idle(priv->base);
116*4882a593Smuzhiyun if (rc)
117*4882a593Smuzhiyun return rc;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
iproc_mdio_probe(struct platform_device * pdev)122*4882a593Smuzhiyun static int iproc_mdio_probe(struct platform_device *pdev)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun struct iproc_mdio_priv *priv;
125*4882a593Smuzhiyun struct mii_bus *bus;
126*4882a593Smuzhiyun int rc;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
129*4882a593Smuzhiyun if (!priv)
130*4882a593Smuzhiyun return -ENOMEM;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun priv->base = devm_platform_ioremap_resource(pdev, 0);
133*4882a593Smuzhiyun if (IS_ERR(priv->base)) {
134*4882a593Smuzhiyun dev_err(&pdev->dev, "failed to ioremap register\n");
135*4882a593Smuzhiyun return PTR_ERR(priv->base);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun priv->mii_bus = mdiobus_alloc();
139*4882a593Smuzhiyun if (!priv->mii_bus) {
140*4882a593Smuzhiyun dev_err(&pdev->dev, "MDIO bus alloc failed\n");
141*4882a593Smuzhiyun return -ENOMEM;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun bus = priv->mii_bus;
145*4882a593Smuzhiyun bus->priv = priv;
146*4882a593Smuzhiyun bus->name = "iProc MDIO bus";
147*4882a593Smuzhiyun snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d", pdev->name, pdev->id);
148*4882a593Smuzhiyun bus->parent = &pdev->dev;
149*4882a593Smuzhiyun bus->read = iproc_mdio_read;
150*4882a593Smuzhiyun bus->write = iproc_mdio_write;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun iproc_mdio_config_clk(priv->base);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun rc = of_mdiobus_register(bus, pdev->dev.of_node);
155*4882a593Smuzhiyun if (rc) {
156*4882a593Smuzhiyun dev_err(&pdev->dev, "MDIO bus registration failed\n");
157*4882a593Smuzhiyun goto err_iproc_mdio;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun platform_set_drvdata(pdev, priv);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun dev_info(&pdev->dev, "Broadcom iProc MDIO bus registered\n");
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun return 0;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun err_iproc_mdio:
167*4882a593Smuzhiyun mdiobus_free(bus);
168*4882a593Smuzhiyun return rc;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
iproc_mdio_remove(struct platform_device * pdev)171*4882a593Smuzhiyun static int iproc_mdio_remove(struct platform_device *pdev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct iproc_mdio_priv *priv = platform_get_drvdata(pdev);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun mdiobus_unregister(priv->mii_bus);
176*4882a593Smuzhiyun mdiobus_free(priv->mii_bus);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
iproc_mdio_resume(struct device * dev)182*4882a593Smuzhiyun static int iproc_mdio_resume(struct device *dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(dev);
185*4882a593Smuzhiyun struct iproc_mdio_priv *priv = platform_get_drvdata(pdev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun /* restore the mii clock configuration */
188*4882a593Smuzhiyun iproc_mdio_config_clk(priv->base);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return 0;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static const struct dev_pm_ops iproc_mdio_pm_ops = {
194*4882a593Smuzhiyun .resume = iproc_mdio_resume
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const struct of_device_id iproc_mdio_of_match[] = {
199*4882a593Smuzhiyun { .compatible = "brcm,iproc-mdio", },
200*4882a593Smuzhiyun { /* sentinel */ },
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, iproc_mdio_of_match);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static struct platform_driver iproc_mdio_driver = {
205*4882a593Smuzhiyun .driver = {
206*4882a593Smuzhiyun .name = "iproc-mdio",
207*4882a593Smuzhiyun .of_match_table = iproc_mdio_of_match,
208*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
209*4882a593Smuzhiyun .pm = &iproc_mdio_pm_ops,
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun },
212*4882a593Smuzhiyun .probe = iproc_mdio_probe,
213*4882a593Smuzhiyun .remove = iproc_mdio_remove,
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun module_platform_driver(iproc_mdio_driver);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun MODULE_AUTHOR("Broadcom Corporation");
219*4882a593Smuzhiyun MODULE_DESCRIPTION("Broadcom iProc MDIO bus controller");
220*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
221*4882a593Smuzhiyun MODULE_ALIAS("platform:iproc-mdio");
222