xref: /OK3568_Linux_fs/kernel/drivers/net/ipa/ipa_reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  * Copyright (C) 2018-2020 Linaro Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun #ifndef _IPA_REG_H_
7*4882a593Smuzhiyun #define _IPA_REG_H_
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/bitfield.h>
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include "ipa_version.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct ipa;
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /**
16*4882a593Smuzhiyun  * DOC: IPA Registers
17*4882a593Smuzhiyun  *
18*4882a593Smuzhiyun  * IPA registers are located within the "ipa-reg" address space defined by
19*4882a593Smuzhiyun  * Device Tree.  The offset of each register within that space is specified
20*4882a593Smuzhiyun  * by symbols defined below.  The address space is mapped to virtual memory
21*4882a593Smuzhiyun  * space in ipa_mem_init().  All IPA registers are 32 bits wide.
22*4882a593Smuzhiyun  *
23*4882a593Smuzhiyun  * Certain register types are duplicated for a number of instances of
24*4882a593Smuzhiyun  * something.  For example, each IPA endpoint has an set of registers
25*4882a593Smuzhiyun  * defining its configuration.  The offset to an endpoint's set of registers
26*4882a593Smuzhiyun  * is computed based on an "base" offset, plus an endpoint's ID multiplied
27*4882a593Smuzhiyun  * and a "stride" value for the register.  For such registers, the offset is
28*4882a593Smuzhiyun  * computed by a function-like macro that takes a parameter used in the
29*4882a593Smuzhiyun  * computation.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * Some register offsets depend on execution environment.  For these an "ee"
32*4882a593Smuzhiyun  * parameter is supplied to the offset macro.  The "ee" value is a member of
33*4882a593Smuzhiyun  * the gsi_ee enumerated type.
34*4882a593Smuzhiyun  *
35*4882a593Smuzhiyun  * The offset of a register dependent on endpoint ID is computed by a macro
36*4882a593Smuzhiyun  * that is supplied a parameter "ep", "txep", or "rxep".  A register with an
37*4882a593Smuzhiyun  * "ep" parameter is valid for any endpoint; a register with a "txep" or
38*4882a593Smuzhiyun  * "rxep" parameter is valid only for TX or RX endpoints, respectively.  The
39*4882a593Smuzhiyun  * "*ep" value is assumed to be less than the maximum valid endpoint ID
40*4882a593Smuzhiyun  * for the current hardware, and that will not exceed IPA_ENDPOINT_MAX.
41*4882a593Smuzhiyun  *
42*4882a593Smuzhiyun  * The offset of registers related to filter and route tables is computed
43*4882a593Smuzhiyun  * by a macro that is supplied a parameter "er".  The "er" represents an
44*4882a593Smuzhiyun  * endpoint ID for filters, or a route ID for routes.  For filters, the
45*4882a593Smuzhiyun  * endpoint ID must be less than IPA_ENDPOINT_MAX, but is further restricted
46*4882a593Smuzhiyun  * because not all endpoints support filtering.  For routes, the route ID
47*4882a593Smuzhiyun  * must be less than IPA_ROUTE_MAX.
48*4882a593Smuzhiyun  *
49*4882a593Smuzhiyun  * The offset of registers related to resource types is computed by a macro
50*4882a593Smuzhiyun  * that is supplied a parameter "rt".  The "rt" represents a resource type,
51*4882a593Smuzhiyun  * which is is a member of the ipa_resource_type_src enumerated type for
52*4882a593Smuzhiyun  * source endpoint resources or the ipa_resource_type_dst enumerated type
53*4882a593Smuzhiyun  * for destination endpoint resources.
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * Some registers encode multiple fields within them.  For these, each field
56*4882a593Smuzhiyun  * has a symbol below defining a field mask that encodes both the position
57*4882a593Smuzhiyun  * and width of the field within its register.
58*4882a593Smuzhiyun  *
59*4882a593Smuzhiyun  * In some cases, different versions of IPA hardware use different offset or
60*4882a593Smuzhiyun  * field mask values.  In such cases an inline_function(ipa) is used rather
61*4882a593Smuzhiyun  * than a MACRO to define the offset or field mask to use.
62*4882a593Smuzhiyun  *
63*4882a593Smuzhiyun  * Finally, some registers hold bitmasks representing endpoints.  In such
64*4882a593Smuzhiyun  * cases the @available field in the @ipa structure defines the "full" set
65*4882a593Smuzhiyun  * of valid bits for the register.
66*4882a593Smuzhiyun  */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define IPA_REG_ENABLED_PIPES_OFFSET			0x00000038
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define IPA_REG_COMP_CFG_OFFSET				0x0000003c
71*4882a593Smuzhiyun #define ENABLE_FMASK				GENMASK(0, 0)
72*4882a593Smuzhiyun #define GSI_SNOC_BYPASS_DIS_FMASK		GENMASK(1, 1)
73*4882a593Smuzhiyun #define GEN_QMB_0_SNOC_BYPASS_DIS_FMASK		GENMASK(2, 2)
74*4882a593Smuzhiyun #define GEN_QMB_1_SNOC_BYPASS_DIS_FMASK		GENMASK(3, 3)
75*4882a593Smuzhiyun #define IPA_DCMP_FAST_CLK_EN_FMASK		GENMASK(4, 4)
76*4882a593Smuzhiyun #define IPA_QMB_SELECT_CONS_EN_FMASK		GENMASK(5, 5)
77*4882a593Smuzhiyun #define IPA_QMB_SELECT_PROD_EN_FMASK		GENMASK(6, 6)
78*4882a593Smuzhiyun #define GSI_MULTI_INORDER_RD_DIS_FMASK		GENMASK(7, 7)
79*4882a593Smuzhiyun #define GSI_MULTI_INORDER_WR_DIS_FMASK		GENMASK(8, 8)
80*4882a593Smuzhiyun #define GEN_QMB_0_MULTI_INORDER_RD_DIS_FMASK	GENMASK(9, 9)
81*4882a593Smuzhiyun #define GEN_QMB_1_MULTI_INORDER_RD_DIS_FMASK	GENMASK(10, 10)
82*4882a593Smuzhiyun #define GEN_QMB_0_MULTI_INORDER_WR_DIS_FMASK	GENMASK(11, 11)
83*4882a593Smuzhiyun #define GEN_QMB_1_MULTI_INORDER_WR_DIS_FMASK	GENMASK(12, 12)
84*4882a593Smuzhiyun #define GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS_FMASK	GENMASK(13, 13)
85*4882a593Smuzhiyun #define GSI_SNOC_CNOC_LOOP_PROT_DISABLE_FMASK	GENMASK(14, 14)
86*4882a593Smuzhiyun #define GSI_MULTI_AXI_MASTERS_DIS_FMASK		GENMASK(15, 15)
87*4882a593Smuzhiyun #define IPA_QMB_SELECT_GLOBAL_EN_FMASK		GENMASK(16, 16)
88*4882a593Smuzhiyun #define IPA_ATOMIC_FETCHER_ARB_LOCK_DIS_FMASK	GENMASK(20, 17)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define IPA_REG_CLKON_CFG_OFFSET			0x00000044
91*4882a593Smuzhiyun #define RX_FMASK				GENMASK(0, 0)
92*4882a593Smuzhiyun #define PROC_FMASK				GENMASK(1, 1)
93*4882a593Smuzhiyun #define TX_WRAPPER_FMASK			GENMASK(2, 2)
94*4882a593Smuzhiyun #define MISC_FMASK				GENMASK(3, 3)
95*4882a593Smuzhiyun #define RAM_ARB_FMASK				GENMASK(4, 4)
96*4882a593Smuzhiyun #define FTCH_HPS_FMASK				GENMASK(5, 5)
97*4882a593Smuzhiyun #define FTCH_DPS_FMASK				GENMASK(6, 6)
98*4882a593Smuzhiyun #define HPS_FMASK				GENMASK(7, 7)
99*4882a593Smuzhiyun #define DPS_FMASK				GENMASK(8, 8)
100*4882a593Smuzhiyun #define RX_HPS_CMDQS_FMASK			GENMASK(9, 9)
101*4882a593Smuzhiyun #define HPS_DPS_CMDQS_FMASK			GENMASK(10, 10)
102*4882a593Smuzhiyun #define DPS_TX_CMDQS_FMASK			GENMASK(11, 11)
103*4882a593Smuzhiyun #define RSRC_MNGR_FMASK				GENMASK(12, 12)
104*4882a593Smuzhiyun #define CTX_HANDLER_FMASK			GENMASK(13, 13)
105*4882a593Smuzhiyun #define ACK_MNGR_FMASK				GENMASK(14, 14)
106*4882a593Smuzhiyun #define D_DCPH_FMASK				GENMASK(15, 15)
107*4882a593Smuzhiyun #define H_DCPH_FMASK				GENMASK(16, 16)
108*4882a593Smuzhiyun #define DCMP_FMASK				GENMASK(17, 17)
109*4882a593Smuzhiyun #define NTF_TX_CMDQS_FMASK			GENMASK(18, 18)
110*4882a593Smuzhiyun #define TX_0_FMASK				GENMASK(19, 19)
111*4882a593Smuzhiyun #define TX_1_FMASK				GENMASK(20, 20)
112*4882a593Smuzhiyun #define FNR_FMASK				GENMASK(21, 21)
113*4882a593Smuzhiyun #define QSB2AXI_CMDQ_L_FMASK			GENMASK(22, 22)
114*4882a593Smuzhiyun #define AGGR_WRAPPER_FMASK			GENMASK(23, 23)
115*4882a593Smuzhiyun #define RAM_SLAVEWAY_FMASK			GENMASK(24, 24)
116*4882a593Smuzhiyun #define QMB_FMASK				GENMASK(25, 25)
117*4882a593Smuzhiyun #define WEIGHT_ARB_FMASK			GENMASK(26, 26)
118*4882a593Smuzhiyun #define GSI_IF_FMASK				GENMASK(27, 27)
119*4882a593Smuzhiyun #define GLOBAL_FMASK				GENMASK(28, 28)
120*4882a593Smuzhiyun #define GLOBAL_2X_CLK_FMASK			GENMASK(29, 29)
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #define IPA_REG_ROUTE_OFFSET				0x00000048
123*4882a593Smuzhiyun #define ROUTE_DIS_FMASK				GENMASK(0, 0)
124*4882a593Smuzhiyun #define ROUTE_DEF_PIPE_FMASK			GENMASK(5, 1)
125*4882a593Smuzhiyun #define ROUTE_DEF_HDR_TABLE_FMASK		GENMASK(6, 6)
126*4882a593Smuzhiyun #define ROUTE_DEF_HDR_OFST_FMASK		GENMASK(16, 7)
127*4882a593Smuzhiyun #define ROUTE_FRAG_DEF_PIPE_FMASK		GENMASK(21, 17)
128*4882a593Smuzhiyun #define ROUTE_DEF_RETAIN_HDR_FMASK		GENMASK(24, 24)
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define IPA_REG_SHARED_MEM_SIZE_OFFSET			0x00000054
131*4882a593Smuzhiyun #define SHARED_MEM_SIZE_FMASK			GENMASK(15, 0)
132*4882a593Smuzhiyun #define SHARED_MEM_BADDR_FMASK			GENMASK(31, 16)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define IPA_REG_QSB_MAX_WRITES_OFFSET			0x00000074
135*4882a593Smuzhiyun #define GEN_QMB_0_MAX_WRITES_FMASK		GENMASK(3, 0)
136*4882a593Smuzhiyun #define GEN_QMB_1_MAX_WRITES_FMASK		GENMASK(7, 4)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define IPA_REG_QSB_MAX_READS_OFFSET			0x00000078
139*4882a593Smuzhiyun #define GEN_QMB_0_MAX_READS_FMASK		GENMASK(3, 0)
140*4882a593Smuzhiyun #define GEN_QMB_1_MAX_READS_FMASK		GENMASK(7, 4)
141*4882a593Smuzhiyun /* The next two fields are present for IPA v4.0 and above */
142*4882a593Smuzhiyun #define GEN_QMB_0_MAX_READS_BEATS_FMASK		GENMASK(23, 16)
143*4882a593Smuzhiyun #define GEN_QMB_1_MAX_READS_BEATS_FMASK		GENMASK(31, 24)
144*4882a593Smuzhiyun 
ipa_reg_state_aggr_active_offset(enum ipa_version version)145*4882a593Smuzhiyun static inline u32 ipa_reg_state_aggr_active_offset(enum ipa_version version)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun 	if (version == IPA_VERSION_3_5_1)
148*4882a593Smuzhiyun 		return 0x0000010c;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0x000000b4;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun /* ipa->available defines the valid bits in the STATE_AGGR_ACTIVE register */
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun /* The next register is present for IPA v4.2 and above */
155*4882a593Smuzhiyun #define IPA_REG_FILT_ROUT_HASH_EN_OFFSET		0x00000148
156*4882a593Smuzhiyun #define IPV6_ROUTER_HASH_EN			GENMASK(0, 0)
157*4882a593Smuzhiyun #define IPV6_FILTER_HASH_EN			GENMASK(4, 4)
158*4882a593Smuzhiyun #define IPV4_ROUTER_HASH_EN			GENMASK(8, 8)
159*4882a593Smuzhiyun #define IPV4_FILTER_HASH_EN			GENMASK(12, 12)
160*4882a593Smuzhiyun 
ipa_reg_filt_rout_hash_flush_offset(enum ipa_version version)161*4882a593Smuzhiyun static inline u32 ipa_reg_filt_rout_hash_flush_offset(enum ipa_version version)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	if (version == IPA_VERSION_3_5_1)
164*4882a593Smuzhiyun 		return 0x0000090;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0x000014c;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun #define IPV6_ROUTER_HASH_FLUSH			GENMASK(0, 0)
170*4882a593Smuzhiyun #define IPV6_FILTER_HASH_FLUSH			GENMASK(4, 4)
171*4882a593Smuzhiyun #define IPV4_ROUTER_HASH_FLUSH			GENMASK(8, 8)
172*4882a593Smuzhiyun #define IPV4_FILTER_HASH_FLUSH			GENMASK(12, 12)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define IPA_REG_BCR_OFFSET				0x000001d0
175*4882a593Smuzhiyun #define BCR_CMDQ_L_LACK_ONE_ENTRY		BIT(0)
176*4882a593Smuzhiyun #define BCR_TX_NOT_USING_BRESP			BIT(1)
177*4882a593Smuzhiyun #define BCR_SUSPEND_L2_IRQ			BIT(3)
178*4882a593Smuzhiyun #define BCR_HOLB_DROP_L2_IRQ			BIT(4)
179*4882a593Smuzhiyun #define BCR_DUAL_TX				BIT(5)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Backward compatibility register value to use for each version */
ipa_reg_bcr_val(enum ipa_version version)182*4882a593Smuzhiyun static inline u32 ipa_reg_bcr_val(enum ipa_version version)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	if (version == IPA_VERSION_3_5_1)
185*4882a593Smuzhiyun 		return BCR_CMDQ_L_LACK_ONE_ENTRY | BCR_TX_NOT_USING_BRESP |
186*4882a593Smuzhiyun 		       BCR_SUSPEND_L2_IRQ | BCR_HOLB_DROP_L2_IRQ | BCR_DUAL_TX;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	if (version == IPA_VERSION_4_0 || version == IPA_VERSION_4_1)
189*4882a593Smuzhiyun 		return BCR_CMDQ_L_LACK_ONE_ENTRY | BCR_SUSPEND_L2_IRQ |
190*4882a593Smuzhiyun 		       BCR_HOLB_DROP_L2_IRQ | BCR_DUAL_TX;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0x00000000;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #define IPA_REG_LOCAL_PKT_PROC_CNTXT_BASE_OFFSET	0x000001e8
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun #define IPA_REG_AGGR_FORCE_CLOSE_OFFSET			0x000001ec
198*4882a593Smuzhiyun /* ipa->available defines the valid bits in the AGGR_FORCE_CLOSE register */
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /* The internal inactivity timer clock is used for the aggregation timer */
201*4882a593Smuzhiyun #define TIMER_FREQUENCY	32000	/* 32 KHz inactivity timer clock */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun #define IPA_REG_COUNTER_CFG_OFFSET			0x000001f0
204*4882a593Smuzhiyun #define AGGR_GRANULARITY			GENMASK(8, 4)
205*4882a593Smuzhiyun /* Compute the value to use in the AGGR_GRANULARITY field representing the
206*4882a593Smuzhiyun  * given number of microseconds.  The value is one less than the number of
207*4882a593Smuzhiyun  * timer ticks in the requested period.  Zero not a valid granularity value.
208*4882a593Smuzhiyun  */
ipa_aggr_granularity_val(u32 usec)209*4882a593Smuzhiyun static inline u32 ipa_aggr_granularity_val(u32 usec)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	return DIV_ROUND_CLOSEST(usec * TIMER_FREQUENCY, USEC_PER_SEC) - 1;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define IPA_REG_TX_CFG_OFFSET				0x000001fc
215*4882a593Smuzhiyun /* The first three fields are present for IPA v3.5.1 only */
216*4882a593Smuzhiyun #define TX0_PREFETCH_DISABLE			GENMASK(0, 0)
217*4882a593Smuzhiyun #define TX1_PREFETCH_DISABLE			GENMASK(1, 1)
218*4882a593Smuzhiyun #define PREFETCH_ALMOST_EMPTY_SIZE		GENMASK(4, 2)
219*4882a593Smuzhiyun /* The next fields are present for IPA v4.0 and above */
220*4882a593Smuzhiyun #define PREFETCH_ALMOST_EMPTY_SIZE_TX0		GENMASK(5, 2)
221*4882a593Smuzhiyun #define DMAW_SCND_OUTSD_PRED_THRESHOLD		GENMASK(9, 6)
222*4882a593Smuzhiyun #define DMAW_SCND_OUTSD_PRED_EN			GENMASK(10, 10)
223*4882a593Smuzhiyun #define DMAW_MAX_BEATS_256_DIS			GENMASK(11, 11)
224*4882a593Smuzhiyun #define PA_MASK_EN				GENMASK(12, 12)
225*4882a593Smuzhiyun #define PREFETCH_ALMOST_EMPTY_SIZE_TX1		GENMASK(16, 13)
226*4882a593Smuzhiyun /* The last two fields are present for IPA v4.2 and above */
227*4882a593Smuzhiyun #define SSPND_PA_NO_START_STATE			GENMASK(18, 18)
228*4882a593Smuzhiyun #define SSPND_PA_NO_BQ_STATE			GENMASK(19, 19)
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun #define IPA_REG_FLAVOR_0_OFFSET				0x00000210
231*4882a593Smuzhiyun #define BAM_MAX_PIPES_FMASK			GENMASK(4, 0)
232*4882a593Smuzhiyun #define BAM_MAX_CONS_PIPES_FMASK		GENMASK(12, 8)
233*4882a593Smuzhiyun #define BAM_MAX_PROD_PIPES_FMASK		GENMASK(20, 16)
234*4882a593Smuzhiyun #define BAM_PROD_LOWEST_FMASK			GENMASK(27, 24)
235*4882a593Smuzhiyun 
ipa_reg_idle_indication_cfg_offset(enum ipa_version version)236*4882a593Smuzhiyun static inline u32 ipa_reg_idle_indication_cfg_offset(enum ipa_version version)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	if (version == IPA_VERSION_4_2)
239*4882a593Smuzhiyun 		return 0x00000240;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0x00000220;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun #define ENTER_IDLE_DEBOUNCE_THRESH_FMASK	GENMASK(15, 0)
245*4882a593Smuzhiyun #define CONST_NON_IDLE_ENABLE_FMASK		GENMASK(16, 16)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define IPA_REG_SRC_RSRC_GRP_01_RSRC_TYPE_N_OFFSET(rt) \
248*4882a593Smuzhiyun 					(0x00000400 + 0x0020 * (rt))
249*4882a593Smuzhiyun #define IPA_REG_SRC_RSRC_GRP_23_RSRC_TYPE_N_OFFSET(rt) \
250*4882a593Smuzhiyun 					(0x00000404 + 0x0020 * (rt))
251*4882a593Smuzhiyun #define IPA_REG_SRC_RSRC_GRP_45_RSRC_TYPE_N_OFFSET(rt) \
252*4882a593Smuzhiyun 					(0x00000408 + 0x0020 * (rt))
253*4882a593Smuzhiyun #define IPA_REG_DST_RSRC_GRP_01_RSRC_TYPE_N_OFFSET(rt) \
254*4882a593Smuzhiyun 					(0x00000500 + 0x0020 * (rt))
255*4882a593Smuzhiyun #define IPA_REG_DST_RSRC_GRP_23_RSRC_TYPE_N_OFFSET(rt) \
256*4882a593Smuzhiyun 					(0x00000504 + 0x0020 * (rt))
257*4882a593Smuzhiyun #define IPA_REG_DST_RSRC_GRP_45_RSRC_TYPE_N_OFFSET(rt) \
258*4882a593Smuzhiyun 					(0x00000508 + 0x0020 * (rt))
259*4882a593Smuzhiyun #define X_MIN_LIM_FMASK				GENMASK(5, 0)
260*4882a593Smuzhiyun #define X_MAX_LIM_FMASK				GENMASK(13, 8)
261*4882a593Smuzhiyun #define Y_MIN_LIM_FMASK				GENMASK(21, 16)
262*4882a593Smuzhiyun #define Y_MAX_LIM_FMASK				GENMASK(29, 24)
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_CTRL_N_OFFSET(ep) \
265*4882a593Smuzhiyun 					(0x00000800 + 0x0070 * (ep))
266*4882a593Smuzhiyun #define ENDP_SUSPEND_FMASK			GENMASK(0, 0)
267*4882a593Smuzhiyun #define ENDP_DELAY_FMASK			GENMASK(1, 1)
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_CFG_N_OFFSET(ep) \
270*4882a593Smuzhiyun 					(0x00000808 + 0x0070 * (ep))
271*4882a593Smuzhiyun #define FRAG_OFFLOAD_EN_FMASK			GENMASK(0, 0)
272*4882a593Smuzhiyun #define CS_OFFLOAD_EN_FMASK			GENMASK(2, 1)
273*4882a593Smuzhiyun #define CS_METADATA_HDR_OFFSET_FMASK		GENMASK(6, 3)
274*4882a593Smuzhiyun #define CS_GEN_QMB_MASTER_SEL_FMASK		GENMASK(8, 8)
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_HDR_N_OFFSET(ep) \
277*4882a593Smuzhiyun 					(0x00000810 + 0x0070 * (ep))
278*4882a593Smuzhiyun #define HDR_LEN_FMASK				GENMASK(5, 0)
279*4882a593Smuzhiyun #define HDR_OFST_METADATA_VALID_FMASK		GENMASK(6, 6)
280*4882a593Smuzhiyun #define HDR_OFST_METADATA_FMASK			GENMASK(12, 7)
281*4882a593Smuzhiyun #define HDR_ADDITIONAL_CONST_LEN_FMASK		GENMASK(18, 13)
282*4882a593Smuzhiyun #define HDR_OFST_PKT_SIZE_VALID_FMASK		GENMASK(19, 19)
283*4882a593Smuzhiyun #define HDR_OFST_PKT_SIZE_FMASK			GENMASK(25, 20)
284*4882a593Smuzhiyun #define HDR_A5_MUX_FMASK			GENMASK(26, 26)
285*4882a593Smuzhiyun #define HDR_LEN_INC_DEAGG_HDR_FMASK		GENMASK(27, 27)
286*4882a593Smuzhiyun #define HDR_METADATA_REG_VALID_FMASK		GENMASK(28, 28)
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_HDR_EXT_N_OFFSET(ep) \
289*4882a593Smuzhiyun 					(0x00000814 + 0x0070 * (ep))
290*4882a593Smuzhiyun #define HDR_ENDIANNESS_FMASK			GENMASK(0, 0)
291*4882a593Smuzhiyun #define HDR_TOTAL_LEN_OR_PAD_VALID_FMASK	GENMASK(1, 1)
292*4882a593Smuzhiyun #define HDR_TOTAL_LEN_OR_PAD_FMASK		GENMASK(2, 2)
293*4882a593Smuzhiyun #define HDR_PAYLOAD_LEN_INC_PADDING_FMASK	GENMASK(3, 3)
294*4882a593Smuzhiyun #define HDR_TOTAL_LEN_OR_PAD_OFFSET_FMASK	GENMASK(9, 4)
295*4882a593Smuzhiyun #define HDR_PAD_TO_ALIGNMENT_FMASK		GENMASK(13, 10)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* Valid only for RX (IPA producer) endpoints */
298*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_HDR_METADATA_MASK_N_OFFSET(rxep) \
299*4882a593Smuzhiyun 					(0x00000818 + 0x0070 * (rxep))
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Valid only for TX (IPA consumer) endpoints */
302*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_MODE_N_OFFSET(txep) \
303*4882a593Smuzhiyun 					(0x00000820 + 0x0070 * (txep))
304*4882a593Smuzhiyun #define MODE_FMASK				GENMASK(2, 0)
305*4882a593Smuzhiyun #define DEST_PIPE_INDEX_FMASK			GENMASK(8, 4)
306*4882a593Smuzhiyun #define BYTE_THRESHOLD_FMASK			GENMASK(27, 12)
307*4882a593Smuzhiyun #define PIPE_REPLICATION_EN_FMASK		GENMASK(28, 28)
308*4882a593Smuzhiyun #define PAD_EN_FMASK				GENMASK(29, 29)
309*4882a593Smuzhiyun #define HDR_FTCH_DISABLE_FMASK			GENMASK(30, 30)
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_AGGR_N_OFFSET(ep) \
312*4882a593Smuzhiyun 					(0x00000824 +  0x0070 * (ep))
313*4882a593Smuzhiyun #define AGGR_EN_FMASK				GENMASK(1, 0)
314*4882a593Smuzhiyun #define AGGR_TYPE_FMASK				GENMASK(4, 2)
315*4882a593Smuzhiyun #define AGGR_BYTE_LIMIT_FMASK			GENMASK(9, 5)
316*4882a593Smuzhiyun #define AGGR_TIME_LIMIT_FMASK			GENMASK(14, 10)
317*4882a593Smuzhiyun #define AGGR_PKT_LIMIT_FMASK			GENMASK(20, 15)
318*4882a593Smuzhiyun #define AGGR_SW_EOF_ACTIVE_FMASK		GENMASK(21, 21)
319*4882a593Smuzhiyun #define AGGR_FORCE_CLOSE_FMASK			GENMASK(22, 22)
320*4882a593Smuzhiyun #define AGGR_HARD_BYTE_LIMIT_ENABLE_FMASK	GENMASK(24, 24)
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun /* Valid only for RX (IPA producer) endpoints */
323*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_HOL_BLOCK_EN_N_OFFSET(rxep) \
324*4882a593Smuzhiyun 					(0x0000082c +  0x0070 * (rxep))
325*4882a593Smuzhiyun #define HOL_BLOCK_EN_FMASK			GENMASK(0, 0)
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* Valid only for RX (IPA producer) endpoints */
328*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_HOL_BLOCK_TIMER_N_OFFSET(rxep) \
329*4882a593Smuzhiyun 					(0x00000830 +  0x0070 * (rxep))
330*4882a593Smuzhiyun /* The next fields are present for IPA v4.2 only */
331*4882a593Smuzhiyun #define BASE_VALUE_FMASK			GENMASK(4, 0)
332*4882a593Smuzhiyun #define SCALE_FMASK				GENMASK(12, 8)
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun /* Valid only for TX (IPA consumer) endpoints */
335*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_DEAGGR_N_OFFSET(txep) \
336*4882a593Smuzhiyun 					(0x00000834 + 0x0070 * (txep))
337*4882a593Smuzhiyun #define DEAGGR_HDR_LEN_FMASK			GENMASK(5, 0)
338*4882a593Smuzhiyun #define PACKET_OFFSET_VALID_FMASK		GENMASK(7, 7)
339*4882a593Smuzhiyun #define PACKET_OFFSET_LOCATION_FMASK		GENMASK(13, 8)
340*4882a593Smuzhiyun #define MAX_PACKET_LEN_FMASK			GENMASK(31, 16)
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_RSRC_GRP_N_OFFSET(ep) \
343*4882a593Smuzhiyun 					(0x00000838 + 0x0070 * (ep))
344*4882a593Smuzhiyun #define RSRC_GRP_FMASK				GENMASK(1, 0)
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /* Valid only for TX (IPA consumer) endpoints */
347*4882a593Smuzhiyun #define IPA_REG_ENDP_INIT_SEQ_N_OFFSET(txep) \
348*4882a593Smuzhiyun 					(0x0000083c + 0x0070 * (txep))
349*4882a593Smuzhiyun #define HPS_SEQ_TYPE_FMASK			GENMASK(3, 0)
350*4882a593Smuzhiyun #define DPS_SEQ_TYPE_FMASK			GENMASK(7, 4)
351*4882a593Smuzhiyun #define HPS_REP_SEQ_TYPE_FMASK			GENMASK(11, 8)
352*4882a593Smuzhiyun #define DPS_REP_SEQ_TYPE_FMASK			GENMASK(15, 12)
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun #define IPA_REG_ENDP_STATUS_N_OFFSET(ep) \
355*4882a593Smuzhiyun 					(0x00000840 + 0x0070 * (ep))
356*4882a593Smuzhiyun #define STATUS_EN_FMASK				GENMASK(0, 0)
357*4882a593Smuzhiyun #define STATUS_ENDP_FMASK			GENMASK(5, 1)
358*4882a593Smuzhiyun #define STATUS_LOCATION_FMASK			GENMASK(8, 8)
359*4882a593Smuzhiyun /* The next field is present for IPA v4.0 and above */
360*4882a593Smuzhiyun #define STATUS_PKT_SUPPRESS_FMASK		GENMASK(9, 9)
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /* "er" is either an endpoint ID (for filters) or a route ID (for routes) */
363*4882a593Smuzhiyun #define IPA_REG_ENDP_FILTER_ROUTER_HSH_CFG_N_OFFSET(er) \
364*4882a593Smuzhiyun 					(0x0000085c + 0x0070 * (er))
365*4882a593Smuzhiyun #define FILTER_HASH_MSK_SRC_ID_FMASK		GENMASK(0, 0)
366*4882a593Smuzhiyun #define FILTER_HASH_MSK_SRC_IP_FMASK		GENMASK(1, 1)
367*4882a593Smuzhiyun #define FILTER_HASH_MSK_DST_IP_FMASK		GENMASK(2, 2)
368*4882a593Smuzhiyun #define FILTER_HASH_MSK_SRC_PORT_FMASK		GENMASK(3, 3)
369*4882a593Smuzhiyun #define FILTER_HASH_MSK_DST_PORT_FMASK		GENMASK(4, 4)
370*4882a593Smuzhiyun #define FILTER_HASH_MSK_PROTOCOL_FMASK		GENMASK(5, 5)
371*4882a593Smuzhiyun #define FILTER_HASH_MSK_METADATA_FMASK		GENMASK(6, 6)
372*4882a593Smuzhiyun #define IPA_REG_ENDP_FILTER_HASH_MSK_ALL	GENMASK(6, 0)
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun #define ROUTER_HASH_MSK_SRC_ID_FMASK		GENMASK(16, 16)
375*4882a593Smuzhiyun #define ROUTER_HASH_MSK_SRC_IP_FMASK		GENMASK(17, 17)
376*4882a593Smuzhiyun #define ROUTER_HASH_MSK_DST_IP_FMASK		GENMASK(18, 18)
377*4882a593Smuzhiyun #define ROUTER_HASH_MSK_SRC_PORT_FMASK		GENMASK(19, 19)
378*4882a593Smuzhiyun #define ROUTER_HASH_MSK_DST_PORT_FMASK		GENMASK(20, 20)
379*4882a593Smuzhiyun #define ROUTER_HASH_MSK_PROTOCOL_FMASK		GENMASK(21, 21)
380*4882a593Smuzhiyun #define ROUTER_HASH_MSK_METADATA_FMASK		GENMASK(22, 22)
381*4882a593Smuzhiyun #define IPA_REG_ENDP_ROUTER_HASH_MSK_ALL	GENMASK(22, 16)
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun #define IPA_REG_IRQ_STTS_OFFSET	\
384*4882a593Smuzhiyun 				IPA_REG_IRQ_STTS_EE_N_OFFSET(GSI_EE_AP)
385*4882a593Smuzhiyun #define IPA_REG_IRQ_STTS_EE_N_OFFSET(ee) \
386*4882a593Smuzhiyun 					(0x00003008 + 0x1000 * (ee))
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun #define IPA_REG_IRQ_EN_OFFSET \
389*4882a593Smuzhiyun 				IPA_REG_IRQ_EN_EE_N_OFFSET(GSI_EE_AP)
390*4882a593Smuzhiyun #define IPA_REG_IRQ_EN_EE_N_OFFSET(ee) \
391*4882a593Smuzhiyun 					(0x0000300c + 0x1000 * (ee))
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun #define IPA_REG_IRQ_CLR_OFFSET \
394*4882a593Smuzhiyun 				IPA_REG_IRQ_CLR_EE_N_OFFSET(GSI_EE_AP)
395*4882a593Smuzhiyun #define IPA_REG_IRQ_CLR_EE_N_OFFSET(ee) \
396*4882a593Smuzhiyun 					(0x00003010 + 0x1000 * (ee))
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun #define IPA_REG_IRQ_UC_OFFSET \
399*4882a593Smuzhiyun 				IPA_REG_IRQ_UC_EE_N_OFFSET(GSI_EE_AP)
400*4882a593Smuzhiyun #define IPA_REG_IRQ_UC_EE_N_OFFSET(ee) \
401*4882a593Smuzhiyun 					(0x0000301c + 0x1000 * (ee))
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun #define IPA_REG_IRQ_SUSPEND_INFO_OFFSET \
404*4882a593Smuzhiyun 				IPA_REG_IRQ_SUSPEND_INFO_EE_N_OFFSET(GSI_EE_AP)
405*4882a593Smuzhiyun #define IPA_REG_IRQ_SUSPEND_INFO_EE_N_OFFSET(ee) \
406*4882a593Smuzhiyun 					(0x00003030 + 0x1000 * (ee))
407*4882a593Smuzhiyun /* ipa->available defines the valid bits in the SUSPEND_INFO register */
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun #define IPA_REG_SUSPEND_IRQ_EN_OFFSET \
410*4882a593Smuzhiyun 				IPA_REG_SUSPEND_IRQ_EN_EE_N_OFFSET(GSI_EE_AP)
411*4882a593Smuzhiyun #define IPA_REG_SUSPEND_IRQ_EN_EE_N_OFFSET(ee) \
412*4882a593Smuzhiyun 					(0x00003034 + 0x1000 * (ee))
413*4882a593Smuzhiyun /* ipa->available defines the valid bits in the SUSPEND_IRQ_EN register */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun #define IPA_REG_SUSPEND_IRQ_CLR_OFFSET \
416*4882a593Smuzhiyun 				IPA_REG_SUSPEND_IRQ_CLR_EE_N_OFFSET(GSI_EE_AP)
417*4882a593Smuzhiyun #define IPA_REG_SUSPEND_IRQ_CLR_EE_N_OFFSET(ee) \
418*4882a593Smuzhiyun 					(0x00003038 + 0x1000 * (ee))
419*4882a593Smuzhiyun /* ipa->available defines the valid bits in the SUSPEND_IRQ_CLR register */
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /** enum ipa_cs_offload_en - checksum offload field in ENDP_INIT_CFG_N */
422*4882a593Smuzhiyun enum ipa_cs_offload_en {
423*4882a593Smuzhiyun 	IPA_CS_OFFLOAD_NONE	= 0,
424*4882a593Smuzhiyun 	IPA_CS_OFFLOAD_UL	= 1,
425*4882a593Smuzhiyun 	IPA_CS_OFFLOAD_DL	= 2,
426*4882a593Smuzhiyun 	IPA_CS_RSVD
427*4882a593Smuzhiyun };
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /** enum ipa_aggr_en - aggregation enable field in ENDP_INIT_AGGR_N */
430*4882a593Smuzhiyun enum ipa_aggr_en {
431*4882a593Smuzhiyun 	IPA_BYPASS_AGGR		= 0,
432*4882a593Smuzhiyun 	IPA_ENABLE_AGGR		= 1,
433*4882a593Smuzhiyun 	IPA_ENABLE_DEAGGR	= 2,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun /** enum ipa_aggr_type - aggregation type field in in_ENDP_INIT_AGGR_N */
437*4882a593Smuzhiyun enum ipa_aggr_type {
438*4882a593Smuzhiyun 	IPA_MBIM_16	= 0,
439*4882a593Smuzhiyun 	IPA_HDLC	= 1,
440*4882a593Smuzhiyun 	IPA_TLP		= 2,
441*4882a593Smuzhiyun 	IPA_RNDIS	= 3,
442*4882a593Smuzhiyun 	IPA_GENERIC	= 4,
443*4882a593Smuzhiyun 	IPA_COALESCE	= 5,
444*4882a593Smuzhiyun 	IPA_QCMAP	= 6,
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun /** enum ipa_mode - mode field in ENDP_INIT_MODE_N */
448*4882a593Smuzhiyun enum ipa_mode {
449*4882a593Smuzhiyun 	IPA_BASIC			= 0,
450*4882a593Smuzhiyun 	IPA_ENABLE_FRAMING_HDLC		= 1,
451*4882a593Smuzhiyun 	IPA_ENABLE_DEFRAMING_HDLC	= 2,
452*4882a593Smuzhiyun 	IPA_DMA				= 3,
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun /**
456*4882a593Smuzhiyun  * enum ipa_seq_type - HPS and DPS sequencer type fields in in ENDP_INIT_SEQ_N
457*4882a593Smuzhiyun  * @IPA_SEQ_DMA_ONLY:		only DMA is performed
458*4882a593Smuzhiyun  * @IPA_SEQ_PKT_PROCESS_NO_DEC_UCP:
459*4882a593Smuzhiyun  *	packet processing + no decipher + microcontroller (Ethernet Bridging)
460*4882a593Smuzhiyun  * @IPA_SEQ_2ND_PKT_PROCESS_PASS_NO_DEC_UCP:
461*4882a593Smuzhiyun  *	second packet processing pass + no decipher + microcontroller
462*4882a593Smuzhiyun  * @IPA_SEQ_DMA_DEC:		DMA + cipher/decipher
463*4882a593Smuzhiyun  * @IPA_SEQ_DMA_COMP_DECOMP:	DMA + compression/decompression
464*4882a593Smuzhiyun  * @IPA_SEQ_PKT_PROCESS_NO_DEC_NO_UCP_DMAP:
465*4882a593Smuzhiyun  *	packet processing + no decipher + no uCP + HPS REP DMA parser
466*4882a593Smuzhiyun  * @IPA_SEQ_INVALID:		invalid sequencer type
467*4882a593Smuzhiyun  *
468*4882a593Smuzhiyun  * The values defined here are broken into 4-bit nibbles that are written
469*4882a593Smuzhiyun  * into fields of the INIT_SEQ_N endpoint registers.
470*4882a593Smuzhiyun  */
471*4882a593Smuzhiyun enum ipa_seq_type {
472*4882a593Smuzhiyun 	IPA_SEQ_DMA_ONLY			= 0x0000,
473*4882a593Smuzhiyun 	IPA_SEQ_PKT_PROCESS_NO_DEC_UCP		= 0x0002,
474*4882a593Smuzhiyun 	IPA_SEQ_2ND_PKT_PROCESS_PASS_NO_DEC_UCP	= 0x0004,
475*4882a593Smuzhiyun 	IPA_SEQ_DMA_DEC				= 0x0011,
476*4882a593Smuzhiyun 	IPA_SEQ_DMA_COMP_DECOMP			= 0x0020,
477*4882a593Smuzhiyun 	IPA_SEQ_PKT_PROCESS_NO_DEC_NO_UCP_DMAP	= 0x0806,
478*4882a593Smuzhiyun 	IPA_SEQ_INVALID				= 0xffff,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun int ipa_reg_init(struct ipa *ipa);
482*4882a593Smuzhiyun void ipa_reg_exit(struct ipa *ipa);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun #endif /* _IPA_REG_H_ */
485