xref: /OK3568_Linux_fs/kernel/drivers/net/ieee802154/at86rf230.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * AT86RF230/RF231 driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009-2012 Siemens AG
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Written by:
8*4882a593Smuzhiyun  * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
9*4882a593Smuzhiyun  * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
10*4882a593Smuzhiyun  * Alexander Aring <aar@pengutronix.de>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/hrtimer.h>
15*4882a593Smuzhiyun #include <linux/jiffies.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/gpio.h>
19*4882a593Smuzhiyun #include <linux/delay.h>
20*4882a593Smuzhiyun #include <linux/spi/spi.h>
21*4882a593Smuzhiyun #include <linux/spi/at86rf230.h>
22*4882a593Smuzhiyun #include <linux/regmap.h>
23*4882a593Smuzhiyun #include <linux/skbuff.h>
24*4882a593Smuzhiyun #include <linux/of_gpio.h>
25*4882a593Smuzhiyun #include <linux/ieee802154.h>
26*4882a593Smuzhiyun #include <linux/debugfs.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <net/mac802154.h>
29*4882a593Smuzhiyun #include <net/cfg802154.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include "at86rf230.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct at86rf230_local;
34*4882a593Smuzhiyun /* at86rf2xx chip depend data.
35*4882a593Smuzhiyun  * All timings are in us.
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun struct at86rf2xx_chip_data {
38*4882a593Smuzhiyun 	u16 t_sleep_cycle;
39*4882a593Smuzhiyun 	u16 t_channel_switch;
40*4882a593Smuzhiyun 	u16 t_reset_to_off;
41*4882a593Smuzhiyun 	u16 t_off_to_aack;
42*4882a593Smuzhiyun 	u16 t_off_to_tx_on;
43*4882a593Smuzhiyun 	u16 t_off_to_sleep;
44*4882a593Smuzhiyun 	u16 t_sleep_to_off;
45*4882a593Smuzhiyun 	u16 t_frame;
46*4882a593Smuzhiyun 	u16 t_p_ack;
47*4882a593Smuzhiyun 	int rssi_base_val;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	int (*set_channel)(struct at86rf230_local *, u8, u8);
50*4882a593Smuzhiyun 	int (*set_txpower)(struct at86rf230_local *, s32);
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define AT86RF2XX_MAX_BUF		(127 + 3)
54*4882a593Smuzhiyun /* tx retries to access the TX_ON state
55*4882a593Smuzhiyun  * if it's above then force change will be started.
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * We assume the max_frame_retries (7) value of 802.15.4 here.
58*4882a593Smuzhiyun  */
59*4882a593Smuzhiyun #define AT86RF2XX_MAX_TX_RETRIES	7
60*4882a593Smuzhiyun /* We use the recommended 5 minutes timeout to recalibrate */
61*4882a593Smuzhiyun #define AT86RF2XX_CAL_LOOP_TIMEOUT	(5 * 60 * HZ)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun struct at86rf230_state_change {
64*4882a593Smuzhiyun 	struct at86rf230_local *lp;
65*4882a593Smuzhiyun 	int irq;
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	struct hrtimer timer;
68*4882a593Smuzhiyun 	struct spi_message msg;
69*4882a593Smuzhiyun 	struct spi_transfer trx;
70*4882a593Smuzhiyun 	u8 buf[AT86RF2XX_MAX_BUF];
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	void (*complete)(void *context);
73*4882a593Smuzhiyun 	u8 from_state;
74*4882a593Smuzhiyun 	u8 to_state;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	bool free;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct at86rf230_trac {
80*4882a593Smuzhiyun 	u64 success;
81*4882a593Smuzhiyun 	u64 success_data_pending;
82*4882a593Smuzhiyun 	u64 success_wait_for_ack;
83*4882a593Smuzhiyun 	u64 channel_access_failure;
84*4882a593Smuzhiyun 	u64 no_ack;
85*4882a593Smuzhiyun 	u64 invalid;
86*4882a593Smuzhiyun };
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun struct at86rf230_local {
89*4882a593Smuzhiyun 	struct spi_device *spi;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	struct ieee802154_hw *hw;
92*4882a593Smuzhiyun 	struct at86rf2xx_chip_data *data;
93*4882a593Smuzhiyun 	struct regmap *regmap;
94*4882a593Smuzhiyun 	int slp_tr;
95*4882a593Smuzhiyun 	bool sleep;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	struct completion state_complete;
98*4882a593Smuzhiyun 	struct at86rf230_state_change state;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	unsigned long cal_timeout;
101*4882a593Smuzhiyun 	bool is_tx;
102*4882a593Smuzhiyun 	bool is_tx_from_off;
103*4882a593Smuzhiyun 	bool was_tx;
104*4882a593Smuzhiyun 	u8 tx_retry;
105*4882a593Smuzhiyun 	struct sk_buff *tx_skb;
106*4882a593Smuzhiyun 	struct at86rf230_state_change tx;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	struct at86rf230_trac trac;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define AT86RF2XX_NUMREGS 0x3F
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static void
114*4882a593Smuzhiyun at86rf230_async_state_change(struct at86rf230_local *lp,
115*4882a593Smuzhiyun 			     struct at86rf230_state_change *ctx,
116*4882a593Smuzhiyun 			     const u8 state, void (*complete)(void *context));
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static inline void
at86rf230_sleep(struct at86rf230_local * lp)119*4882a593Smuzhiyun at86rf230_sleep(struct at86rf230_local *lp)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	if (gpio_is_valid(lp->slp_tr)) {
122*4882a593Smuzhiyun 		gpio_set_value(lp->slp_tr, 1);
123*4882a593Smuzhiyun 		usleep_range(lp->data->t_off_to_sleep,
124*4882a593Smuzhiyun 			     lp->data->t_off_to_sleep + 10);
125*4882a593Smuzhiyun 		lp->sleep = true;
126*4882a593Smuzhiyun 	}
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun static inline void
at86rf230_awake(struct at86rf230_local * lp)130*4882a593Smuzhiyun at86rf230_awake(struct at86rf230_local *lp)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	if (gpio_is_valid(lp->slp_tr)) {
133*4882a593Smuzhiyun 		gpio_set_value(lp->slp_tr, 0);
134*4882a593Smuzhiyun 		usleep_range(lp->data->t_sleep_to_off,
135*4882a593Smuzhiyun 			     lp->data->t_sleep_to_off + 100);
136*4882a593Smuzhiyun 		lp->sleep = false;
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static inline int
__at86rf230_write(struct at86rf230_local * lp,unsigned int addr,unsigned int data)141*4882a593Smuzhiyun __at86rf230_write(struct at86rf230_local *lp,
142*4882a593Smuzhiyun 		  unsigned int addr, unsigned int data)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	bool sleep = lp->sleep;
145*4882a593Smuzhiyun 	int ret;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* awake for register setting if sleep */
148*4882a593Smuzhiyun 	if (sleep)
149*4882a593Smuzhiyun 		at86rf230_awake(lp);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	ret = regmap_write(lp->regmap, addr, data);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* sleep again if was sleeping */
154*4882a593Smuzhiyun 	if (sleep)
155*4882a593Smuzhiyun 		at86rf230_sleep(lp);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	return ret;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static inline int
__at86rf230_read(struct at86rf230_local * lp,unsigned int addr,unsigned int * data)161*4882a593Smuzhiyun __at86rf230_read(struct at86rf230_local *lp,
162*4882a593Smuzhiyun 		 unsigned int addr, unsigned int *data)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	bool sleep = lp->sleep;
165*4882a593Smuzhiyun 	int ret;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* awake for register setting if sleep */
168*4882a593Smuzhiyun 	if (sleep)
169*4882a593Smuzhiyun 		at86rf230_awake(lp);
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	ret = regmap_read(lp->regmap, addr, data);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/* sleep again if was sleeping */
174*4882a593Smuzhiyun 	if (sleep)
175*4882a593Smuzhiyun 		at86rf230_sleep(lp);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	return ret;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun static inline int
at86rf230_read_subreg(struct at86rf230_local * lp,unsigned int addr,unsigned int mask,unsigned int shift,unsigned int * data)181*4882a593Smuzhiyun at86rf230_read_subreg(struct at86rf230_local *lp,
182*4882a593Smuzhiyun 		      unsigned int addr, unsigned int mask,
183*4882a593Smuzhiyun 		      unsigned int shift, unsigned int *data)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int rc;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	rc = __at86rf230_read(lp, addr, data);
188*4882a593Smuzhiyun 	if (!rc)
189*4882a593Smuzhiyun 		*data = (*data & mask) >> shift;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return rc;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun static inline int
at86rf230_write_subreg(struct at86rf230_local * lp,unsigned int addr,unsigned int mask,unsigned int shift,unsigned int data)195*4882a593Smuzhiyun at86rf230_write_subreg(struct at86rf230_local *lp,
196*4882a593Smuzhiyun 		       unsigned int addr, unsigned int mask,
197*4882a593Smuzhiyun 		       unsigned int shift, unsigned int data)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun 	bool sleep = lp->sleep;
200*4882a593Smuzhiyun 	int ret;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	/* awake for register setting if sleep */
203*4882a593Smuzhiyun 	if (sleep)
204*4882a593Smuzhiyun 		at86rf230_awake(lp);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	ret = regmap_update_bits(lp->regmap, addr, mask, data << shift);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* sleep again if was sleeping */
209*4882a593Smuzhiyun 	if (sleep)
210*4882a593Smuzhiyun 		at86rf230_sleep(lp);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return ret;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static inline void
at86rf230_slp_tr_rising_edge(struct at86rf230_local * lp)216*4882a593Smuzhiyun at86rf230_slp_tr_rising_edge(struct at86rf230_local *lp)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	gpio_set_value(lp->slp_tr, 1);
219*4882a593Smuzhiyun 	udelay(1);
220*4882a593Smuzhiyun 	gpio_set_value(lp->slp_tr, 0);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static bool
at86rf230_reg_writeable(struct device * dev,unsigned int reg)224*4882a593Smuzhiyun at86rf230_reg_writeable(struct device *dev, unsigned int reg)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	switch (reg) {
227*4882a593Smuzhiyun 	case RG_TRX_STATE:
228*4882a593Smuzhiyun 	case RG_TRX_CTRL_0:
229*4882a593Smuzhiyun 	case RG_TRX_CTRL_1:
230*4882a593Smuzhiyun 	case RG_PHY_TX_PWR:
231*4882a593Smuzhiyun 	case RG_PHY_ED_LEVEL:
232*4882a593Smuzhiyun 	case RG_PHY_CC_CCA:
233*4882a593Smuzhiyun 	case RG_CCA_THRES:
234*4882a593Smuzhiyun 	case RG_RX_CTRL:
235*4882a593Smuzhiyun 	case RG_SFD_VALUE:
236*4882a593Smuzhiyun 	case RG_TRX_CTRL_2:
237*4882a593Smuzhiyun 	case RG_ANT_DIV:
238*4882a593Smuzhiyun 	case RG_IRQ_MASK:
239*4882a593Smuzhiyun 	case RG_VREG_CTRL:
240*4882a593Smuzhiyun 	case RG_BATMON:
241*4882a593Smuzhiyun 	case RG_XOSC_CTRL:
242*4882a593Smuzhiyun 	case RG_RX_SYN:
243*4882a593Smuzhiyun 	case RG_XAH_CTRL_1:
244*4882a593Smuzhiyun 	case RG_FTN_CTRL:
245*4882a593Smuzhiyun 	case RG_PLL_CF:
246*4882a593Smuzhiyun 	case RG_PLL_DCU:
247*4882a593Smuzhiyun 	case RG_SHORT_ADDR_0:
248*4882a593Smuzhiyun 	case RG_SHORT_ADDR_1:
249*4882a593Smuzhiyun 	case RG_PAN_ID_0:
250*4882a593Smuzhiyun 	case RG_PAN_ID_1:
251*4882a593Smuzhiyun 	case RG_IEEE_ADDR_0:
252*4882a593Smuzhiyun 	case RG_IEEE_ADDR_1:
253*4882a593Smuzhiyun 	case RG_IEEE_ADDR_2:
254*4882a593Smuzhiyun 	case RG_IEEE_ADDR_3:
255*4882a593Smuzhiyun 	case RG_IEEE_ADDR_4:
256*4882a593Smuzhiyun 	case RG_IEEE_ADDR_5:
257*4882a593Smuzhiyun 	case RG_IEEE_ADDR_6:
258*4882a593Smuzhiyun 	case RG_IEEE_ADDR_7:
259*4882a593Smuzhiyun 	case RG_XAH_CTRL_0:
260*4882a593Smuzhiyun 	case RG_CSMA_SEED_0:
261*4882a593Smuzhiyun 	case RG_CSMA_SEED_1:
262*4882a593Smuzhiyun 	case RG_CSMA_BE:
263*4882a593Smuzhiyun 		return true;
264*4882a593Smuzhiyun 	default:
265*4882a593Smuzhiyun 		return false;
266*4882a593Smuzhiyun 	}
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun static bool
at86rf230_reg_readable(struct device * dev,unsigned int reg)270*4882a593Smuzhiyun at86rf230_reg_readable(struct device *dev, unsigned int reg)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	bool rc;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* all writeable are also readable */
275*4882a593Smuzhiyun 	rc = at86rf230_reg_writeable(dev, reg);
276*4882a593Smuzhiyun 	if (rc)
277*4882a593Smuzhiyun 		return rc;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/* readonly regs */
280*4882a593Smuzhiyun 	switch (reg) {
281*4882a593Smuzhiyun 	case RG_TRX_STATUS:
282*4882a593Smuzhiyun 	case RG_PHY_RSSI:
283*4882a593Smuzhiyun 	case RG_IRQ_STATUS:
284*4882a593Smuzhiyun 	case RG_PART_NUM:
285*4882a593Smuzhiyun 	case RG_VERSION_NUM:
286*4882a593Smuzhiyun 	case RG_MAN_ID_1:
287*4882a593Smuzhiyun 	case RG_MAN_ID_0:
288*4882a593Smuzhiyun 		return true;
289*4882a593Smuzhiyun 	default:
290*4882a593Smuzhiyun 		return false;
291*4882a593Smuzhiyun 	}
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static bool
at86rf230_reg_volatile(struct device * dev,unsigned int reg)295*4882a593Smuzhiyun at86rf230_reg_volatile(struct device *dev, unsigned int reg)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	/* can be changed during runtime */
298*4882a593Smuzhiyun 	switch (reg) {
299*4882a593Smuzhiyun 	case RG_TRX_STATUS:
300*4882a593Smuzhiyun 	case RG_TRX_STATE:
301*4882a593Smuzhiyun 	case RG_PHY_RSSI:
302*4882a593Smuzhiyun 	case RG_PHY_ED_LEVEL:
303*4882a593Smuzhiyun 	case RG_IRQ_STATUS:
304*4882a593Smuzhiyun 	case RG_VREG_CTRL:
305*4882a593Smuzhiyun 	case RG_PLL_CF:
306*4882a593Smuzhiyun 	case RG_PLL_DCU:
307*4882a593Smuzhiyun 		return true;
308*4882a593Smuzhiyun 	default:
309*4882a593Smuzhiyun 		return false;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun static bool
at86rf230_reg_precious(struct device * dev,unsigned int reg)314*4882a593Smuzhiyun at86rf230_reg_precious(struct device *dev, unsigned int reg)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	/* don't clear irq line on read */
317*4882a593Smuzhiyun 	switch (reg) {
318*4882a593Smuzhiyun 	case RG_IRQ_STATUS:
319*4882a593Smuzhiyun 		return true;
320*4882a593Smuzhiyun 	default:
321*4882a593Smuzhiyun 		return false;
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun static const struct regmap_config at86rf230_regmap_spi_config = {
326*4882a593Smuzhiyun 	.reg_bits = 8,
327*4882a593Smuzhiyun 	.val_bits = 8,
328*4882a593Smuzhiyun 	.write_flag_mask = CMD_REG | CMD_WRITE,
329*4882a593Smuzhiyun 	.read_flag_mask = CMD_REG,
330*4882a593Smuzhiyun 	.cache_type = REGCACHE_RBTREE,
331*4882a593Smuzhiyun 	.max_register = AT86RF2XX_NUMREGS,
332*4882a593Smuzhiyun 	.writeable_reg = at86rf230_reg_writeable,
333*4882a593Smuzhiyun 	.readable_reg = at86rf230_reg_readable,
334*4882a593Smuzhiyun 	.volatile_reg = at86rf230_reg_volatile,
335*4882a593Smuzhiyun 	.precious_reg = at86rf230_reg_precious,
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun static void
at86rf230_async_error_recover_complete(void * context)339*4882a593Smuzhiyun at86rf230_async_error_recover_complete(void *context)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
342*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	if (ctx->free)
345*4882a593Smuzhiyun 		kfree(ctx);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (lp->was_tx) {
348*4882a593Smuzhiyun 		lp->was_tx = 0;
349*4882a593Smuzhiyun 		dev_kfree_skb_any(lp->tx_skb);
350*4882a593Smuzhiyun 		ieee802154_wake_queue(lp->hw);
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun static void
at86rf230_async_error_recover(void * context)355*4882a593Smuzhiyun at86rf230_async_error_recover(void *context)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
358*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (lp->is_tx) {
361*4882a593Smuzhiyun 		lp->was_tx = 1;
362*4882a593Smuzhiyun 		lp->is_tx = 0;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON,
366*4882a593Smuzhiyun 				     at86rf230_async_error_recover_complete);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun static inline void
at86rf230_async_error(struct at86rf230_local * lp,struct at86rf230_state_change * ctx,int rc)370*4882a593Smuzhiyun at86rf230_async_error(struct at86rf230_local *lp,
371*4882a593Smuzhiyun 		      struct at86rf230_state_change *ctx, int rc)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun 	dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
376*4882a593Smuzhiyun 				     at86rf230_async_error_recover);
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun /* Generic function to get some register value in async mode */
380*4882a593Smuzhiyun static void
at86rf230_async_read_reg(struct at86rf230_local * lp,u8 reg,struct at86rf230_state_change * ctx,void (* complete)(void * context))381*4882a593Smuzhiyun at86rf230_async_read_reg(struct at86rf230_local *lp, u8 reg,
382*4882a593Smuzhiyun 			 struct at86rf230_state_change *ctx,
383*4882a593Smuzhiyun 			 void (*complete)(void *context))
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	int rc;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	u8 *tx_buf = ctx->buf;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	tx_buf[0] = (reg & CMD_REG_MASK) | CMD_REG;
390*4882a593Smuzhiyun 	ctx->msg.complete = complete;
391*4882a593Smuzhiyun 	rc = spi_async(lp->spi, &ctx->msg);
392*4882a593Smuzhiyun 	if (rc)
393*4882a593Smuzhiyun 		at86rf230_async_error(lp, ctx, rc);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun static void
at86rf230_async_write_reg(struct at86rf230_local * lp,u8 reg,u8 val,struct at86rf230_state_change * ctx,void (* complete)(void * context))397*4882a593Smuzhiyun at86rf230_async_write_reg(struct at86rf230_local *lp, u8 reg, u8 val,
398*4882a593Smuzhiyun 			  struct at86rf230_state_change *ctx,
399*4882a593Smuzhiyun 			  void (*complete)(void *context))
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun 	int rc;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	ctx->buf[0] = (reg & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
404*4882a593Smuzhiyun 	ctx->buf[1] = val;
405*4882a593Smuzhiyun 	ctx->msg.complete = complete;
406*4882a593Smuzhiyun 	rc = spi_async(lp->spi, &ctx->msg);
407*4882a593Smuzhiyun 	if (rc)
408*4882a593Smuzhiyun 		at86rf230_async_error(lp, ctx, rc);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun static void
at86rf230_async_state_assert(void * context)412*4882a593Smuzhiyun at86rf230_async_state_assert(void *context)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
415*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
416*4882a593Smuzhiyun 	const u8 *buf = ctx->buf;
417*4882a593Smuzhiyun 	const u8 trx_state = buf[1] & TRX_STATE_MASK;
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	/* Assert state change */
420*4882a593Smuzhiyun 	if (trx_state != ctx->to_state) {
421*4882a593Smuzhiyun 		/* Special handling if transceiver state is in
422*4882a593Smuzhiyun 		 * STATE_BUSY_RX_AACK and a SHR was detected.
423*4882a593Smuzhiyun 		 */
424*4882a593Smuzhiyun 		if  (trx_state == STATE_BUSY_RX_AACK) {
425*4882a593Smuzhiyun 			/* Undocumented race condition. If we send a state
426*4882a593Smuzhiyun 			 * change to STATE_RX_AACK_ON the transceiver could
427*4882a593Smuzhiyun 			 * change his state automatically to STATE_BUSY_RX_AACK
428*4882a593Smuzhiyun 			 * if a SHR was detected. This is not an error, but we
429*4882a593Smuzhiyun 			 * can't assert this.
430*4882a593Smuzhiyun 			 */
431*4882a593Smuzhiyun 			if (ctx->to_state == STATE_RX_AACK_ON)
432*4882a593Smuzhiyun 				goto done;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 			/* If we change to STATE_TX_ON without forcing and
435*4882a593Smuzhiyun 			 * transceiver state is STATE_BUSY_RX_AACK, we wait
436*4882a593Smuzhiyun 			 * 'tFrame + tPAck' receiving time. In this time the
437*4882a593Smuzhiyun 			 * PDU should be received. If the transceiver is still
438*4882a593Smuzhiyun 			 * in STATE_BUSY_RX_AACK, we run a force state change
439*4882a593Smuzhiyun 			 * to STATE_TX_ON. This is a timeout handling, if the
440*4882a593Smuzhiyun 			 * transceiver stucks in STATE_BUSY_RX_AACK.
441*4882a593Smuzhiyun 			 *
442*4882a593Smuzhiyun 			 * Additional we do several retries to try to get into
443*4882a593Smuzhiyun 			 * TX_ON state without forcing. If the retries are
444*4882a593Smuzhiyun 			 * higher or equal than AT86RF2XX_MAX_TX_RETRIES we
445*4882a593Smuzhiyun 			 * will do a force change.
446*4882a593Smuzhiyun 			 */
447*4882a593Smuzhiyun 			if (ctx->to_state == STATE_TX_ON ||
448*4882a593Smuzhiyun 			    ctx->to_state == STATE_TRX_OFF) {
449*4882a593Smuzhiyun 				u8 state = ctx->to_state;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 				if (lp->tx_retry >= AT86RF2XX_MAX_TX_RETRIES)
452*4882a593Smuzhiyun 					state = STATE_FORCE_TRX_OFF;
453*4882a593Smuzhiyun 				lp->tx_retry++;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 				at86rf230_async_state_change(lp, ctx, state,
456*4882a593Smuzhiyun 							     ctx->complete);
457*4882a593Smuzhiyun 				return;
458*4882a593Smuzhiyun 			}
459*4882a593Smuzhiyun 		}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		dev_warn(&lp->spi->dev, "unexcept state change from 0x%02x to 0x%02x. Actual state: 0x%02x\n",
462*4882a593Smuzhiyun 			 ctx->from_state, ctx->to_state, trx_state);
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun done:
466*4882a593Smuzhiyun 	if (ctx->complete)
467*4882a593Smuzhiyun 		ctx->complete(context);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
at86rf230_async_state_timer(struct hrtimer * timer)470*4882a593Smuzhiyun static enum hrtimer_restart at86rf230_async_state_timer(struct hrtimer *timer)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx =
473*4882a593Smuzhiyun 		container_of(timer, struct at86rf230_state_change, timer);
474*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
477*4882a593Smuzhiyun 				 at86rf230_async_state_assert);
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	return HRTIMER_NORESTART;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* Do state change timing delay. */
483*4882a593Smuzhiyun static void
at86rf230_async_state_delay(void * context)484*4882a593Smuzhiyun at86rf230_async_state_delay(void *context)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
487*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
488*4882a593Smuzhiyun 	struct at86rf2xx_chip_data *c = lp->data;
489*4882a593Smuzhiyun 	bool force = false;
490*4882a593Smuzhiyun 	ktime_t tim;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	/* The force state changes are will show as normal states in the
493*4882a593Smuzhiyun 	 * state status subregister. We change the to_state to the
494*4882a593Smuzhiyun 	 * corresponding one and remember if it was a force change, this
495*4882a593Smuzhiyun 	 * differs if we do a state change from STATE_BUSY_RX_AACK.
496*4882a593Smuzhiyun 	 */
497*4882a593Smuzhiyun 	switch (ctx->to_state) {
498*4882a593Smuzhiyun 	case STATE_FORCE_TX_ON:
499*4882a593Smuzhiyun 		ctx->to_state = STATE_TX_ON;
500*4882a593Smuzhiyun 		force = true;
501*4882a593Smuzhiyun 		break;
502*4882a593Smuzhiyun 	case STATE_FORCE_TRX_OFF:
503*4882a593Smuzhiyun 		ctx->to_state = STATE_TRX_OFF;
504*4882a593Smuzhiyun 		force = true;
505*4882a593Smuzhiyun 		break;
506*4882a593Smuzhiyun 	default:
507*4882a593Smuzhiyun 		break;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	switch (ctx->from_state) {
511*4882a593Smuzhiyun 	case STATE_TRX_OFF:
512*4882a593Smuzhiyun 		switch (ctx->to_state) {
513*4882a593Smuzhiyun 		case STATE_RX_AACK_ON:
514*4882a593Smuzhiyun 			tim = c->t_off_to_aack * NSEC_PER_USEC;
515*4882a593Smuzhiyun 			/* state change from TRX_OFF to RX_AACK_ON to do a
516*4882a593Smuzhiyun 			 * calibration, we need to reset the timeout for the
517*4882a593Smuzhiyun 			 * next one.
518*4882a593Smuzhiyun 			 */
519*4882a593Smuzhiyun 			lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
520*4882a593Smuzhiyun 			goto change;
521*4882a593Smuzhiyun 		case STATE_TX_ARET_ON:
522*4882a593Smuzhiyun 		case STATE_TX_ON:
523*4882a593Smuzhiyun 			tim = c->t_off_to_tx_on * NSEC_PER_USEC;
524*4882a593Smuzhiyun 			/* state change from TRX_OFF to TX_ON or ARET_ON to do
525*4882a593Smuzhiyun 			 * a calibration, we need to reset the timeout for the
526*4882a593Smuzhiyun 			 * next one.
527*4882a593Smuzhiyun 			 */
528*4882a593Smuzhiyun 			lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
529*4882a593Smuzhiyun 			goto change;
530*4882a593Smuzhiyun 		default:
531*4882a593Smuzhiyun 			break;
532*4882a593Smuzhiyun 		}
533*4882a593Smuzhiyun 		break;
534*4882a593Smuzhiyun 	case STATE_BUSY_RX_AACK:
535*4882a593Smuzhiyun 		switch (ctx->to_state) {
536*4882a593Smuzhiyun 		case STATE_TRX_OFF:
537*4882a593Smuzhiyun 		case STATE_TX_ON:
538*4882a593Smuzhiyun 			/* Wait for worst case receiving time if we
539*4882a593Smuzhiyun 			 * didn't make a force change from BUSY_RX_AACK
540*4882a593Smuzhiyun 			 * to TX_ON or TRX_OFF.
541*4882a593Smuzhiyun 			 */
542*4882a593Smuzhiyun 			if (!force) {
543*4882a593Smuzhiyun 				tim = (c->t_frame + c->t_p_ack) * NSEC_PER_USEC;
544*4882a593Smuzhiyun 				goto change;
545*4882a593Smuzhiyun 			}
546*4882a593Smuzhiyun 			break;
547*4882a593Smuzhiyun 		default:
548*4882a593Smuzhiyun 			break;
549*4882a593Smuzhiyun 		}
550*4882a593Smuzhiyun 		break;
551*4882a593Smuzhiyun 	/* Default value, means RESET state */
552*4882a593Smuzhiyun 	case STATE_P_ON:
553*4882a593Smuzhiyun 		switch (ctx->to_state) {
554*4882a593Smuzhiyun 		case STATE_TRX_OFF:
555*4882a593Smuzhiyun 			tim = c->t_reset_to_off * NSEC_PER_USEC;
556*4882a593Smuzhiyun 			goto change;
557*4882a593Smuzhiyun 		default:
558*4882a593Smuzhiyun 			break;
559*4882a593Smuzhiyun 		}
560*4882a593Smuzhiyun 		break;
561*4882a593Smuzhiyun 	default:
562*4882a593Smuzhiyun 		break;
563*4882a593Smuzhiyun 	}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* Default delay is 1us in the most cases */
566*4882a593Smuzhiyun 	udelay(1);
567*4882a593Smuzhiyun 	at86rf230_async_state_timer(&ctx->timer);
568*4882a593Smuzhiyun 	return;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun change:
571*4882a593Smuzhiyun 	hrtimer_start(&ctx->timer, tim, HRTIMER_MODE_REL);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun static void
at86rf230_async_state_change_start(void * context)575*4882a593Smuzhiyun at86rf230_async_state_change_start(void *context)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
578*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
579*4882a593Smuzhiyun 	u8 *buf = ctx->buf;
580*4882a593Smuzhiyun 	const u8 trx_state = buf[1] & TRX_STATE_MASK;
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	/* Check for "possible" STATE_TRANSITION_IN_PROGRESS */
583*4882a593Smuzhiyun 	if (trx_state == STATE_TRANSITION_IN_PROGRESS) {
584*4882a593Smuzhiyun 		udelay(1);
585*4882a593Smuzhiyun 		at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
586*4882a593Smuzhiyun 					 at86rf230_async_state_change_start);
587*4882a593Smuzhiyun 		return;
588*4882a593Smuzhiyun 	}
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	/* Check if we already are in the state which we change in */
591*4882a593Smuzhiyun 	if (trx_state == ctx->to_state) {
592*4882a593Smuzhiyun 		if (ctx->complete)
593*4882a593Smuzhiyun 			ctx->complete(context);
594*4882a593Smuzhiyun 		return;
595*4882a593Smuzhiyun 	}
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/* Set current state to the context of state change */
598*4882a593Smuzhiyun 	ctx->from_state = trx_state;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	/* Going into the next step for a state change which do a timing
601*4882a593Smuzhiyun 	 * relevant delay.
602*4882a593Smuzhiyun 	 */
603*4882a593Smuzhiyun 	at86rf230_async_write_reg(lp, RG_TRX_STATE, ctx->to_state, ctx,
604*4882a593Smuzhiyun 				  at86rf230_async_state_delay);
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun static void
at86rf230_async_state_change(struct at86rf230_local * lp,struct at86rf230_state_change * ctx,const u8 state,void (* complete)(void * context))608*4882a593Smuzhiyun at86rf230_async_state_change(struct at86rf230_local *lp,
609*4882a593Smuzhiyun 			     struct at86rf230_state_change *ctx,
610*4882a593Smuzhiyun 			     const u8 state, void (*complete)(void *context))
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	/* Initialization for the state change context */
613*4882a593Smuzhiyun 	ctx->to_state = state;
614*4882a593Smuzhiyun 	ctx->complete = complete;
615*4882a593Smuzhiyun 	at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
616*4882a593Smuzhiyun 				 at86rf230_async_state_change_start);
617*4882a593Smuzhiyun }
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun static void
at86rf230_sync_state_change_complete(void * context)620*4882a593Smuzhiyun at86rf230_sync_state_change_complete(void *context)
621*4882a593Smuzhiyun {
622*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
623*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 	complete(&lp->state_complete);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun /* This function do a sync framework above the async state change.
629*4882a593Smuzhiyun  * Some callbacks of the IEEE 802.15.4 driver interface need to be
630*4882a593Smuzhiyun  * handled synchronously.
631*4882a593Smuzhiyun  */
632*4882a593Smuzhiyun static int
at86rf230_sync_state_change(struct at86rf230_local * lp,unsigned int state)633*4882a593Smuzhiyun at86rf230_sync_state_change(struct at86rf230_local *lp, unsigned int state)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	unsigned long rc;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	at86rf230_async_state_change(lp, &lp->state, state,
638*4882a593Smuzhiyun 				     at86rf230_sync_state_change_complete);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	rc = wait_for_completion_timeout(&lp->state_complete,
641*4882a593Smuzhiyun 					 msecs_to_jiffies(100));
642*4882a593Smuzhiyun 	if (!rc) {
643*4882a593Smuzhiyun 		at86rf230_async_error(lp, &lp->state, -ETIMEDOUT);
644*4882a593Smuzhiyun 		return -ETIMEDOUT;
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun static void
at86rf230_tx_complete(void * context)651*4882a593Smuzhiyun at86rf230_tx_complete(void *context)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
654*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	ieee802154_xmit_complete(lp->hw, lp->tx_skb, false);
657*4882a593Smuzhiyun 	kfree(ctx);
658*4882a593Smuzhiyun }
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun static void
at86rf230_tx_on(void * context)661*4882a593Smuzhiyun at86rf230_tx_on(void *context)
662*4882a593Smuzhiyun {
663*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
664*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON,
667*4882a593Smuzhiyun 				     at86rf230_tx_complete);
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static void
at86rf230_tx_trac_check(void * context)671*4882a593Smuzhiyun at86rf230_tx_trac_check(void *context)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
674*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_IEEE802154_AT86RF230_DEBUGFS)) {
677*4882a593Smuzhiyun 		u8 trac = TRAC_MASK(ctx->buf[1]);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 		switch (trac) {
680*4882a593Smuzhiyun 		case TRAC_SUCCESS:
681*4882a593Smuzhiyun 			lp->trac.success++;
682*4882a593Smuzhiyun 			break;
683*4882a593Smuzhiyun 		case TRAC_SUCCESS_DATA_PENDING:
684*4882a593Smuzhiyun 			lp->trac.success_data_pending++;
685*4882a593Smuzhiyun 			break;
686*4882a593Smuzhiyun 		case TRAC_CHANNEL_ACCESS_FAILURE:
687*4882a593Smuzhiyun 			lp->trac.channel_access_failure++;
688*4882a593Smuzhiyun 			break;
689*4882a593Smuzhiyun 		case TRAC_NO_ACK:
690*4882a593Smuzhiyun 			lp->trac.no_ack++;
691*4882a593Smuzhiyun 			break;
692*4882a593Smuzhiyun 		case TRAC_INVALID:
693*4882a593Smuzhiyun 			lp->trac.invalid++;
694*4882a593Smuzhiyun 			break;
695*4882a593Smuzhiyun 		default:
696*4882a593Smuzhiyun 			WARN_ONCE(1, "received tx trac status %d\n", trac);
697*4882a593Smuzhiyun 			break;
698*4882a593Smuzhiyun 		}
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	at86rf230_async_state_change(lp, ctx, STATE_TX_ON, at86rf230_tx_on);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun static void
at86rf230_rx_read_frame_complete(void * context)705*4882a593Smuzhiyun at86rf230_rx_read_frame_complete(void *context)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
708*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
709*4882a593Smuzhiyun 	const u8 *buf = ctx->buf;
710*4882a593Smuzhiyun 	struct sk_buff *skb;
711*4882a593Smuzhiyun 	u8 len, lqi;
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	len = buf[1];
714*4882a593Smuzhiyun 	if (!ieee802154_is_valid_psdu_len(len)) {
715*4882a593Smuzhiyun 		dev_vdbg(&lp->spi->dev, "corrupted frame received\n");
716*4882a593Smuzhiyun 		len = IEEE802154_MTU;
717*4882a593Smuzhiyun 	}
718*4882a593Smuzhiyun 	lqi = buf[2 + len];
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	skb = dev_alloc_skb(IEEE802154_MTU);
721*4882a593Smuzhiyun 	if (!skb) {
722*4882a593Smuzhiyun 		dev_vdbg(&lp->spi->dev, "failed to allocate sk_buff\n");
723*4882a593Smuzhiyun 		kfree(ctx);
724*4882a593Smuzhiyun 		return;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	skb_put_data(skb, buf + 2, len);
728*4882a593Smuzhiyun 	ieee802154_rx_irqsafe(lp->hw, skb, lqi);
729*4882a593Smuzhiyun 	kfree(ctx);
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun static void
at86rf230_rx_trac_check(void * context)733*4882a593Smuzhiyun at86rf230_rx_trac_check(void *context)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
736*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
737*4882a593Smuzhiyun 	u8 *buf = ctx->buf;
738*4882a593Smuzhiyun 	int rc;
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_IEEE802154_AT86RF230_DEBUGFS)) {
741*4882a593Smuzhiyun 		u8 trac = TRAC_MASK(buf[1]);
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun 		switch (trac) {
744*4882a593Smuzhiyun 		case TRAC_SUCCESS:
745*4882a593Smuzhiyun 			lp->trac.success++;
746*4882a593Smuzhiyun 			break;
747*4882a593Smuzhiyun 		case TRAC_SUCCESS_WAIT_FOR_ACK:
748*4882a593Smuzhiyun 			lp->trac.success_wait_for_ack++;
749*4882a593Smuzhiyun 			break;
750*4882a593Smuzhiyun 		case TRAC_INVALID:
751*4882a593Smuzhiyun 			lp->trac.invalid++;
752*4882a593Smuzhiyun 			break;
753*4882a593Smuzhiyun 		default:
754*4882a593Smuzhiyun 			WARN_ONCE(1, "received rx trac status %d\n", trac);
755*4882a593Smuzhiyun 			break;
756*4882a593Smuzhiyun 		}
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	buf[0] = CMD_FB;
760*4882a593Smuzhiyun 	ctx->trx.len = AT86RF2XX_MAX_BUF;
761*4882a593Smuzhiyun 	ctx->msg.complete = at86rf230_rx_read_frame_complete;
762*4882a593Smuzhiyun 	rc = spi_async(lp->spi, &ctx->msg);
763*4882a593Smuzhiyun 	if (rc) {
764*4882a593Smuzhiyun 		ctx->trx.len = 2;
765*4882a593Smuzhiyun 		at86rf230_async_error(lp, ctx, rc);
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun static void
at86rf230_irq_trx_end(void * context)770*4882a593Smuzhiyun at86rf230_irq_trx_end(void *context)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
773*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (lp->is_tx) {
776*4882a593Smuzhiyun 		lp->is_tx = 0;
777*4882a593Smuzhiyun 		at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
778*4882a593Smuzhiyun 					 at86rf230_tx_trac_check);
779*4882a593Smuzhiyun 	} else {
780*4882a593Smuzhiyun 		at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
781*4882a593Smuzhiyun 					 at86rf230_rx_trac_check);
782*4882a593Smuzhiyun 	}
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun static void
at86rf230_irq_status(void * context)786*4882a593Smuzhiyun at86rf230_irq_status(void *context)
787*4882a593Smuzhiyun {
788*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
789*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
790*4882a593Smuzhiyun 	const u8 *buf = ctx->buf;
791*4882a593Smuzhiyun 	u8 irq = buf[1];
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	enable_irq(lp->spi->irq);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (irq & IRQ_TRX_END) {
796*4882a593Smuzhiyun 		at86rf230_irq_trx_end(ctx);
797*4882a593Smuzhiyun 	} else {
798*4882a593Smuzhiyun 		dev_err(&lp->spi->dev, "not supported irq %02x received\n",
799*4882a593Smuzhiyun 			irq);
800*4882a593Smuzhiyun 		kfree(ctx);
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun static void
at86rf230_setup_spi_messages(struct at86rf230_local * lp,struct at86rf230_state_change * state)805*4882a593Smuzhiyun at86rf230_setup_spi_messages(struct at86rf230_local *lp,
806*4882a593Smuzhiyun 			     struct at86rf230_state_change *state)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	state->lp = lp;
809*4882a593Smuzhiyun 	state->irq = lp->spi->irq;
810*4882a593Smuzhiyun 	spi_message_init(&state->msg);
811*4882a593Smuzhiyun 	state->msg.context = state;
812*4882a593Smuzhiyun 	state->trx.len = 2;
813*4882a593Smuzhiyun 	state->trx.tx_buf = state->buf;
814*4882a593Smuzhiyun 	state->trx.rx_buf = state->buf;
815*4882a593Smuzhiyun 	spi_message_add_tail(&state->trx, &state->msg);
816*4882a593Smuzhiyun 	hrtimer_init(&state->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
817*4882a593Smuzhiyun 	state->timer.function = at86rf230_async_state_timer;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
at86rf230_isr(int irq,void * data)820*4882a593Smuzhiyun static irqreturn_t at86rf230_isr(int irq, void *data)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun 	struct at86rf230_local *lp = data;
823*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx;
824*4882a593Smuzhiyun 	int rc;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	disable_irq_nosync(irq);
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	ctx = kzalloc(sizeof(*ctx), GFP_ATOMIC);
829*4882a593Smuzhiyun 	if (!ctx) {
830*4882a593Smuzhiyun 		enable_irq(irq);
831*4882a593Smuzhiyun 		return IRQ_NONE;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	at86rf230_setup_spi_messages(lp, ctx);
835*4882a593Smuzhiyun 	/* tell on error handling to free ctx */
836*4882a593Smuzhiyun 	ctx->free = true;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	ctx->buf[0] = (RG_IRQ_STATUS & CMD_REG_MASK) | CMD_REG;
839*4882a593Smuzhiyun 	ctx->msg.complete = at86rf230_irq_status;
840*4882a593Smuzhiyun 	rc = spi_async(lp->spi, &ctx->msg);
841*4882a593Smuzhiyun 	if (rc) {
842*4882a593Smuzhiyun 		at86rf230_async_error(lp, ctx, rc);
843*4882a593Smuzhiyun 		enable_irq(irq);
844*4882a593Smuzhiyun 		return IRQ_NONE;
845*4882a593Smuzhiyun 	}
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	return IRQ_HANDLED;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun static void
at86rf230_write_frame_complete(void * context)851*4882a593Smuzhiyun at86rf230_write_frame_complete(void *context)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
854*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	ctx->trx.len = 2;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	if (gpio_is_valid(lp->slp_tr))
859*4882a593Smuzhiyun 		at86rf230_slp_tr_rising_edge(lp);
860*4882a593Smuzhiyun 	else
861*4882a593Smuzhiyun 		at86rf230_async_write_reg(lp, RG_TRX_STATE, STATE_BUSY_TX, ctx,
862*4882a593Smuzhiyun 					  NULL);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun static void
at86rf230_write_frame(void * context)866*4882a593Smuzhiyun at86rf230_write_frame(void *context)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
869*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
870*4882a593Smuzhiyun 	struct sk_buff *skb = lp->tx_skb;
871*4882a593Smuzhiyun 	u8 *buf = ctx->buf;
872*4882a593Smuzhiyun 	int rc;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	lp->is_tx = 1;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	buf[0] = CMD_FB | CMD_WRITE;
877*4882a593Smuzhiyun 	buf[1] = skb->len + 2;
878*4882a593Smuzhiyun 	memcpy(buf + 2, skb->data, skb->len);
879*4882a593Smuzhiyun 	ctx->trx.len = skb->len + 2;
880*4882a593Smuzhiyun 	ctx->msg.complete = at86rf230_write_frame_complete;
881*4882a593Smuzhiyun 	rc = spi_async(lp->spi, &ctx->msg);
882*4882a593Smuzhiyun 	if (rc) {
883*4882a593Smuzhiyun 		ctx->trx.len = 2;
884*4882a593Smuzhiyun 		at86rf230_async_error(lp, ctx, rc);
885*4882a593Smuzhiyun 	}
886*4882a593Smuzhiyun }
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun static void
at86rf230_xmit_tx_on(void * context)889*4882a593Smuzhiyun at86rf230_xmit_tx_on(void *context)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
892*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
895*4882a593Smuzhiyun 				     at86rf230_write_frame);
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun static void
at86rf230_xmit_start(void * context)899*4882a593Smuzhiyun at86rf230_xmit_start(void *context)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = context;
902*4882a593Smuzhiyun 	struct at86rf230_local *lp = ctx->lp;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* check if we change from off state */
905*4882a593Smuzhiyun 	if (lp->is_tx_from_off)
906*4882a593Smuzhiyun 		at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
907*4882a593Smuzhiyun 					     at86rf230_write_frame);
908*4882a593Smuzhiyun 	else
909*4882a593Smuzhiyun 		at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
910*4882a593Smuzhiyun 					     at86rf230_xmit_tx_on);
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun static int
at86rf230_xmit(struct ieee802154_hw * hw,struct sk_buff * skb)914*4882a593Smuzhiyun at86rf230_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
917*4882a593Smuzhiyun 	struct at86rf230_state_change *ctx = &lp->tx;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	lp->tx_skb = skb;
920*4882a593Smuzhiyun 	lp->tx_retry = 0;
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* After 5 minutes in PLL and the same frequency we run again the
923*4882a593Smuzhiyun 	 * calibration loops which is recommended by at86rf2xx datasheets.
924*4882a593Smuzhiyun 	 *
925*4882a593Smuzhiyun 	 * The calibration is initiate by a state change from TRX_OFF
926*4882a593Smuzhiyun 	 * to TX_ON, the lp->cal_timeout should be reinit by state_delay
927*4882a593Smuzhiyun 	 * function then to start in the next 5 minutes.
928*4882a593Smuzhiyun 	 */
929*4882a593Smuzhiyun 	if (time_is_before_jiffies(lp->cal_timeout)) {
930*4882a593Smuzhiyun 		lp->is_tx_from_off = true;
931*4882a593Smuzhiyun 		at86rf230_async_state_change(lp, ctx, STATE_TRX_OFF,
932*4882a593Smuzhiyun 					     at86rf230_xmit_start);
933*4882a593Smuzhiyun 	} else {
934*4882a593Smuzhiyun 		lp->is_tx_from_off = false;
935*4882a593Smuzhiyun 		at86rf230_xmit_start(ctx);
936*4882a593Smuzhiyun 	}
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 	return 0;
939*4882a593Smuzhiyun }
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun static int
at86rf230_ed(struct ieee802154_hw * hw,u8 * level)942*4882a593Smuzhiyun at86rf230_ed(struct ieee802154_hw *hw, u8 *level)
943*4882a593Smuzhiyun {
944*4882a593Smuzhiyun 	WARN_ON(!level);
945*4882a593Smuzhiyun 	*level = 0xbe;
946*4882a593Smuzhiyun 	return 0;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun static int
at86rf230_start(struct ieee802154_hw * hw)950*4882a593Smuzhiyun at86rf230_start(struct ieee802154_hw *hw)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	/* reset trac stats on start */
955*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_IEEE802154_AT86RF230_DEBUGFS))
956*4882a593Smuzhiyun 		memset(&lp->trac, 0, sizeof(struct at86rf230_trac));
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	at86rf230_awake(lp);
959*4882a593Smuzhiyun 	enable_irq(lp->spi->irq);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	return at86rf230_sync_state_change(lp, STATE_RX_AACK_ON);
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun static void
at86rf230_stop(struct ieee802154_hw * hw)965*4882a593Smuzhiyun at86rf230_stop(struct ieee802154_hw *hw)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
968*4882a593Smuzhiyun 	u8 csma_seed[2];
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun 	at86rf230_sync_state_change(lp, STATE_FORCE_TRX_OFF);
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	disable_irq(lp->spi->irq);
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	/* It's recommended to set random new csma_seeds before sleep state.
975*4882a593Smuzhiyun 	 * Makes only sense in the stop callback, not doing this inside of
976*4882a593Smuzhiyun 	 * at86rf230_sleep, this is also used when we don't transmit afterwards
977*4882a593Smuzhiyun 	 * when calling start callback again.
978*4882a593Smuzhiyun 	 */
979*4882a593Smuzhiyun 	get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
980*4882a593Smuzhiyun 	at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
981*4882a593Smuzhiyun 	at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	at86rf230_sleep(lp);
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun static int
at86rf23x_set_channel(struct at86rf230_local * lp,u8 page,u8 channel)987*4882a593Smuzhiyun at86rf23x_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun #define AT86RF2XX_MAX_ED_LEVELS 0xF
993*4882a593Smuzhiyun static const s32 at86rf233_ed_levels[AT86RF2XX_MAX_ED_LEVELS + 1] = {
994*4882a593Smuzhiyun 	-9400, -9200, -9000, -8800, -8600, -8400, -8200, -8000, -7800, -7600,
995*4882a593Smuzhiyun 	-7400, -7200, -7000, -6800, -6600, -6400,
996*4882a593Smuzhiyun };
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun static const s32 at86rf231_ed_levels[AT86RF2XX_MAX_ED_LEVELS + 1] = {
999*4882a593Smuzhiyun 	-9100, -8900, -8700, -8500, -8300, -8100, -7900, -7700, -7500, -7300,
1000*4882a593Smuzhiyun 	-7100, -6900, -6700, -6500, -6300, -6100,
1001*4882a593Smuzhiyun };
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static const s32 at86rf212_ed_levels_100[AT86RF2XX_MAX_ED_LEVELS + 1] = {
1004*4882a593Smuzhiyun 	-10000, -9800, -9600, -9400, -9200, -9000, -8800, -8600, -8400, -8200,
1005*4882a593Smuzhiyun 	-8000, -7800, -7600, -7400, -7200, -7000,
1006*4882a593Smuzhiyun };
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun static const s32 at86rf212_ed_levels_98[AT86RF2XX_MAX_ED_LEVELS + 1] = {
1009*4882a593Smuzhiyun 	-9800, -9600, -9400, -9200, -9000, -8800, -8600, -8400, -8200, -8000,
1010*4882a593Smuzhiyun 	-7800, -7600, -7400, -7200, -7000, -6800,
1011*4882a593Smuzhiyun };
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun static inline int
at86rf212_update_cca_ed_level(struct at86rf230_local * lp,int rssi_base_val)1014*4882a593Smuzhiyun at86rf212_update_cca_ed_level(struct at86rf230_local *lp, int rssi_base_val)
1015*4882a593Smuzhiyun {
1016*4882a593Smuzhiyun 	unsigned int cca_ed_thres;
1017*4882a593Smuzhiyun 	int rc;
1018*4882a593Smuzhiyun 
1019*4882a593Smuzhiyun 	rc = at86rf230_read_subreg(lp, SR_CCA_ED_THRES, &cca_ed_thres);
1020*4882a593Smuzhiyun 	if (rc < 0)
1021*4882a593Smuzhiyun 		return rc;
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 	switch (rssi_base_val) {
1024*4882a593Smuzhiyun 	case -98:
1025*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels = at86rf212_ed_levels_98;
1026*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(at86rf212_ed_levels_98);
1027*4882a593Smuzhiyun 		lp->hw->phy->cca_ed_level = at86rf212_ed_levels_98[cca_ed_thres];
1028*4882a593Smuzhiyun 		break;
1029*4882a593Smuzhiyun 	case -100:
1030*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels = at86rf212_ed_levels_100;
1031*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(at86rf212_ed_levels_100);
1032*4882a593Smuzhiyun 		lp->hw->phy->cca_ed_level = at86rf212_ed_levels_100[cca_ed_thres];
1033*4882a593Smuzhiyun 		break;
1034*4882a593Smuzhiyun 	default:
1035*4882a593Smuzhiyun 		WARN_ON(1);
1036*4882a593Smuzhiyun 	}
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	return 0;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun static int
at86rf212_set_channel(struct at86rf230_local * lp,u8 page,u8 channel)1042*4882a593Smuzhiyun at86rf212_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
1043*4882a593Smuzhiyun {
1044*4882a593Smuzhiyun 	int rc;
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 	if (channel == 0)
1047*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 0);
1048*4882a593Smuzhiyun 	else
1049*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 1);
1050*4882a593Smuzhiyun 	if (rc < 0)
1051*4882a593Smuzhiyun 		return rc;
1052*4882a593Smuzhiyun 
1053*4882a593Smuzhiyun 	if (page == 0) {
1054*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 0);
1055*4882a593Smuzhiyun 		lp->data->rssi_base_val = -100;
1056*4882a593Smuzhiyun 	} else {
1057*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 1);
1058*4882a593Smuzhiyun 		lp->data->rssi_base_val = -98;
1059*4882a593Smuzhiyun 	}
1060*4882a593Smuzhiyun 	if (rc < 0)
1061*4882a593Smuzhiyun 		return rc;
1062*4882a593Smuzhiyun 
1063*4882a593Smuzhiyun 	rc = at86rf212_update_cca_ed_level(lp, lp->data->rssi_base_val);
1064*4882a593Smuzhiyun 	if (rc < 0)
1065*4882a593Smuzhiyun 		return rc;
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun 	/* This sets the symbol_duration according frequency on the 212.
1068*4882a593Smuzhiyun 	 * TODO move this handling while set channel and page in cfg802154.
1069*4882a593Smuzhiyun 	 * We can do that, this timings are according 802.15.4 standard.
1070*4882a593Smuzhiyun 	 * If we do that in cfg802154, this is a more generic calculation.
1071*4882a593Smuzhiyun 	 *
1072*4882a593Smuzhiyun 	 * This should also protected from ifs_timer. Means cancel timer and
1073*4882a593Smuzhiyun 	 * init with a new value. For now, this is okay.
1074*4882a593Smuzhiyun 	 */
1075*4882a593Smuzhiyun 	if (channel == 0) {
1076*4882a593Smuzhiyun 		if (page == 0) {
1077*4882a593Smuzhiyun 			/* SUB:0 and BPSK:0 -> BPSK-20 */
1078*4882a593Smuzhiyun 			lp->hw->phy->symbol_duration = 50;
1079*4882a593Smuzhiyun 		} else {
1080*4882a593Smuzhiyun 			/* SUB:1 and BPSK:0 -> BPSK-40 */
1081*4882a593Smuzhiyun 			lp->hw->phy->symbol_duration = 25;
1082*4882a593Smuzhiyun 		}
1083*4882a593Smuzhiyun 	} else {
1084*4882a593Smuzhiyun 		if (page == 0)
1085*4882a593Smuzhiyun 			/* SUB:0 and BPSK:1 -> OQPSK-100/200/400 */
1086*4882a593Smuzhiyun 			lp->hw->phy->symbol_duration = 40;
1087*4882a593Smuzhiyun 		else
1088*4882a593Smuzhiyun 			/* SUB:1 and BPSK:1 -> OQPSK-250/500/1000 */
1089*4882a593Smuzhiyun 			lp->hw->phy->symbol_duration = 16;
1090*4882a593Smuzhiyun 	}
1091*4882a593Smuzhiyun 
1092*4882a593Smuzhiyun 	lp->hw->phy->lifs_period = IEEE802154_LIFS_PERIOD *
1093*4882a593Smuzhiyun 				   lp->hw->phy->symbol_duration;
1094*4882a593Smuzhiyun 	lp->hw->phy->sifs_period = IEEE802154_SIFS_PERIOD *
1095*4882a593Smuzhiyun 				   lp->hw->phy->symbol_duration;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
1100*4882a593Smuzhiyun static int
at86rf230_channel(struct ieee802154_hw * hw,u8 page,u8 channel)1101*4882a593Smuzhiyun at86rf230_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1104*4882a593Smuzhiyun 	int rc;
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	rc = lp->data->set_channel(lp, page, channel);
1107*4882a593Smuzhiyun 	/* Wait for PLL */
1108*4882a593Smuzhiyun 	usleep_range(lp->data->t_channel_switch,
1109*4882a593Smuzhiyun 		     lp->data->t_channel_switch + 10);
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
1112*4882a593Smuzhiyun 	return rc;
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun static int
at86rf230_set_hw_addr_filt(struct ieee802154_hw * hw,struct ieee802154_hw_addr_filt * filt,unsigned long changed)1116*4882a593Smuzhiyun at86rf230_set_hw_addr_filt(struct ieee802154_hw *hw,
1117*4882a593Smuzhiyun 			   struct ieee802154_hw_addr_filt *filt,
1118*4882a593Smuzhiyun 			   unsigned long changed)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
1123*4882a593Smuzhiyun 		u16 addr = le16_to_cpu(filt->short_addr);
1124*4882a593Smuzhiyun 
1125*4882a593Smuzhiyun 		dev_vdbg(&lp->spi->dev, "%s called for saddr\n", __func__);
1126*4882a593Smuzhiyun 		__at86rf230_write(lp, RG_SHORT_ADDR_0, addr);
1127*4882a593Smuzhiyun 		__at86rf230_write(lp, RG_SHORT_ADDR_1, addr >> 8);
1128*4882a593Smuzhiyun 	}
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	if (changed & IEEE802154_AFILT_PANID_CHANGED) {
1131*4882a593Smuzhiyun 		u16 pan = le16_to_cpu(filt->pan_id);
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 		dev_vdbg(&lp->spi->dev, "%s called for pan id\n", __func__);
1134*4882a593Smuzhiyun 		__at86rf230_write(lp, RG_PAN_ID_0, pan);
1135*4882a593Smuzhiyun 		__at86rf230_write(lp, RG_PAN_ID_1, pan >> 8);
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
1139*4882a593Smuzhiyun 		u8 i, addr[8];
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 		memcpy(addr, &filt->ieee_addr, 8);
1142*4882a593Smuzhiyun 		dev_vdbg(&lp->spi->dev, "%s called for IEEE addr\n", __func__);
1143*4882a593Smuzhiyun 		for (i = 0; i < 8; i++)
1144*4882a593Smuzhiyun 			__at86rf230_write(lp, RG_IEEE_ADDR_0 + i, addr[i]);
1145*4882a593Smuzhiyun 	}
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	if (changed & IEEE802154_AFILT_PANC_CHANGED) {
1148*4882a593Smuzhiyun 		dev_vdbg(&lp->spi->dev, "%s called for panc change\n", __func__);
1149*4882a593Smuzhiyun 		if (filt->pan_coord)
1150*4882a593Smuzhiyun 			at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 1);
1151*4882a593Smuzhiyun 		else
1152*4882a593Smuzhiyun 			at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 0);
1153*4882a593Smuzhiyun 	}
1154*4882a593Smuzhiyun 
1155*4882a593Smuzhiyun 	return 0;
1156*4882a593Smuzhiyun }
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun #define AT86RF23X_MAX_TX_POWERS 0xF
1159*4882a593Smuzhiyun static const s32 at86rf233_powers[AT86RF23X_MAX_TX_POWERS + 1] = {
1160*4882a593Smuzhiyun 	400, 370, 340, 300, 250, 200, 100, 0, -100, -200, -300, -400, -600,
1161*4882a593Smuzhiyun 	-800, -1200, -1700,
1162*4882a593Smuzhiyun };
1163*4882a593Smuzhiyun 
1164*4882a593Smuzhiyun static const s32 at86rf231_powers[AT86RF23X_MAX_TX_POWERS + 1] = {
1165*4882a593Smuzhiyun 	300, 280, 230, 180, 130, 70, 0, -100, -200, -300, -400, -500, -700,
1166*4882a593Smuzhiyun 	-900, -1200, -1700,
1167*4882a593Smuzhiyun };
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun #define AT86RF212_MAX_TX_POWERS 0x1F
1170*4882a593Smuzhiyun static const s32 at86rf212_powers[AT86RF212_MAX_TX_POWERS + 1] = {
1171*4882a593Smuzhiyun 	500, 400, 300, 200, 100, 0, -100, -200, -300, -400, -500, -600, -700,
1172*4882a593Smuzhiyun 	-800, -900, -1000, -1100, -1200, -1300, -1400, -1500, -1600, -1700,
1173*4882a593Smuzhiyun 	-1800, -1900, -2000, -2100, -2200, -2300, -2400, -2500, -2600,
1174*4882a593Smuzhiyun };
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun static int
at86rf23x_set_txpower(struct at86rf230_local * lp,s32 mbm)1177*4882a593Smuzhiyun at86rf23x_set_txpower(struct at86rf230_local *lp, s32 mbm)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun 	u32 i;
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun 	for (i = 0; i < lp->hw->phy->supported.tx_powers_size; i++) {
1182*4882a593Smuzhiyun 		if (lp->hw->phy->supported.tx_powers[i] == mbm)
1183*4882a593Smuzhiyun 			return at86rf230_write_subreg(lp, SR_TX_PWR_23X, i);
1184*4882a593Smuzhiyun 	}
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	return -EINVAL;
1187*4882a593Smuzhiyun }
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun static int
at86rf212_set_txpower(struct at86rf230_local * lp,s32 mbm)1190*4882a593Smuzhiyun at86rf212_set_txpower(struct at86rf230_local *lp, s32 mbm)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun 	u32 i;
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun 	for (i = 0; i < lp->hw->phy->supported.tx_powers_size; i++) {
1195*4882a593Smuzhiyun 		if (lp->hw->phy->supported.tx_powers[i] == mbm)
1196*4882a593Smuzhiyun 			return at86rf230_write_subreg(lp, SR_TX_PWR_212, i);
1197*4882a593Smuzhiyun 	}
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	return -EINVAL;
1200*4882a593Smuzhiyun }
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun static int
at86rf230_set_txpower(struct ieee802154_hw * hw,s32 mbm)1203*4882a593Smuzhiyun at86rf230_set_txpower(struct ieee802154_hw *hw, s32 mbm)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	return lp->data->set_txpower(lp, mbm);
1208*4882a593Smuzhiyun }
1209*4882a593Smuzhiyun 
1210*4882a593Smuzhiyun static int
at86rf230_set_lbt(struct ieee802154_hw * hw,bool on)1211*4882a593Smuzhiyun at86rf230_set_lbt(struct ieee802154_hw *hw, bool on)
1212*4882a593Smuzhiyun {
1213*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_CSMA_LBT_MODE, on);
1216*4882a593Smuzhiyun }
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun static int
at86rf230_set_cca_mode(struct ieee802154_hw * hw,const struct wpan_phy_cca * cca)1219*4882a593Smuzhiyun at86rf230_set_cca_mode(struct ieee802154_hw *hw,
1220*4882a593Smuzhiyun 		       const struct wpan_phy_cca *cca)
1221*4882a593Smuzhiyun {
1222*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1223*4882a593Smuzhiyun 	u8 val;
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun 	/* mapping 802.15.4 to driver spec */
1226*4882a593Smuzhiyun 	switch (cca->mode) {
1227*4882a593Smuzhiyun 	case NL802154_CCA_ENERGY:
1228*4882a593Smuzhiyun 		val = 1;
1229*4882a593Smuzhiyun 		break;
1230*4882a593Smuzhiyun 	case NL802154_CCA_CARRIER:
1231*4882a593Smuzhiyun 		val = 2;
1232*4882a593Smuzhiyun 		break;
1233*4882a593Smuzhiyun 	case NL802154_CCA_ENERGY_CARRIER:
1234*4882a593Smuzhiyun 		switch (cca->opt) {
1235*4882a593Smuzhiyun 		case NL802154_CCA_OPT_ENERGY_CARRIER_AND:
1236*4882a593Smuzhiyun 			val = 3;
1237*4882a593Smuzhiyun 			break;
1238*4882a593Smuzhiyun 		case NL802154_CCA_OPT_ENERGY_CARRIER_OR:
1239*4882a593Smuzhiyun 			val = 0;
1240*4882a593Smuzhiyun 			break;
1241*4882a593Smuzhiyun 		default:
1242*4882a593Smuzhiyun 			return -EINVAL;
1243*4882a593Smuzhiyun 		}
1244*4882a593Smuzhiyun 		break;
1245*4882a593Smuzhiyun 	default:
1246*4882a593Smuzhiyun 		return -EINVAL;
1247*4882a593Smuzhiyun 	}
1248*4882a593Smuzhiyun 
1249*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_CCA_MODE, val);
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun static int
at86rf230_set_cca_ed_level(struct ieee802154_hw * hw,s32 mbm)1253*4882a593Smuzhiyun at86rf230_set_cca_ed_level(struct ieee802154_hw *hw, s32 mbm)
1254*4882a593Smuzhiyun {
1255*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1256*4882a593Smuzhiyun 	u32 i;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	for (i = 0; i < hw->phy->supported.cca_ed_levels_size; i++) {
1259*4882a593Smuzhiyun 		if (hw->phy->supported.cca_ed_levels[i] == mbm)
1260*4882a593Smuzhiyun 			return at86rf230_write_subreg(lp, SR_CCA_ED_THRES, i);
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	return -EINVAL;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun static int
at86rf230_set_csma_params(struct ieee802154_hw * hw,u8 min_be,u8 max_be,u8 retries)1267*4882a593Smuzhiyun at86rf230_set_csma_params(struct ieee802154_hw *hw, u8 min_be, u8 max_be,
1268*4882a593Smuzhiyun 			  u8 retries)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1271*4882a593Smuzhiyun 	int rc;
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_MIN_BE, min_be);
1274*4882a593Smuzhiyun 	if (rc)
1275*4882a593Smuzhiyun 		return rc;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_MAX_BE, max_be);
1278*4882a593Smuzhiyun 	if (rc)
1279*4882a593Smuzhiyun 		return rc;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_MAX_CSMA_RETRIES, retries);
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun static int
at86rf230_set_frame_retries(struct ieee802154_hw * hw,s8 retries)1285*4882a593Smuzhiyun at86rf230_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
1286*4882a593Smuzhiyun {
1287*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_MAX_FRAME_RETRIES, retries);
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun static int
at86rf230_set_promiscuous_mode(struct ieee802154_hw * hw,const bool on)1293*4882a593Smuzhiyun at86rf230_set_promiscuous_mode(struct ieee802154_hw *hw, const bool on)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct at86rf230_local *lp = hw->priv;
1296*4882a593Smuzhiyun 	int rc;
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun 	if (on) {
1299*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 1);
1300*4882a593Smuzhiyun 		if (rc < 0)
1301*4882a593Smuzhiyun 			return rc;
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 1);
1304*4882a593Smuzhiyun 		if (rc < 0)
1305*4882a593Smuzhiyun 			return rc;
1306*4882a593Smuzhiyun 	} else {
1307*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 0);
1308*4882a593Smuzhiyun 		if (rc < 0)
1309*4882a593Smuzhiyun 			return rc;
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 		rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 0);
1312*4882a593Smuzhiyun 		if (rc < 0)
1313*4882a593Smuzhiyun 			return rc;
1314*4882a593Smuzhiyun 	}
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	return 0;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun static const struct ieee802154_ops at86rf230_ops = {
1320*4882a593Smuzhiyun 	.owner = THIS_MODULE,
1321*4882a593Smuzhiyun 	.xmit_async = at86rf230_xmit,
1322*4882a593Smuzhiyun 	.ed = at86rf230_ed,
1323*4882a593Smuzhiyun 	.set_channel = at86rf230_channel,
1324*4882a593Smuzhiyun 	.start = at86rf230_start,
1325*4882a593Smuzhiyun 	.stop = at86rf230_stop,
1326*4882a593Smuzhiyun 	.set_hw_addr_filt = at86rf230_set_hw_addr_filt,
1327*4882a593Smuzhiyun 	.set_txpower = at86rf230_set_txpower,
1328*4882a593Smuzhiyun 	.set_lbt = at86rf230_set_lbt,
1329*4882a593Smuzhiyun 	.set_cca_mode = at86rf230_set_cca_mode,
1330*4882a593Smuzhiyun 	.set_cca_ed_level = at86rf230_set_cca_ed_level,
1331*4882a593Smuzhiyun 	.set_csma_params = at86rf230_set_csma_params,
1332*4882a593Smuzhiyun 	.set_frame_retries = at86rf230_set_frame_retries,
1333*4882a593Smuzhiyun 	.set_promiscuous_mode = at86rf230_set_promiscuous_mode,
1334*4882a593Smuzhiyun };
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun static struct at86rf2xx_chip_data at86rf233_data = {
1337*4882a593Smuzhiyun 	.t_sleep_cycle = 330,
1338*4882a593Smuzhiyun 	.t_channel_switch = 11,
1339*4882a593Smuzhiyun 	.t_reset_to_off = 26,
1340*4882a593Smuzhiyun 	.t_off_to_aack = 80,
1341*4882a593Smuzhiyun 	.t_off_to_tx_on = 80,
1342*4882a593Smuzhiyun 	.t_off_to_sleep = 35,
1343*4882a593Smuzhiyun 	.t_sleep_to_off = 1000,
1344*4882a593Smuzhiyun 	.t_frame = 4096,
1345*4882a593Smuzhiyun 	.t_p_ack = 545,
1346*4882a593Smuzhiyun 	.rssi_base_val = -94,
1347*4882a593Smuzhiyun 	.set_channel = at86rf23x_set_channel,
1348*4882a593Smuzhiyun 	.set_txpower = at86rf23x_set_txpower,
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun static struct at86rf2xx_chip_data at86rf231_data = {
1352*4882a593Smuzhiyun 	.t_sleep_cycle = 330,
1353*4882a593Smuzhiyun 	.t_channel_switch = 24,
1354*4882a593Smuzhiyun 	.t_reset_to_off = 37,
1355*4882a593Smuzhiyun 	.t_off_to_aack = 110,
1356*4882a593Smuzhiyun 	.t_off_to_tx_on = 110,
1357*4882a593Smuzhiyun 	.t_off_to_sleep = 35,
1358*4882a593Smuzhiyun 	.t_sleep_to_off = 1000,
1359*4882a593Smuzhiyun 	.t_frame = 4096,
1360*4882a593Smuzhiyun 	.t_p_ack = 545,
1361*4882a593Smuzhiyun 	.rssi_base_val = -91,
1362*4882a593Smuzhiyun 	.set_channel = at86rf23x_set_channel,
1363*4882a593Smuzhiyun 	.set_txpower = at86rf23x_set_txpower,
1364*4882a593Smuzhiyun };
1365*4882a593Smuzhiyun 
1366*4882a593Smuzhiyun static struct at86rf2xx_chip_data at86rf212_data = {
1367*4882a593Smuzhiyun 	.t_sleep_cycle = 330,
1368*4882a593Smuzhiyun 	.t_channel_switch = 11,
1369*4882a593Smuzhiyun 	.t_reset_to_off = 26,
1370*4882a593Smuzhiyun 	.t_off_to_aack = 200,
1371*4882a593Smuzhiyun 	.t_off_to_tx_on = 200,
1372*4882a593Smuzhiyun 	.t_off_to_sleep = 35,
1373*4882a593Smuzhiyun 	.t_sleep_to_off = 1000,
1374*4882a593Smuzhiyun 	.t_frame = 4096,
1375*4882a593Smuzhiyun 	.t_p_ack = 545,
1376*4882a593Smuzhiyun 	.rssi_base_val = -100,
1377*4882a593Smuzhiyun 	.set_channel = at86rf212_set_channel,
1378*4882a593Smuzhiyun 	.set_txpower = at86rf212_set_txpower,
1379*4882a593Smuzhiyun };
1380*4882a593Smuzhiyun 
at86rf230_hw_init(struct at86rf230_local * lp,u8 xtal_trim)1381*4882a593Smuzhiyun static int at86rf230_hw_init(struct at86rf230_local *lp, u8 xtal_trim)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun 	int rc, irq_type, irq_pol = IRQ_ACTIVE_HIGH;
1384*4882a593Smuzhiyun 	unsigned int dvdd;
1385*4882a593Smuzhiyun 	u8 csma_seed[2];
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun 	rc = at86rf230_sync_state_change(lp, STATE_FORCE_TRX_OFF);
1388*4882a593Smuzhiyun 	if (rc)
1389*4882a593Smuzhiyun 		return rc;
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	irq_type = irq_get_trigger_type(lp->spi->irq);
1392*4882a593Smuzhiyun 	if (irq_type == IRQ_TYPE_EDGE_FALLING ||
1393*4882a593Smuzhiyun 	    irq_type == IRQ_TYPE_LEVEL_LOW)
1394*4882a593Smuzhiyun 		irq_pol = IRQ_ACTIVE_LOW;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_IRQ_POLARITY, irq_pol);
1397*4882a593Smuzhiyun 	if (rc)
1398*4882a593Smuzhiyun 		return rc;
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_RX_SAFE_MODE, 1);
1401*4882a593Smuzhiyun 	if (rc)
1402*4882a593Smuzhiyun 		return rc;
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_IRQ_MASK, IRQ_TRX_END);
1405*4882a593Smuzhiyun 	if (rc)
1406*4882a593Smuzhiyun 		return rc;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	/* reset values differs in at86rf231 and at86rf233 */
1409*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_IRQ_MASK_MODE, 0);
1410*4882a593Smuzhiyun 	if (rc)
1411*4882a593Smuzhiyun 		return rc;
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
1414*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
1415*4882a593Smuzhiyun 	if (rc)
1416*4882a593Smuzhiyun 		return rc;
1417*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
1418*4882a593Smuzhiyun 	if (rc)
1419*4882a593Smuzhiyun 		return rc;
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun 	/* CLKM changes are applied immediately */
1422*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_CLKM_SHA_SEL, 0x00);
1423*4882a593Smuzhiyun 	if (rc)
1424*4882a593Smuzhiyun 		return rc;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	/* Turn CLKM Off */
1427*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_CLKM_CTRL, 0x00);
1428*4882a593Smuzhiyun 	if (rc)
1429*4882a593Smuzhiyun 		return rc;
1430*4882a593Smuzhiyun 	/* Wait the next SLEEP cycle */
1431*4882a593Smuzhiyun 	usleep_range(lp->data->t_sleep_cycle,
1432*4882a593Smuzhiyun 		     lp->data->t_sleep_cycle + 100);
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	/* xtal_trim value is calculated by:
1435*4882a593Smuzhiyun 	 * CL = 0.5 * (CX + CTRIM + CPAR)
1436*4882a593Smuzhiyun 	 *
1437*4882a593Smuzhiyun 	 * whereas:
1438*4882a593Smuzhiyun 	 * CL = capacitor of used crystal
1439*4882a593Smuzhiyun 	 * CX = connected capacitors at xtal pins
1440*4882a593Smuzhiyun 	 * CPAR = in all at86rf2xx datasheets this is a constant value 3 pF,
1441*4882a593Smuzhiyun 	 *	  but this is different on each board setup. You need to fine
1442*4882a593Smuzhiyun 	 *	  tuning this value via CTRIM.
1443*4882a593Smuzhiyun 	 * CTRIM = variable capacitor setting. Resolution is 0.3 pF range is
1444*4882a593Smuzhiyun 	 *	   0 pF upto 4.5 pF.
1445*4882a593Smuzhiyun 	 *
1446*4882a593Smuzhiyun 	 * Examples:
1447*4882a593Smuzhiyun 	 * atben transceiver:
1448*4882a593Smuzhiyun 	 *
1449*4882a593Smuzhiyun 	 * CL = 8 pF
1450*4882a593Smuzhiyun 	 * CX = 12 pF
1451*4882a593Smuzhiyun 	 * CPAR = 3 pF (We assume the magic constant from datasheet)
1452*4882a593Smuzhiyun 	 * CTRIM = 0.9 pF
1453*4882a593Smuzhiyun 	 *
1454*4882a593Smuzhiyun 	 * (12+0.9+3)/2 = 7.95 which is nearly at 8 pF
1455*4882a593Smuzhiyun 	 *
1456*4882a593Smuzhiyun 	 * xtal_trim = 0x3
1457*4882a593Smuzhiyun 	 *
1458*4882a593Smuzhiyun 	 * openlabs transceiver:
1459*4882a593Smuzhiyun 	 *
1460*4882a593Smuzhiyun 	 * CL = 16 pF
1461*4882a593Smuzhiyun 	 * CX = 22 pF
1462*4882a593Smuzhiyun 	 * CPAR = 3 pF (We assume the magic constant from datasheet)
1463*4882a593Smuzhiyun 	 * CTRIM = 4.5 pF
1464*4882a593Smuzhiyun 	 *
1465*4882a593Smuzhiyun 	 * (22+4.5+3)/2 = 14.75 which is the nearest value to 16 pF
1466*4882a593Smuzhiyun 	 *
1467*4882a593Smuzhiyun 	 * xtal_trim = 0xf
1468*4882a593Smuzhiyun 	 */
1469*4882a593Smuzhiyun 	rc = at86rf230_write_subreg(lp, SR_XTAL_TRIM, xtal_trim);
1470*4882a593Smuzhiyun 	if (rc)
1471*4882a593Smuzhiyun 		return rc;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	rc = at86rf230_read_subreg(lp, SR_DVDD_OK, &dvdd);
1474*4882a593Smuzhiyun 	if (rc)
1475*4882a593Smuzhiyun 		return rc;
1476*4882a593Smuzhiyun 	if (!dvdd) {
1477*4882a593Smuzhiyun 		dev_err(&lp->spi->dev, "DVDD error\n");
1478*4882a593Smuzhiyun 		return -EINVAL;
1479*4882a593Smuzhiyun 	}
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	/* Force setting slotted operation bit to 0. Sometimes the atben
1482*4882a593Smuzhiyun 	 * sets this bit and I don't know why. We set this always force
1483*4882a593Smuzhiyun 	 * to zero while probing.
1484*4882a593Smuzhiyun 	 */
1485*4882a593Smuzhiyun 	return at86rf230_write_subreg(lp, SR_SLOTTED_OPERATION, 0);
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun static int
at86rf230_get_pdata(struct spi_device * spi,int * rstn,int * slp_tr,u8 * xtal_trim)1489*4882a593Smuzhiyun at86rf230_get_pdata(struct spi_device *spi, int *rstn, int *slp_tr,
1490*4882a593Smuzhiyun 		    u8 *xtal_trim)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun 	struct at86rf230_platform_data *pdata = spi->dev.platform_data;
1493*4882a593Smuzhiyun 	int ret;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF) || !spi->dev.of_node) {
1496*4882a593Smuzhiyun 		if (!pdata)
1497*4882a593Smuzhiyun 			return -ENOENT;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		*rstn = pdata->rstn;
1500*4882a593Smuzhiyun 		*slp_tr = pdata->slp_tr;
1501*4882a593Smuzhiyun 		*xtal_trim = pdata->xtal_trim;
1502*4882a593Smuzhiyun 		return 0;
1503*4882a593Smuzhiyun 	}
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	*rstn = of_get_named_gpio(spi->dev.of_node, "reset-gpio", 0);
1506*4882a593Smuzhiyun 	*slp_tr = of_get_named_gpio(spi->dev.of_node, "sleep-gpio", 0);
1507*4882a593Smuzhiyun 	ret = of_property_read_u8(spi->dev.of_node, "xtal-trim", xtal_trim);
1508*4882a593Smuzhiyun 	if (ret < 0 && ret != -EINVAL)
1509*4882a593Smuzhiyun 		return ret;
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	return 0;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun static int
at86rf230_detect_device(struct at86rf230_local * lp)1515*4882a593Smuzhiyun at86rf230_detect_device(struct at86rf230_local *lp)
1516*4882a593Smuzhiyun {
1517*4882a593Smuzhiyun 	unsigned int part, version, val;
1518*4882a593Smuzhiyun 	u16 man_id = 0;
1519*4882a593Smuzhiyun 	const char *chip;
1520*4882a593Smuzhiyun 	int rc;
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 	rc = __at86rf230_read(lp, RG_MAN_ID_0, &val);
1523*4882a593Smuzhiyun 	if (rc)
1524*4882a593Smuzhiyun 		return rc;
1525*4882a593Smuzhiyun 	man_id |= val;
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun 	rc = __at86rf230_read(lp, RG_MAN_ID_1, &val);
1528*4882a593Smuzhiyun 	if (rc)
1529*4882a593Smuzhiyun 		return rc;
1530*4882a593Smuzhiyun 	man_id |= (val << 8);
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	rc = __at86rf230_read(lp, RG_PART_NUM, &part);
1533*4882a593Smuzhiyun 	if (rc)
1534*4882a593Smuzhiyun 		return rc;
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	rc = __at86rf230_read(lp, RG_VERSION_NUM, &version);
1537*4882a593Smuzhiyun 	if (rc)
1538*4882a593Smuzhiyun 		return rc;
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	if (man_id != 0x001f) {
1541*4882a593Smuzhiyun 		dev_err(&lp->spi->dev, "Non-Atmel dev found (MAN_ID %02x %02x)\n",
1542*4882a593Smuzhiyun 			man_id >> 8, man_id & 0xFF);
1543*4882a593Smuzhiyun 		return -EINVAL;
1544*4882a593Smuzhiyun 	}
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun 	lp->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM |
1547*4882a593Smuzhiyun 			IEEE802154_HW_CSMA_PARAMS |
1548*4882a593Smuzhiyun 			IEEE802154_HW_FRAME_RETRIES | IEEE802154_HW_AFILT |
1549*4882a593Smuzhiyun 			IEEE802154_HW_PROMISCUOUS;
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	lp->hw->phy->flags = WPAN_PHY_FLAG_TXPOWER |
1552*4882a593Smuzhiyun 			     WPAN_PHY_FLAG_CCA_ED_LEVEL |
1553*4882a593Smuzhiyun 			     WPAN_PHY_FLAG_CCA_MODE;
1554*4882a593Smuzhiyun 
1555*4882a593Smuzhiyun 	lp->hw->phy->supported.cca_modes = BIT(NL802154_CCA_ENERGY) |
1556*4882a593Smuzhiyun 		BIT(NL802154_CCA_CARRIER) | BIT(NL802154_CCA_ENERGY_CARRIER);
1557*4882a593Smuzhiyun 	lp->hw->phy->supported.cca_opts = BIT(NL802154_CCA_OPT_ENERGY_CARRIER_AND) |
1558*4882a593Smuzhiyun 		BIT(NL802154_CCA_OPT_ENERGY_CARRIER_OR);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	lp->hw->phy->cca.mode = NL802154_CCA_ENERGY;
1561*4882a593Smuzhiyun 
1562*4882a593Smuzhiyun 	switch (part) {
1563*4882a593Smuzhiyun 	case 2:
1564*4882a593Smuzhiyun 		chip = "at86rf230";
1565*4882a593Smuzhiyun 		rc = -ENOTSUPP;
1566*4882a593Smuzhiyun 		goto not_supp;
1567*4882a593Smuzhiyun 	case 3:
1568*4882a593Smuzhiyun 		chip = "at86rf231";
1569*4882a593Smuzhiyun 		lp->data = &at86rf231_data;
1570*4882a593Smuzhiyun 		lp->hw->phy->supported.channels[0] = 0x7FFF800;
1571*4882a593Smuzhiyun 		lp->hw->phy->current_channel = 11;
1572*4882a593Smuzhiyun 		lp->hw->phy->symbol_duration = 16;
1573*4882a593Smuzhiyun 		lp->hw->phy->supported.tx_powers = at86rf231_powers;
1574*4882a593Smuzhiyun 		lp->hw->phy->supported.tx_powers_size = ARRAY_SIZE(at86rf231_powers);
1575*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels = at86rf231_ed_levels;
1576*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(at86rf231_ed_levels);
1577*4882a593Smuzhiyun 		break;
1578*4882a593Smuzhiyun 	case 7:
1579*4882a593Smuzhiyun 		chip = "at86rf212";
1580*4882a593Smuzhiyun 		lp->data = &at86rf212_data;
1581*4882a593Smuzhiyun 		lp->hw->flags |= IEEE802154_HW_LBT;
1582*4882a593Smuzhiyun 		lp->hw->phy->supported.channels[0] = 0x00007FF;
1583*4882a593Smuzhiyun 		lp->hw->phy->supported.channels[2] = 0x00007FF;
1584*4882a593Smuzhiyun 		lp->hw->phy->current_channel = 5;
1585*4882a593Smuzhiyun 		lp->hw->phy->symbol_duration = 25;
1586*4882a593Smuzhiyun 		lp->hw->phy->supported.lbt = NL802154_SUPPORTED_BOOL_BOTH;
1587*4882a593Smuzhiyun 		lp->hw->phy->supported.tx_powers = at86rf212_powers;
1588*4882a593Smuzhiyun 		lp->hw->phy->supported.tx_powers_size = ARRAY_SIZE(at86rf212_powers);
1589*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels = at86rf212_ed_levels_100;
1590*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(at86rf212_ed_levels_100);
1591*4882a593Smuzhiyun 		break;
1592*4882a593Smuzhiyun 	case 11:
1593*4882a593Smuzhiyun 		chip = "at86rf233";
1594*4882a593Smuzhiyun 		lp->data = &at86rf233_data;
1595*4882a593Smuzhiyun 		lp->hw->phy->supported.channels[0] = 0x7FFF800;
1596*4882a593Smuzhiyun 		lp->hw->phy->current_channel = 13;
1597*4882a593Smuzhiyun 		lp->hw->phy->symbol_duration = 16;
1598*4882a593Smuzhiyun 		lp->hw->phy->supported.tx_powers = at86rf233_powers;
1599*4882a593Smuzhiyun 		lp->hw->phy->supported.tx_powers_size = ARRAY_SIZE(at86rf233_powers);
1600*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels = at86rf233_ed_levels;
1601*4882a593Smuzhiyun 		lp->hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(at86rf233_ed_levels);
1602*4882a593Smuzhiyun 		break;
1603*4882a593Smuzhiyun 	default:
1604*4882a593Smuzhiyun 		chip = "unknown";
1605*4882a593Smuzhiyun 		rc = -ENOTSUPP;
1606*4882a593Smuzhiyun 		goto not_supp;
1607*4882a593Smuzhiyun 	}
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	lp->hw->phy->cca_ed_level = lp->hw->phy->supported.cca_ed_levels[7];
1610*4882a593Smuzhiyun 	lp->hw->phy->transmit_power = lp->hw->phy->supported.tx_powers[0];
1611*4882a593Smuzhiyun 
1612*4882a593Smuzhiyun not_supp:
1613*4882a593Smuzhiyun 	dev_info(&lp->spi->dev, "Detected %s chip version %d\n", chip, version);
1614*4882a593Smuzhiyun 
1615*4882a593Smuzhiyun 	return rc;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun #ifdef CONFIG_IEEE802154_AT86RF230_DEBUGFS
1619*4882a593Smuzhiyun static struct dentry *at86rf230_debugfs_root;
1620*4882a593Smuzhiyun 
at86rf230_stats_show(struct seq_file * file,void * offset)1621*4882a593Smuzhiyun static int at86rf230_stats_show(struct seq_file *file, void *offset)
1622*4882a593Smuzhiyun {
1623*4882a593Smuzhiyun 	struct at86rf230_local *lp = file->private;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	seq_printf(file, "SUCCESS:\t\t%8llu\n", lp->trac.success);
1626*4882a593Smuzhiyun 	seq_printf(file, "SUCCESS_DATA_PENDING:\t%8llu\n",
1627*4882a593Smuzhiyun 		   lp->trac.success_data_pending);
1628*4882a593Smuzhiyun 	seq_printf(file, "SUCCESS_WAIT_FOR_ACK:\t%8llu\n",
1629*4882a593Smuzhiyun 		   lp->trac.success_wait_for_ack);
1630*4882a593Smuzhiyun 	seq_printf(file, "CHANNEL_ACCESS_FAILURE:\t%8llu\n",
1631*4882a593Smuzhiyun 		   lp->trac.channel_access_failure);
1632*4882a593Smuzhiyun 	seq_printf(file, "NO_ACK:\t\t\t%8llu\n", lp->trac.no_ack);
1633*4882a593Smuzhiyun 	seq_printf(file, "INVALID:\t\t%8llu\n", lp->trac.invalid);
1634*4882a593Smuzhiyun 	return 0;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun DEFINE_SHOW_ATTRIBUTE(at86rf230_stats);
1637*4882a593Smuzhiyun 
at86rf230_debugfs_init(struct at86rf230_local * lp)1638*4882a593Smuzhiyun static void at86rf230_debugfs_init(struct at86rf230_local *lp)
1639*4882a593Smuzhiyun {
1640*4882a593Smuzhiyun 	char debugfs_dir_name[DNAME_INLINE_LEN + 1] = "at86rf230-";
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	strncat(debugfs_dir_name, dev_name(&lp->spi->dev), DNAME_INLINE_LEN);
1643*4882a593Smuzhiyun 
1644*4882a593Smuzhiyun 	at86rf230_debugfs_root = debugfs_create_dir(debugfs_dir_name, NULL);
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	debugfs_create_file("trac_stats", 0444, at86rf230_debugfs_root, lp,
1647*4882a593Smuzhiyun 			    &at86rf230_stats_fops);
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun 
at86rf230_debugfs_remove(void)1650*4882a593Smuzhiyun static void at86rf230_debugfs_remove(void)
1651*4882a593Smuzhiyun {
1652*4882a593Smuzhiyun 	debugfs_remove_recursive(at86rf230_debugfs_root);
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun #else
at86rf230_debugfs_init(struct at86rf230_local * lp)1655*4882a593Smuzhiyun static void at86rf230_debugfs_init(struct at86rf230_local *lp) { }
at86rf230_debugfs_remove(void)1656*4882a593Smuzhiyun static void at86rf230_debugfs_remove(void) { }
1657*4882a593Smuzhiyun #endif
1658*4882a593Smuzhiyun 
at86rf230_probe(struct spi_device * spi)1659*4882a593Smuzhiyun static int at86rf230_probe(struct spi_device *spi)
1660*4882a593Smuzhiyun {
1661*4882a593Smuzhiyun 	struct ieee802154_hw *hw;
1662*4882a593Smuzhiyun 	struct at86rf230_local *lp;
1663*4882a593Smuzhiyun 	unsigned int status;
1664*4882a593Smuzhiyun 	int rc, irq_type, rstn, slp_tr;
1665*4882a593Smuzhiyun 	u8 xtal_trim = 0;
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	if (!spi->irq) {
1668*4882a593Smuzhiyun 		dev_err(&spi->dev, "no IRQ specified\n");
1669*4882a593Smuzhiyun 		return -EINVAL;
1670*4882a593Smuzhiyun 	}
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 	rc = at86rf230_get_pdata(spi, &rstn, &slp_tr, &xtal_trim);
1673*4882a593Smuzhiyun 	if (rc < 0) {
1674*4882a593Smuzhiyun 		dev_err(&spi->dev, "failed to parse platform_data: %d\n", rc);
1675*4882a593Smuzhiyun 		return rc;
1676*4882a593Smuzhiyun 	}
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 	if (gpio_is_valid(rstn)) {
1679*4882a593Smuzhiyun 		rc = devm_gpio_request_one(&spi->dev, rstn,
1680*4882a593Smuzhiyun 					   GPIOF_OUT_INIT_HIGH, "rstn");
1681*4882a593Smuzhiyun 		if (rc)
1682*4882a593Smuzhiyun 			return rc;
1683*4882a593Smuzhiyun 	}
1684*4882a593Smuzhiyun 
1685*4882a593Smuzhiyun 	if (gpio_is_valid(slp_tr)) {
1686*4882a593Smuzhiyun 		rc = devm_gpio_request_one(&spi->dev, slp_tr,
1687*4882a593Smuzhiyun 					   GPIOF_OUT_INIT_LOW, "slp_tr");
1688*4882a593Smuzhiyun 		if (rc)
1689*4882a593Smuzhiyun 			return rc;
1690*4882a593Smuzhiyun 	}
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	/* Reset */
1693*4882a593Smuzhiyun 	if (gpio_is_valid(rstn)) {
1694*4882a593Smuzhiyun 		udelay(1);
1695*4882a593Smuzhiyun 		gpio_set_value_cansleep(rstn, 0);
1696*4882a593Smuzhiyun 		udelay(1);
1697*4882a593Smuzhiyun 		gpio_set_value_cansleep(rstn, 1);
1698*4882a593Smuzhiyun 		usleep_range(120, 240);
1699*4882a593Smuzhiyun 	}
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	hw = ieee802154_alloc_hw(sizeof(*lp), &at86rf230_ops);
1702*4882a593Smuzhiyun 	if (!hw)
1703*4882a593Smuzhiyun 		return -ENOMEM;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 	lp = hw->priv;
1706*4882a593Smuzhiyun 	lp->hw = hw;
1707*4882a593Smuzhiyun 	lp->spi = spi;
1708*4882a593Smuzhiyun 	lp->slp_tr = slp_tr;
1709*4882a593Smuzhiyun 	hw->parent = &spi->dev;
1710*4882a593Smuzhiyun 	ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
1711*4882a593Smuzhiyun 
1712*4882a593Smuzhiyun 	lp->regmap = devm_regmap_init_spi(spi, &at86rf230_regmap_spi_config);
1713*4882a593Smuzhiyun 	if (IS_ERR(lp->regmap)) {
1714*4882a593Smuzhiyun 		rc = PTR_ERR(lp->regmap);
1715*4882a593Smuzhiyun 		dev_err(&spi->dev, "Failed to allocate register map: %d\n",
1716*4882a593Smuzhiyun 			rc);
1717*4882a593Smuzhiyun 		goto free_dev;
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	at86rf230_setup_spi_messages(lp, &lp->state);
1721*4882a593Smuzhiyun 	at86rf230_setup_spi_messages(lp, &lp->tx);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	rc = at86rf230_detect_device(lp);
1724*4882a593Smuzhiyun 	if (rc < 0)
1725*4882a593Smuzhiyun 		goto free_dev;
1726*4882a593Smuzhiyun 
1727*4882a593Smuzhiyun 	init_completion(&lp->state_complete);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	spi_set_drvdata(spi, lp);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	rc = at86rf230_hw_init(lp, xtal_trim);
1732*4882a593Smuzhiyun 	if (rc)
1733*4882a593Smuzhiyun 		goto free_dev;
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	/* Read irq status register to reset irq line */
1736*4882a593Smuzhiyun 	rc = at86rf230_read_subreg(lp, RG_IRQ_STATUS, 0xff, 0, &status);
1737*4882a593Smuzhiyun 	if (rc)
1738*4882a593Smuzhiyun 		goto free_dev;
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun 	irq_type = irq_get_trigger_type(spi->irq);
1741*4882a593Smuzhiyun 	if (!irq_type)
1742*4882a593Smuzhiyun 		irq_type = IRQF_TRIGGER_HIGH;
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	rc = devm_request_irq(&spi->dev, spi->irq, at86rf230_isr,
1745*4882a593Smuzhiyun 			      IRQF_SHARED | irq_type, dev_name(&spi->dev), lp);
1746*4882a593Smuzhiyun 	if (rc)
1747*4882a593Smuzhiyun 		goto free_dev;
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun 	/* disable_irq by default and wait for starting hardware */
1750*4882a593Smuzhiyun 	disable_irq(spi->irq);
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	/* going into sleep by default */
1753*4882a593Smuzhiyun 	at86rf230_sleep(lp);
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun 	at86rf230_debugfs_init(lp);
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	rc = ieee802154_register_hw(lp->hw);
1758*4882a593Smuzhiyun 	if (rc)
1759*4882a593Smuzhiyun 		goto free_debugfs;
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun 	return rc;
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun free_debugfs:
1764*4882a593Smuzhiyun 	at86rf230_debugfs_remove();
1765*4882a593Smuzhiyun free_dev:
1766*4882a593Smuzhiyun 	ieee802154_free_hw(lp->hw);
1767*4882a593Smuzhiyun 
1768*4882a593Smuzhiyun 	return rc;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
at86rf230_remove(struct spi_device * spi)1771*4882a593Smuzhiyun static int at86rf230_remove(struct spi_device *spi)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun 	struct at86rf230_local *lp = spi_get_drvdata(spi);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	/* mask all at86rf230 irq's */
1776*4882a593Smuzhiyun 	at86rf230_write_subreg(lp, SR_IRQ_MASK, 0);
1777*4882a593Smuzhiyun 	ieee802154_unregister_hw(lp->hw);
1778*4882a593Smuzhiyun 	ieee802154_free_hw(lp->hw);
1779*4882a593Smuzhiyun 	at86rf230_debugfs_remove();
1780*4882a593Smuzhiyun 	dev_dbg(&spi->dev, "unregistered at86rf230\n");
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	return 0;
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun static const struct of_device_id at86rf230_of_match[] = {
1786*4882a593Smuzhiyun 	{ .compatible = "atmel,at86rf230", },
1787*4882a593Smuzhiyun 	{ .compatible = "atmel,at86rf231", },
1788*4882a593Smuzhiyun 	{ .compatible = "atmel,at86rf233", },
1789*4882a593Smuzhiyun 	{ .compatible = "atmel,at86rf212", },
1790*4882a593Smuzhiyun 	{ },
1791*4882a593Smuzhiyun };
1792*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, at86rf230_of_match);
1793*4882a593Smuzhiyun 
1794*4882a593Smuzhiyun static const struct spi_device_id at86rf230_device_id[] = {
1795*4882a593Smuzhiyun 	{ .name = "at86rf230", },
1796*4882a593Smuzhiyun 	{ .name = "at86rf231", },
1797*4882a593Smuzhiyun 	{ .name = "at86rf233", },
1798*4882a593Smuzhiyun 	{ .name = "at86rf212", },
1799*4882a593Smuzhiyun 	{ },
1800*4882a593Smuzhiyun };
1801*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, at86rf230_device_id);
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun static struct spi_driver at86rf230_driver = {
1804*4882a593Smuzhiyun 	.id_table = at86rf230_device_id,
1805*4882a593Smuzhiyun 	.driver = {
1806*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(at86rf230_of_match),
1807*4882a593Smuzhiyun 		.name	= "at86rf230",
1808*4882a593Smuzhiyun 	},
1809*4882a593Smuzhiyun 	.probe      = at86rf230_probe,
1810*4882a593Smuzhiyun 	.remove     = at86rf230_remove,
1811*4882a593Smuzhiyun };
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun module_spi_driver(at86rf230_driver);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun MODULE_DESCRIPTION("AT86RF230 Transceiver Driver");
1816*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
1817