1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Analog Devices ADF7242 Low-Power IEEE 802.15.4 Transceiver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2009-2017 Analog Devices Inc.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * https://www.analog.com/ADF7242
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/mutex.h>
15*4882a593Smuzhiyun #include <linux/workqueue.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/firmware.h>
18*4882a593Smuzhiyun #include <linux/spi/spi.h>
19*4882a593Smuzhiyun #include <linux/skbuff.h>
20*4882a593Smuzhiyun #include <linux/of.h>
21*4882a593Smuzhiyun #include <linux/irq.h>
22*4882a593Smuzhiyun #include <linux/debugfs.h>
23*4882a593Smuzhiyun #include <linux/bitops.h>
24*4882a593Smuzhiyun #include <linux/ieee802154.h>
25*4882a593Smuzhiyun #include <net/mac802154.h>
26*4882a593Smuzhiyun #include <net/cfg802154.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define FIRMWARE "adf7242_firmware.bin"
29*4882a593Smuzhiyun #define MAX_POLL_LOOPS 200
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* All Registers */
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define REG_EXT_CTRL 0x100 /* RW External LNA/PA and internal PA control */
34*4882a593Smuzhiyun #define REG_TX_FSK_TEST 0x101 /* RW TX FSK test mode configuration */
35*4882a593Smuzhiyun #define REG_CCA1 0x105 /* RW RSSI threshold for CCA */
36*4882a593Smuzhiyun #define REG_CCA2 0x106 /* RW CCA mode configuration */
37*4882a593Smuzhiyun #define REG_BUFFERCFG 0x107 /* RW RX_BUFFER overwrite control */
38*4882a593Smuzhiyun #define REG_PKT_CFG 0x108 /* RW FCS evaluation configuration */
39*4882a593Smuzhiyun #define REG_DELAYCFG0 0x109 /* RW RC_RX command to SFD or sync word delay */
40*4882a593Smuzhiyun #define REG_DELAYCFG1 0x10A /* RW RC_TX command to TX state */
41*4882a593Smuzhiyun #define REG_DELAYCFG2 0x10B /* RW Mac delay extension */
42*4882a593Smuzhiyun #define REG_SYNC_WORD0 0x10C /* RW sync word bits [7:0] of [23:0] */
43*4882a593Smuzhiyun #define REG_SYNC_WORD1 0x10D /* RW sync word bits [15:8] of [23:0] */
44*4882a593Smuzhiyun #define REG_SYNC_WORD2 0x10E /* RW sync word bits [23:16] of [23:0] */
45*4882a593Smuzhiyun #define REG_SYNC_CONFIG 0x10F /* RW sync word configuration */
46*4882a593Smuzhiyun #define REG_RC_CFG 0x13E /* RW RX / TX packet configuration */
47*4882a593Smuzhiyun #define REG_RC_VAR44 0x13F /* RW RESERVED */
48*4882a593Smuzhiyun #define REG_CH_FREQ0 0x300 /* RW Channel Frequency Settings - Low */
49*4882a593Smuzhiyun #define REG_CH_FREQ1 0x301 /* RW Channel Frequency Settings - Middle */
50*4882a593Smuzhiyun #define REG_CH_FREQ2 0x302 /* RW Channel Frequency Settings - High */
51*4882a593Smuzhiyun #define REG_TX_FD 0x304 /* RW TX Frequency Deviation Register */
52*4882a593Smuzhiyun #define REG_DM_CFG0 0x305 /* RW RX Discriminator BW Register */
53*4882a593Smuzhiyun #define REG_TX_M 0x306 /* RW TX Mode Register */
54*4882a593Smuzhiyun #define REG_RX_M 0x307 /* RW RX Mode Register */
55*4882a593Smuzhiyun #define REG_RRB 0x30C /* R RSSI Readback Register */
56*4882a593Smuzhiyun #define REG_LRB 0x30D /* R Link Quality Readback Register */
57*4882a593Smuzhiyun #define REG_DR0 0x30E /* RW bits [15:8] of [15:0] data rate setting */
58*4882a593Smuzhiyun #define REG_DR1 0x30F /* RW bits [7:0] of [15:0] data rate setting */
59*4882a593Smuzhiyun #define REG_PRAMPG 0x313 /* RW RESERVED */
60*4882a593Smuzhiyun #define REG_TXPB 0x314 /* RW TX Packet Storage Base Address */
61*4882a593Smuzhiyun #define REG_RXPB 0x315 /* RW RX Packet Storage Base Address */
62*4882a593Smuzhiyun #define REG_TMR_CFG0 0x316 /* RW Wake up Timer Conf Register - High */
63*4882a593Smuzhiyun #define REG_TMR_CFG1 0x317 /* RW Wake up Timer Conf Register - Low */
64*4882a593Smuzhiyun #define REG_TMR_RLD0 0x318 /* RW Wake up Timer Value Register - High */
65*4882a593Smuzhiyun #define REG_TMR_RLD1 0x319 /* RW Wake up Timer Value Register - Low */
66*4882a593Smuzhiyun #define REG_TMR_CTRL 0x31A /* RW Wake up Timer Timeout flag */
67*4882a593Smuzhiyun #define REG_PD_AUX 0x31E /* RW Battmon enable */
68*4882a593Smuzhiyun #define REG_GP_CFG 0x32C /* RW GPIO Configuration */
69*4882a593Smuzhiyun #define REG_GP_OUT 0x32D /* RW GPIO Configuration */
70*4882a593Smuzhiyun #define REG_GP_IN 0x32E /* R GPIO Configuration */
71*4882a593Smuzhiyun #define REG_SYNT 0x335 /* RW bandwidth calibration timers */
72*4882a593Smuzhiyun #define REG_CAL_CFG 0x33D /* RW Calibration Settings */
73*4882a593Smuzhiyun #define REG_PA_BIAS 0x36E /* RW PA BIAS */
74*4882a593Smuzhiyun #define REG_SYNT_CAL 0x371 /* RW Oscillator and Doubler Configuration */
75*4882a593Smuzhiyun #define REG_IIRF_CFG 0x389 /* RW BB Filter Decimation Rate */
76*4882a593Smuzhiyun #define REG_CDR_CFG 0x38A /* RW CDR kVCO */
77*4882a593Smuzhiyun #define REG_DM_CFG1 0x38B /* RW Postdemodulator Filter */
78*4882a593Smuzhiyun #define REG_AGCSTAT 0x38E /* R RXBB Ref Osc Calibration Engine Readback */
79*4882a593Smuzhiyun #define REG_RXCAL0 0x395 /* RW RX BB filter tuning, LSB */
80*4882a593Smuzhiyun #define REG_RXCAL1 0x396 /* RW RX BB filter tuning, MSB */
81*4882a593Smuzhiyun #define REG_RXFE_CFG 0x39B /* RW RXBB Ref Osc & RXFE Calibration */
82*4882a593Smuzhiyun #define REG_PA_RR 0x3A7 /* RW Set PA ramp rate */
83*4882a593Smuzhiyun #define REG_PA_CFG 0x3A8 /* RW PA enable */
84*4882a593Smuzhiyun #define REG_EXTPA_CFG 0x3A9 /* RW External PA BIAS DAC */
85*4882a593Smuzhiyun #define REG_EXTPA_MSC 0x3AA /* RW PA Bias Mode */
86*4882a593Smuzhiyun #define REG_ADC_RBK 0x3AE /* R Readback temp */
87*4882a593Smuzhiyun #define REG_AGC_CFG1 0x3B2 /* RW GC Parameters */
88*4882a593Smuzhiyun #define REG_AGC_MAX 0x3B4 /* RW Slew rate */
89*4882a593Smuzhiyun #define REG_AGC_CFG2 0x3B6 /* RW RSSI Parameters */
90*4882a593Smuzhiyun #define REG_AGC_CFG3 0x3B7 /* RW RSSI Parameters */
91*4882a593Smuzhiyun #define REG_AGC_CFG4 0x3B8 /* RW RSSI Parameters */
92*4882a593Smuzhiyun #define REG_AGC_CFG5 0x3B9 /* RW RSSI & NDEC Parameters */
93*4882a593Smuzhiyun #define REG_AGC_CFG6 0x3BA /* RW NDEC Parameters */
94*4882a593Smuzhiyun #define REG_OCL_CFG1 0x3C4 /* RW OCL System Parameters */
95*4882a593Smuzhiyun #define REG_IRQ1_EN0 0x3C7 /* RW Interrupt Mask set bits for IRQ1 */
96*4882a593Smuzhiyun #define REG_IRQ1_EN1 0x3C8 /* RW Interrupt Mask set bits for IRQ1 */
97*4882a593Smuzhiyun #define REG_IRQ2_EN0 0x3C9 /* RW Interrupt Mask set bits for IRQ2 */
98*4882a593Smuzhiyun #define REG_IRQ2_EN1 0x3CA /* RW Interrupt Mask set bits for IRQ2 */
99*4882a593Smuzhiyun #define REG_IRQ1_SRC0 0x3CB /* RW Interrupt Source bits for IRQ */
100*4882a593Smuzhiyun #define REG_IRQ1_SRC1 0x3CC /* RW Interrupt Source bits for IRQ */
101*4882a593Smuzhiyun #define REG_OCL_BW0 0x3D2 /* RW OCL System Parameters */
102*4882a593Smuzhiyun #define REG_OCL_BW1 0x3D3 /* RW OCL System Parameters */
103*4882a593Smuzhiyun #define REG_OCL_BW2 0x3D4 /* RW OCL System Parameters */
104*4882a593Smuzhiyun #define REG_OCL_BW3 0x3D5 /* RW OCL System Parameters */
105*4882a593Smuzhiyun #define REG_OCL_BW4 0x3D6 /* RW OCL System Parameters */
106*4882a593Smuzhiyun #define REG_OCL_BWS 0x3D7 /* RW OCL System Parameters */
107*4882a593Smuzhiyun #define REG_OCL_CFG13 0x3E0 /* RW OCL System Parameters */
108*4882a593Smuzhiyun #define REG_GP_DRV 0x3E3 /* RW I/O pads Configuration and bg trim */
109*4882a593Smuzhiyun #define REG_BM_CFG 0x3E6 /* RW Batt. Monitor Threshold Voltage setting */
110*4882a593Smuzhiyun #define REG_SFD_15_4 0x3F4 /* RW Option to set non standard SFD */
111*4882a593Smuzhiyun #define REG_AFC_CFG 0x3F7 /* RW AFC mode and polarity */
112*4882a593Smuzhiyun #define REG_AFC_KI_KP 0x3F8 /* RW AFC ki and kp */
113*4882a593Smuzhiyun #define REG_AFC_RANGE 0x3F9 /* RW AFC range */
114*4882a593Smuzhiyun #define REG_AFC_READ 0x3FA /* RW Readback frequency error */
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* REG_EXTPA_MSC */
117*4882a593Smuzhiyun #define PA_PWR(x) (((x) & 0xF) << 4)
118*4882a593Smuzhiyun #define EXTPA_BIAS_SRC BIT(3)
119*4882a593Smuzhiyun #define EXTPA_BIAS_MODE(x) (((x) & 0x7) << 0)
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun /* REG_PA_CFG */
122*4882a593Smuzhiyun #define PA_BRIDGE_DBIAS(x) (((x) & 0x1F) << 0)
123*4882a593Smuzhiyun #define PA_DBIAS_HIGH_POWER 21
124*4882a593Smuzhiyun #define PA_DBIAS_LOW_POWER 13
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* REG_PA_BIAS */
127*4882a593Smuzhiyun #define PA_BIAS_CTRL(x) (((x) & 0x1F) << 1)
128*4882a593Smuzhiyun #define REG_PA_BIAS_DFL BIT(0)
129*4882a593Smuzhiyun #define PA_BIAS_HIGH_POWER 63
130*4882a593Smuzhiyun #define PA_BIAS_LOW_POWER 55
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun #define REG_PAN_ID0 0x112
133*4882a593Smuzhiyun #define REG_PAN_ID1 0x113
134*4882a593Smuzhiyun #define REG_SHORT_ADDR_0 0x114
135*4882a593Smuzhiyun #define REG_SHORT_ADDR_1 0x115
136*4882a593Smuzhiyun #define REG_IEEE_ADDR_0 0x116
137*4882a593Smuzhiyun #define REG_IEEE_ADDR_1 0x117
138*4882a593Smuzhiyun #define REG_IEEE_ADDR_2 0x118
139*4882a593Smuzhiyun #define REG_IEEE_ADDR_3 0x119
140*4882a593Smuzhiyun #define REG_IEEE_ADDR_4 0x11A
141*4882a593Smuzhiyun #define REG_IEEE_ADDR_5 0x11B
142*4882a593Smuzhiyun #define REG_IEEE_ADDR_6 0x11C
143*4882a593Smuzhiyun #define REG_IEEE_ADDR_7 0x11D
144*4882a593Smuzhiyun #define REG_FFILT_CFG 0x11E
145*4882a593Smuzhiyun #define REG_AUTO_CFG 0x11F
146*4882a593Smuzhiyun #define REG_AUTO_TX1 0x120
147*4882a593Smuzhiyun #define REG_AUTO_TX2 0x121
148*4882a593Smuzhiyun #define REG_AUTO_STATUS 0x122
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* REG_FFILT_CFG */
151*4882a593Smuzhiyun #define ACCEPT_BEACON_FRAMES BIT(0)
152*4882a593Smuzhiyun #define ACCEPT_DATA_FRAMES BIT(1)
153*4882a593Smuzhiyun #define ACCEPT_ACK_FRAMES BIT(2)
154*4882a593Smuzhiyun #define ACCEPT_MACCMD_FRAMES BIT(3)
155*4882a593Smuzhiyun #define ACCEPT_RESERVED_FRAMES BIT(4)
156*4882a593Smuzhiyun #define ACCEPT_ALL_ADDRESS BIT(5)
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* REG_AUTO_CFG */
159*4882a593Smuzhiyun #define AUTO_ACK_FRAMEPEND BIT(0)
160*4882a593Smuzhiyun #define IS_PANCOORD BIT(1)
161*4882a593Smuzhiyun #define RX_AUTO_ACK_EN BIT(3)
162*4882a593Smuzhiyun #define CSMA_CA_RX_TURNAROUND BIT(4)
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* REG_AUTO_TX1 */
165*4882a593Smuzhiyun #define MAX_FRAME_RETRIES(x) ((x) & 0xF)
166*4882a593Smuzhiyun #define MAX_CCA_RETRIES(x) (((x) & 0x7) << 4)
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* REG_AUTO_TX2 */
169*4882a593Smuzhiyun #define CSMA_MAX_BE(x) ((x) & 0xF)
170*4882a593Smuzhiyun #define CSMA_MIN_BE(x) (((x) & 0xF) << 4)
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define CMD_SPI_NOP 0xFF /* No operation. Use for dummy writes */
173*4882a593Smuzhiyun #define CMD_SPI_PKT_WR 0x10 /* Write telegram to the Packet RAM
174*4882a593Smuzhiyun * starting from the TX packet base address
175*4882a593Smuzhiyun * pointer tx_packet_base
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun #define CMD_SPI_PKT_RD 0x30 /* Read telegram from the Packet RAM
178*4882a593Smuzhiyun * starting from RX packet base address
179*4882a593Smuzhiyun * pointer rxpb.rx_packet_base
180*4882a593Smuzhiyun */
181*4882a593Smuzhiyun #define CMD_SPI_MEM_WR(x) (0x18 + (x >> 8)) /* Write data to MCR or
182*4882a593Smuzhiyun * Packet RAM sequentially
183*4882a593Smuzhiyun */
184*4882a593Smuzhiyun #define CMD_SPI_MEM_RD(x) (0x38 + (x >> 8)) /* Read data from MCR or
185*4882a593Smuzhiyun * Packet RAM sequentially
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun #define CMD_SPI_MEMR_WR(x) (0x08 + (x >> 8)) /* Write data to MCR or Packet
188*4882a593Smuzhiyun * RAM as random block
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun #define CMD_SPI_MEMR_RD(x) (0x28 + (x >> 8)) /* Read data from MCR or
191*4882a593Smuzhiyun * Packet RAM random block
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun #define CMD_SPI_PRAM_WR 0x1E /* Write data sequentially to current
194*4882a593Smuzhiyun * PRAM page selected
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun #define CMD_SPI_PRAM_RD 0x3E /* Read data sequentially from current
197*4882a593Smuzhiyun * PRAM page selected
198*4882a593Smuzhiyun */
199*4882a593Smuzhiyun #define CMD_RC_SLEEP 0xB1 /* Invoke transition of radio controller
200*4882a593Smuzhiyun * into SLEEP state
201*4882a593Smuzhiyun */
202*4882a593Smuzhiyun #define CMD_RC_IDLE 0xB2 /* Invoke transition of radio controller
203*4882a593Smuzhiyun * into IDLE state
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun #define CMD_RC_PHY_RDY 0xB3 /* Invoke transition of radio controller
206*4882a593Smuzhiyun * into PHY_RDY state
207*4882a593Smuzhiyun */
208*4882a593Smuzhiyun #define CMD_RC_RX 0xB4 /* Invoke transition of radio controller
209*4882a593Smuzhiyun * into RX state
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun #define CMD_RC_TX 0xB5 /* Invoke transition of radio controller
212*4882a593Smuzhiyun * into TX state
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun #define CMD_RC_MEAS 0xB6 /* Invoke transition of radio controller
215*4882a593Smuzhiyun * into MEAS state
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun #define CMD_RC_CCA 0xB7 /* Invoke Clear channel assessment */
218*4882a593Smuzhiyun #define CMD_RC_CSMACA 0xC1 /* initiates CSMA-CA channel access
219*4882a593Smuzhiyun * sequence and frame transmission
220*4882a593Smuzhiyun */
221*4882a593Smuzhiyun #define CMD_RC_PC_RESET 0xC7 /* Program counter reset */
222*4882a593Smuzhiyun #define CMD_RC_RESET 0xC8 /* Resets the ADF7242 and puts it in
223*4882a593Smuzhiyun * the sleep state
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun #define CMD_RC_PC_RESET_NO_WAIT (CMD_RC_PC_RESET | BIT(31))
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* STATUS */
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define STAT_SPI_READY BIT(7)
230*4882a593Smuzhiyun #define STAT_IRQ_STATUS BIT(6)
231*4882a593Smuzhiyun #define STAT_RC_READY BIT(5)
232*4882a593Smuzhiyun #define STAT_CCA_RESULT BIT(4)
233*4882a593Smuzhiyun #define RC_STATUS_IDLE 1
234*4882a593Smuzhiyun #define RC_STATUS_MEAS 2
235*4882a593Smuzhiyun #define RC_STATUS_PHY_RDY 3
236*4882a593Smuzhiyun #define RC_STATUS_RX 4
237*4882a593Smuzhiyun #define RC_STATUS_TX 5
238*4882a593Smuzhiyun #define RC_STATUS_MASK 0xF
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* AUTO_STATUS */
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define SUCCESS 0
243*4882a593Smuzhiyun #define SUCCESS_DATPEND 1
244*4882a593Smuzhiyun #define FAILURE_CSMACA 2
245*4882a593Smuzhiyun #define FAILURE_NOACK 3
246*4882a593Smuzhiyun #define AUTO_STATUS_MASK 0x3
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun #define PRAM_PAGESIZE 256
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* IRQ1 */
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun #define IRQ_CCA_COMPLETE BIT(0)
253*4882a593Smuzhiyun #define IRQ_SFD_RX BIT(1)
254*4882a593Smuzhiyun #define IRQ_SFD_TX BIT(2)
255*4882a593Smuzhiyun #define IRQ_RX_PKT_RCVD BIT(3)
256*4882a593Smuzhiyun #define IRQ_TX_PKT_SENT BIT(4)
257*4882a593Smuzhiyun #define IRQ_FRAME_VALID BIT(5)
258*4882a593Smuzhiyun #define IRQ_ADDRESS_VALID BIT(6)
259*4882a593Smuzhiyun #define IRQ_CSMA_CA BIT(7)
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun #define AUTO_TX_TURNAROUND BIT(3)
262*4882a593Smuzhiyun #define ADDON_EN BIT(4)
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define FLAG_XMIT 0
265*4882a593Smuzhiyun #define FLAG_START 1
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun #define ADF7242_REPORT_CSMA_CA_STAT 0 /* framework doesn't handle yet */
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun struct adf7242_local {
270*4882a593Smuzhiyun struct spi_device *spi;
271*4882a593Smuzhiyun struct completion tx_complete;
272*4882a593Smuzhiyun struct ieee802154_hw *hw;
273*4882a593Smuzhiyun struct mutex bmux; /* protect SPI messages */
274*4882a593Smuzhiyun struct spi_message stat_msg;
275*4882a593Smuzhiyun struct spi_transfer stat_xfer;
276*4882a593Smuzhiyun struct dentry *debugfs_root;
277*4882a593Smuzhiyun struct delayed_work work;
278*4882a593Smuzhiyun struct workqueue_struct *wqueue;
279*4882a593Smuzhiyun unsigned long flags;
280*4882a593Smuzhiyun int tx_stat;
281*4882a593Smuzhiyun bool promiscuous;
282*4882a593Smuzhiyun s8 rssi;
283*4882a593Smuzhiyun u8 max_frame_retries;
284*4882a593Smuzhiyun u8 max_cca_retries;
285*4882a593Smuzhiyun u8 max_be;
286*4882a593Smuzhiyun u8 min_be;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* DMA (thus cache coherency maintenance) requires the
289*4882a593Smuzhiyun * transfer buffers to live in their own cache lines.
290*4882a593Smuzhiyun */
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun u8 buf[3] ____cacheline_aligned;
293*4882a593Smuzhiyun u8 buf_reg_tx[3];
294*4882a593Smuzhiyun u8 buf_read_tx[4];
295*4882a593Smuzhiyun u8 buf_read_rx[4];
296*4882a593Smuzhiyun u8 buf_stat_rx;
297*4882a593Smuzhiyun u8 buf_stat_tx;
298*4882a593Smuzhiyun u8 buf_cmd;
299*4882a593Smuzhiyun };
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static int adf7242_soft_reset(struct adf7242_local *lp, int line);
302*4882a593Smuzhiyun
adf7242_status(struct adf7242_local * lp,u8 * stat)303*4882a593Smuzhiyun static int adf7242_status(struct adf7242_local *lp, u8 *stat)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun int status;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun mutex_lock(&lp->bmux);
308*4882a593Smuzhiyun status = spi_sync(lp->spi, &lp->stat_msg);
309*4882a593Smuzhiyun *stat = lp->buf_stat_rx;
310*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return status;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
adf7242_wait_status(struct adf7242_local * lp,unsigned int status,unsigned int mask,int line)315*4882a593Smuzhiyun static int adf7242_wait_status(struct adf7242_local *lp, unsigned int status,
316*4882a593Smuzhiyun unsigned int mask, int line)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun int cnt = 0, ret = 0;
319*4882a593Smuzhiyun u8 stat;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun do {
322*4882a593Smuzhiyun adf7242_status(lp, &stat);
323*4882a593Smuzhiyun cnt++;
324*4882a593Smuzhiyun } while (((stat & mask) != status) && (cnt < MAX_POLL_LOOPS));
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (cnt >= MAX_POLL_LOOPS) {
327*4882a593Smuzhiyun ret = -ETIMEDOUT;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun if (!(stat & STAT_RC_READY)) {
330*4882a593Smuzhiyun adf7242_soft_reset(lp, line);
331*4882a593Smuzhiyun adf7242_status(lp, &stat);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if ((stat & mask) == status)
334*4882a593Smuzhiyun ret = 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (ret < 0)
338*4882a593Smuzhiyun dev_warn(&lp->spi->dev,
339*4882a593Smuzhiyun "%s:line %d Timeout status 0x%x (%d)\n",
340*4882a593Smuzhiyun __func__, line, stat, cnt);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : loops=%d line %d\n", __func__, cnt, line);
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun return ret;
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
adf7242_wait_rc_ready(struct adf7242_local * lp,int line)348*4882a593Smuzhiyun static int adf7242_wait_rc_ready(struct adf7242_local *lp, int line)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun return adf7242_wait_status(lp, STAT_RC_READY | STAT_SPI_READY,
351*4882a593Smuzhiyun STAT_RC_READY | STAT_SPI_READY, line);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
adf7242_wait_spi_ready(struct adf7242_local * lp,int line)354*4882a593Smuzhiyun static int adf7242_wait_spi_ready(struct adf7242_local *lp, int line)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun return adf7242_wait_status(lp, STAT_SPI_READY,
357*4882a593Smuzhiyun STAT_SPI_READY, line);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun
adf7242_write_fbuf(struct adf7242_local * lp,u8 * data,u8 len)360*4882a593Smuzhiyun static int adf7242_write_fbuf(struct adf7242_local *lp, u8 *data, u8 len)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun u8 *buf = lp->buf;
363*4882a593Smuzhiyun int status;
364*4882a593Smuzhiyun struct spi_message msg;
365*4882a593Smuzhiyun struct spi_transfer xfer_head = {
366*4882a593Smuzhiyun .len = 2,
367*4882a593Smuzhiyun .tx_buf = buf,
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun struct spi_transfer xfer_buf = {
371*4882a593Smuzhiyun .len = len,
372*4882a593Smuzhiyun .tx_buf = data,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun spi_message_init(&msg);
376*4882a593Smuzhiyun spi_message_add_tail(&xfer_head, &msg);
377*4882a593Smuzhiyun spi_message_add_tail(&xfer_buf, &msg);
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun adf7242_wait_spi_ready(lp, __LINE__);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun mutex_lock(&lp->bmux);
382*4882a593Smuzhiyun buf[0] = CMD_SPI_PKT_WR;
383*4882a593Smuzhiyun buf[1] = len + 2;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun status = spi_sync(lp->spi, &msg);
386*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return status;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
adf7242_read_fbuf(struct adf7242_local * lp,u8 * data,size_t len,bool packet_read)391*4882a593Smuzhiyun static int adf7242_read_fbuf(struct adf7242_local *lp,
392*4882a593Smuzhiyun u8 *data, size_t len, bool packet_read)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun u8 *buf = lp->buf;
395*4882a593Smuzhiyun int status;
396*4882a593Smuzhiyun struct spi_message msg;
397*4882a593Smuzhiyun struct spi_transfer xfer_head = {
398*4882a593Smuzhiyun .len = 3,
399*4882a593Smuzhiyun .tx_buf = buf,
400*4882a593Smuzhiyun .rx_buf = buf,
401*4882a593Smuzhiyun };
402*4882a593Smuzhiyun struct spi_transfer xfer_buf = {
403*4882a593Smuzhiyun .len = len,
404*4882a593Smuzhiyun .rx_buf = data,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun spi_message_init(&msg);
408*4882a593Smuzhiyun spi_message_add_tail(&xfer_head, &msg);
409*4882a593Smuzhiyun spi_message_add_tail(&xfer_buf, &msg);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun adf7242_wait_spi_ready(lp, __LINE__);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun mutex_lock(&lp->bmux);
414*4882a593Smuzhiyun if (packet_read) {
415*4882a593Smuzhiyun buf[0] = CMD_SPI_PKT_RD;
416*4882a593Smuzhiyun buf[1] = CMD_SPI_NOP;
417*4882a593Smuzhiyun buf[2] = 0; /* PHR */
418*4882a593Smuzhiyun } else {
419*4882a593Smuzhiyun buf[0] = CMD_SPI_PRAM_RD;
420*4882a593Smuzhiyun buf[1] = 0;
421*4882a593Smuzhiyun buf[2] = CMD_SPI_NOP;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun status = spi_sync(lp->spi, &msg);
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun return status;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
adf7242_read_reg(struct adf7242_local * lp,u16 addr,u8 * data)431*4882a593Smuzhiyun static int adf7242_read_reg(struct adf7242_local *lp, u16 addr, u8 *data)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun int status;
434*4882a593Smuzhiyun struct spi_message msg;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun struct spi_transfer xfer = {
437*4882a593Smuzhiyun .len = 4,
438*4882a593Smuzhiyun .tx_buf = lp->buf_read_tx,
439*4882a593Smuzhiyun .rx_buf = lp->buf_read_rx,
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun adf7242_wait_spi_ready(lp, __LINE__);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun mutex_lock(&lp->bmux);
445*4882a593Smuzhiyun lp->buf_read_tx[0] = CMD_SPI_MEM_RD(addr);
446*4882a593Smuzhiyun lp->buf_read_tx[1] = addr;
447*4882a593Smuzhiyun lp->buf_read_tx[2] = CMD_SPI_NOP;
448*4882a593Smuzhiyun lp->buf_read_tx[3] = CMD_SPI_NOP;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun spi_message_init(&msg);
451*4882a593Smuzhiyun spi_message_add_tail(&xfer, &msg);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun status = spi_sync(lp->spi, &msg);
454*4882a593Smuzhiyun if (msg.status)
455*4882a593Smuzhiyun status = msg.status;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (!status)
458*4882a593Smuzhiyun *data = lp->buf_read_rx[3];
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : REG 0x%X, VAL 0x%X\n", __func__,
463*4882a593Smuzhiyun addr, *data);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return status;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
adf7242_write_reg(struct adf7242_local * lp,u16 addr,u8 data)468*4882a593Smuzhiyun static int adf7242_write_reg(struct adf7242_local *lp, u16 addr, u8 data)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun int status;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun adf7242_wait_spi_ready(lp, __LINE__);
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun mutex_lock(&lp->bmux);
475*4882a593Smuzhiyun lp->buf_reg_tx[0] = CMD_SPI_MEM_WR(addr);
476*4882a593Smuzhiyun lp->buf_reg_tx[1] = addr;
477*4882a593Smuzhiyun lp->buf_reg_tx[2] = data;
478*4882a593Smuzhiyun status = spi_write(lp->spi, lp->buf_reg_tx, 3);
479*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : REG 0x%X, VAL 0x%X\n",
482*4882a593Smuzhiyun __func__, addr, data);
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return status;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
adf7242_cmd(struct adf7242_local * lp,unsigned int cmd)487*4882a593Smuzhiyun static int adf7242_cmd(struct adf7242_local *lp, unsigned int cmd)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun int status;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : CMD=0x%X\n", __func__, cmd);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun if (cmd != CMD_RC_PC_RESET_NO_WAIT)
494*4882a593Smuzhiyun adf7242_wait_rc_ready(lp, __LINE__);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun mutex_lock(&lp->bmux);
497*4882a593Smuzhiyun lp->buf_cmd = cmd;
498*4882a593Smuzhiyun status = spi_write(lp->spi, &lp->buf_cmd, 1);
499*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return status;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
adf7242_upload_firmware(struct adf7242_local * lp,u8 * data,u16 len)504*4882a593Smuzhiyun static int adf7242_upload_firmware(struct adf7242_local *lp, u8 *data, u16 len)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun struct spi_message msg;
507*4882a593Smuzhiyun struct spi_transfer xfer_buf = { };
508*4882a593Smuzhiyun int status, i, page = 0;
509*4882a593Smuzhiyun u8 *buf = lp->buf;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun struct spi_transfer xfer_head = {
512*4882a593Smuzhiyun .len = 2,
513*4882a593Smuzhiyun .tx_buf = buf,
514*4882a593Smuzhiyun };
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun buf[0] = CMD_SPI_PRAM_WR;
517*4882a593Smuzhiyun buf[1] = 0;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun spi_message_init(&msg);
520*4882a593Smuzhiyun spi_message_add_tail(&xfer_head, &msg);
521*4882a593Smuzhiyun spi_message_add_tail(&xfer_buf, &msg);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun for (i = len; i >= 0; i -= PRAM_PAGESIZE) {
524*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PRAMPG, page);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun xfer_buf.len = (i >= PRAM_PAGESIZE) ? PRAM_PAGESIZE : i;
527*4882a593Smuzhiyun xfer_buf.tx_buf = &data[page * PRAM_PAGESIZE];
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun mutex_lock(&lp->bmux);
530*4882a593Smuzhiyun status = spi_sync(lp->spi, &msg);
531*4882a593Smuzhiyun mutex_unlock(&lp->bmux);
532*4882a593Smuzhiyun page++;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun return status;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
adf7242_verify_firmware(struct adf7242_local * lp,const u8 * data,size_t len)538*4882a593Smuzhiyun static int adf7242_verify_firmware(struct adf7242_local *lp,
539*4882a593Smuzhiyun const u8 *data, size_t len)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun #ifdef DEBUG
542*4882a593Smuzhiyun int i, j;
543*4882a593Smuzhiyun unsigned int page;
544*4882a593Smuzhiyun u8 *buf = kmalloc(PRAM_PAGESIZE, GFP_KERNEL);
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (!buf)
547*4882a593Smuzhiyun return -ENOMEM;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun for (page = 0, i = len; i >= 0; i -= PRAM_PAGESIZE, page++) {
550*4882a593Smuzhiyun size_t nb = (i >= PRAM_PAGESIZE) ? PRAM_PAGESIZE : i;
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PRAMPG, page);
553*4882a593Smuzhiyun adf7242_read_fbuf(lp, buf, nb, false);
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun for (j = 0; j < nb; j++) {
556*4882a593Smuzhiyun if (buf[j] != data[page * PRAM_PAGESIZE + j]) {
557*4882a593Smuzhiyun kfree(buf);
558*4882a593Smuzhiyun return -EIO;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun kfree(buf);
563*4882a593Smuzhiyun #endif
564*4882a593Smuzhiyun return 0;
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
adf7242_clear_irqstat(struct adf7242_local * lp)567*4882a593Smuzhiyun static void adf7242_clear_irqstat(struct adf7242_local *lp)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun adf7242_write_reg(lp, REG_IRQ1_SRC1, IRQ_CCA_COMPLETE | IRQ_SFD_RX |
570*4882a593Smuzhiyun IRQ_SFD_TX | IRQ_RX_PKT_RCVD | IRQ_TX_PKT_SENT |
571*4882a593Smuzhiyun IRQ_FRAME_VALID | IRQ_ADDRESS_VALID | IRQ_CSMA_CA);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
adf7242_cmd_rx(struct adf7242_local * lp)574*4882a593Smuzhiyun static int adf7242_cmd_rx(struct adf7242_local *lp)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun /* Wait until the ACK is sent */
577*4882a593Smuzhiyun adf7242_wait_status(lp, RC_STATUS_PHY_RDY, RC_STATUS_MASK, __LINE__);
578*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
579*4882a593Smuzhiyun mod_delayed_work(lp->wqueue, &lp->work, msecs_to_jiffies(400));
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return adf7242_cmd(lp, CMD_RC_RX);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
adf7242_rx_cal_work(struct work_struct * work)584*4882a593Smuzhiyun static void adf7242_rx_cal_work(struct work_struct *work)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct adf7242_local *lp =
587*4882a593Smuzhiyun container_of(work, struct adf7242_local, work.work);
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun /* Reissuing RC_RX every 400ms - to adjust for offset
590*4882a593Smuzhiyun * drift in receiver (datasheet page 61, OCL section)
591*4882a593Smuzhiyun */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun if (!test_bit(FLAG_XMIT, &lp->flags)) {
594*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PHY_RDY);
595*4882a593Smuzhiyun adf7242_cmd_rx(lp);
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun
adf7242_set_txpower(struct ieee802154_hw * hw,int mbm)599*4882a593Smuzhiyun static int adf7242_set_txpower(struct ieee802154_hw *hw, int mbm)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
602*4882a593Smuzhiyun u8 pwr, bias_ctrl, dbias, tmp;
603*4882a593Smuzhiyun int db = mbm / 100;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : Power %d dB\n", __func__, db);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun if (db > 5 || db < -26)
608*4882a593Smuzhiyun return -EINVAL;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun db = DIV_ROUND_CLOSEST(db + 29, 2);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun if (db > 15) {
613*4882a593Smuzhiyun dbias = PA_DBIAS_HIGH_POWER;
614*4882a593Smuzhiyun bias_ctrl = PA_BIAS_HIGH_POWER;
615*4882a593Smuzhiyun } else {
616*4882a593Smuzhiyun dbias = PA_DBIAS_LOW_POWER;
617*4882a593Smuzhiyun bias_ctrl = PA_BIAS_LOW_POWER;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun pwr = clamp_t(u8, db, 3, 15);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun adf7242_read_reg(lp, REG_PA_CFG, &tmp);
623*4882a593Smuzhiyun tmp &= ~PA_BRIDGE_DBIAS(~0);
624*4882a593Smuzhiyun tmp |= PA_BRIDGE_DBIAS(dbias);
625*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PA_CFG, tmp);
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun adf7242_read_reg(lp, REG_PA_BIAS, &tmp);
628*4882a593Smuzhiyun tmp &= ~PA_BIAS_CTRL(~0);
629*4882a593Smuzhiyun tmp |= PA_BIAS_CTRL(bias_ctrl);
630*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PA_BIAS, tmp);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun adf7242_read_reg(lp, REG_EXTPA_MSC, &tmp);
633*4882a593Smuzhiyun tmp &= ~PA_PWR(~0);
634*4882a593Smuzhiyun tmp |= PA_PWR(pwr);
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun return adf7242_write_reg(lp, REG_EXTPA_MSC, tmp);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun
adf7242_set_csma_params(struct ieee802154_hw * hw,u8 min_be,u8 max_be,u8 retries)639*4882a593Smuzhiyun static int adf7242_set_csma_params(struct ieee802154_hw *hw, u8 min_be,
640*4882a593Smuzhiyun u8 max_be, u8 retries)
641*4882a593Smuzhiyun {
642*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
643*4882a593Smuzhiyun int ret;
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : min_be=%d max_be=%d retries=%d\n",
646*4882a593Smuzhiyun __func__, min_be, max_be, retries);
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun if (min_be > max_be || max_be > 8 || retries > 5)
649*4882a593Smuzhiyun return -EINVAL;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun ret = adf7242_write_reg(lp, REG_AUTO_TX1,
652*4882a593Smuzhiyun MAX_FRAME_RETRIES(lp->max_frame_retries) |
653*4882a593Smuzhiyun MAX_CCA_RETRIES(retries));
654*4882a593Smuzhiyun if (ret)
655*4882a593Smuzhiyun return ret;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun lp->max_cca_retries = retries;
658*4882a593Smuzhiyun lp->max_be = max_be;
659*4882a593Smuzhiyun lp->min_be = min_be;
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun return adf7242_write_reg(lp, REG_AUTO_TX2, CSMA_MAX_BE(max_be) |
662*4882a593Smuzhiyun CSMA_MIN_BE(min_be));
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
adf7242_set_frame_retries(struct ieee802154_hw * hw,s8 retries)665*4882a593Smuzhiyun static int adf7242_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
668*4882a593Smuzhiyun int ret = 0;
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s : Retries = %d\n", __func__, retries);
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun if (retries < -1 || retries > 15)
673*4882a593Smuzhiyun return -EINVAL;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (retries >= 0)
676*4882a593Smuzhiyun ret = adf7242_write_reg(lp, REG_AUTO_TX1,
677*4882a593Smuzhiyun MAX_FRAME_RETRIES(retries) |
678*4882a593Smuzhiyun MAX_CCA_RETRIES(lp->max_cca_retries));
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun lp->max_frame_retries = retries;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun return ret;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
adf7242_ed(struct ieee802154_hw * hw,u8 * level)685*4882a593Smuzhiyun static int adf7242_ed(struct ieee802154_hw *hw, u8 *level)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun *level = lp->rssi;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun dev_vdbg(&lp->spi->dev, "%s :Exit level=%d\n",
692*4882a593Smuzhiyun __func__, *level);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun return 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
adf7242_start(struct ieee802154_hw * hw)697*4882a593Smuzhiyun static int adf7242_start(struct ieee802154_hw *hw)
698*4882a593Smuzhiyun {
699*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PHY_RDY);
702*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
703*4882a593Smuzhiyun enable_irq(lp->spi->irq);
704*4882a593Smuzhiyun set_bit(FLAG_START, &lp->flags);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return adf7242_cmd_rx(lp);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
adf7242_stop(struct ieee802154_hw * hw)709*4882a593Smuzhiyun static void adf7242_stop(struct ieee802154_hw *hw)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun disable_irq(lp->spi->irq);
714*4882a593Smuzhiyun cancel_delayed_work_sync(&lp->work);
715*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_IDLE);
716*4882a593Smuzhiyun clear_bit(FLAG_START, &lp->flags);
717*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
adf7242_channel(struct ieee802154_hw * hw,u8 page,u8 channel)720*4882a593Smuzhiyun static int adf7242_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
723*4882a593Smuzhiyun unsigned long freq;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s :Channel=%d\n", __func__, channel);
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun might_sleep();
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun WARN_ON(page != 0);
730*4882a593Smuzhiyun WARN_ON(channel < 11);
731*4882a593Smuzhiyun WARN_ON(channel > 26);
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun freq = (2405 + 5 * (channel - 11)) * 100;
734*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PHY_RDY);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun adf7242_write_reg(lp, REG_CH_FREQ0, freq);
737*4882a593Smuzhiyun adf7242_write_reg(lp, REG_CH_FREQ1, freq >> 8);
738*4882a593Smuzhiyun adf7242_write_reg(lp, REG_CH_FREQ2, freq >> 16);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun if (test_bit(FLAG_START, &lp->flags))
741*4882a593Smuzhiyun return adf7242_cmd_rx(lp);
742*4882a593Smuzhiyun else
743*4882a593Smuzhiyun return adf7242_cmd(lp, CMD_RC_PHY_RDY);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
adf7242_set_hw_addr_filt(struct ieee802154_hw * hw,struct ieee802154_hw_addr_filt * filt,unsigned long changed)746*4882a593Smuzhiyun static int adf7242_set_hw_addr_filt(struct ieee802154_hw *hw,
747*4882a593Smuzhiyun struct ieee802154_hw_addr_filt *filt,
748*4882a593Smuzhiyun unsigned long changed)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
751*4882a593Smuzhiyun u8 reg;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s :Changed=0x%lX\n", __func__, changed);
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun might_sleep();
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
758*4882a593Smuzhiyun u8 addr[8], i;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun memcpy(addr, &filt->ieee_addr, 8);
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun for (i = 0; i < 8; i++)
763*4882a593Smuzhiyun adf7242_write_reg(lp, REG_IEEE_ADDR_0 + i, addr[i]);
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
767*4882a593Smuzhiyun u16 saddr = le16_to_cpu(filt->short_addr);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun adf7242_write_reg(lp, REG_SHORT_ADDR_0, saddr);
770*4882a593Smuzhiyun adf7242_write_reg(lp, REG_SHORT_ADDR_1, saddr >> 8);
771*4882a593Smuzhiyun }
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (changed & IEEE802154_AFILT_PANID_CHANGED) {
774*4882a593Smuzhiyun u16 pan_id = le16_to_cpu(filt->pan_id);
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PAN_ID0, pan_id);
777*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PAN_ID1, pan_id >> 8);
778*4882a593Smuzhiyun }
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (changed & IEEE802154_AFILT_PANC_CHANGED) {
781*4882a593Smuzhiyun adf7242_read_reg(lp, REG_AUTO_CFG, ®);
782*4882a593Smuzhiyun if (filt->pan_coord)
783*4882a593Smuzhiyun reg |= IS_PANCOORD;
784*4882a593Smuzhiyun else
785*4882a593Smuzhiyun reg &= ~IS_PANCOORD;
786*4882a593Smuzhiyun adf7242_write_reg(lp, REG_AUTO_CFG, reg);
787*4882a593Smuzhiyun }
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun return 0;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun
adf7242_set_promiscuous_mode(struct ieee802154_hw * hw,bool on)792*4882a593Smuzhiyun static int adf7242_set_promiscuous_mode(struct ieee802154_hw *hw, bool on)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s : mode %d\n", __func__, on);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun lp->promiscuous = on;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (on) {
801*4882a593Smuzhiyun adf7242_write_reg(lp, REG_AUTO_CFG, 0);
802*4882a593Smuzhiyun return adf7242_write_reg(lp, REG_FFILT_CFG,
803*4882a593Smuzhiyun ACCEPT_BEACON_FRAMES |
804*4882a593Smuzhiyun ACCEPT_DATA_FRAMES |
805*4882a593Smuzhiyun ACCEPT_MACCMD_FRAMES |
806*4882a593Smuzhiyun ACCEPT_ALL_ADDRESS |
807*4882a593Smuzhiyun ACCEPT_ACK_FRAMES |
808*4882a593Smuzhiyun ACCEPT_RESERVED_FRAMES);
809*4882a593Smuzhiyun } else {
810*4882a593Smuzhiyun adf7242_write_reg(lp, REG_FFILT_CFG,
811*4882a593Smuzhiyun ACCEPT_BEACON_FRAMES |
812*4882a593Smuzhiyun ACCEPT_DATA_FRAMES |
813*4882a593Smuzhiyun ACCEPT_MACCMD_FRAMES |
814*4882a593Smuzhiyun ACCEPT_RESERVED_FRAMES);
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun return adf7242_write_reg(lp, REG_AUTO_CFG, RX_AUTO_ACK_EN);
817*4882a593Smuzhiyun }
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
adf7242_set_cca_ed_level(struct ieee802154_hw * hw,s32 mbm)820*4882a593Smuzhiyun static int adf7242_set_cca_ed_level(struct ieee802154_hw *hw, s32 mbm)
821*4882a593Smuzhiyun {
822*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
823*4882a593Smuzhiyun s8 level = clamp_t(s8, mbm / 100, S8_MIN, S8_MAX);
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s : level %d\n", __func__, level);
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun return adf7242_write_reg(lp, REG_CCA1, level);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun
adf7242_xmit(struct ieee802154_hw * hw,struct sk_buff * skb)830*4882a593Smuzhiyun static int adf7242_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun struct adf7242_local *lp = hw->priv;
833*4882a593Smuzhiyun int ret;
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun /* ensure existing instances of the IRQ handler have completed */
836*4882a593Smuzhiyun disable_irq(lp->spi->irq);
837*4882a593Smuzhiyun set_bit(FLAG_XMIT, &lp->flags);
838*4882a593Smuzhiyun cancel_delayed_work_sync(&lp->work);
839*4882a593Smuzhiyun reinit_completion(&lp->tx_complete);
840*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PHY_RDY);
841*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ret = adf7242_write_fbuf(lp, skb->data, skb->len);
844*4882a593Smuzhiyun if (ret)
845*4882a593Smuzhiyun goto err;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun ret = adf7242_cmd(lp, CMD_RC_CSMACA);
848*4882a593Smuzhiyun if (ret)
849*4882a593Smuzhiyun goto err;
850*4882a593Smuzhiyun enable_irq(lp->spi->irq);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun ret = wait_for_completion_interruptible_timeout(&lp->tx_complete,
853*4882a593Smuzhiyun HZ / 10);
854*4882a593Smuzhiyun if (ret < 0)
855*4882a593Smuzhiyun goto err;
856*4882a593Smuzhiyun if (ret == 0) {
857*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "Timeout waiting for TX interrupt\n");
858*4882a593Smuzhiyun ret = -ETIMEDOUT;
859*4882a593Smuzhiyun goto err;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun if (lp->tx_stat != SUCCESS) {
863*4882a593Smuzhiyun dev_dbg(&lp->spi->dev,
864*4882a593Smuzhiyun "Error xmit: Retry count exceeded Status=0x%x\n",
865*4882a593Smuzhiyun lp->tx_stat);
866*4882a593Smuzhiyun ret = -ECOMM;
867*4882a593Smuzhiyun } else {
868*4882a593Smuzhiyun ret = 0;
869*4882a593Smuzhiyun }
870*4882a593Smuzhiyun
871*4882a593Smuzhiyun err:
872*4882a593Smuzhiyun clear_bit(FLAG_XMIT, &lp->flags);
873*4882a593Smuzhiyun adf7242_cmd_rx(lp);
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun return ret;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
adf7242_rx(struct adf7242_local * lp)878*4882a593Smuzhiyun static int adf7242_rx(struct adf7242_local *lp)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct sk_buff *skb;
881*4882a593Smuzhiyun size_t len;
882*4882a593Smuzhiyun int ret;
883*4882a593Smuzhiyun u8 lqi, len_u8, *data;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun ret = adf7242_read_reg(lp, 0, &len_u8);
886*4882a593Smuzhiyun if (ret)
887*4882a593Smuzhiyun return ret;
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun len = len_u8;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun if (!ieee802154_is_valid_psdu_len(len)) {
892*4882a593Smuzhiyun dev_dbg(&lp->spi->dev,
893*4882a593Smuzhiyun "corrupted frame received len %d\n", (int)len);
894*4882a593Smuzhiyun len = IEEE802154_MTU;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun skb = dev_alloc_skb(len);
898*4882a593Smuzhiyun if (!skb) {
899*4882a593Smuzhiyun adf7242_cmd_rx(lp);
900*4882a593Smuzhiyun return -ENOMEM;
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun data = skb_put(skb, len);
904*4882a593Smuzhiyun ret = adf7242_read_fbuf(lp, data, len, true);
905*4882a593Smuzhiyun if (ret < 0) {
906*4882a593Smuzhiyun kfree_skb(skb);
907*4882a593Smuzhiyun adf7242_cmd_rx(lp);
908*4882a593Smuzhiyun return ret;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun lqi = data[len - 2];
912*4882a593Smuzhiyun lp->rssi = data[len - 1];
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun ret = adf7242_cmd_rx(lp);
915*4882a593Smuzhiyun
916*4882a593Smuzhiyun skb_trim(skb, len - 2); /* Don't put RSSI/LQI or CRC into the frame */
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun ieee802154_rx_irqsafe(lp->hw, skb, lqi);
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s: ret=%d len=%d lqi=%d rssi=%d\n",
921*4882a593Smuzhiyun __func__, ret, (int)len, (int)lqi, lp->rssi);
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun return ret;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun static const struct ieee802154_ops adf7242_ops = {
927*4882a593Smuzhiyun .owner = THIS_MODULE,
928*4882a593Smuzhiyun .xmit_sync = adf7242_xmit,
929*4882a593Smuzhiyun .ed = adf7242_ed,
930*4882a593Smuzhiyun .set_channel = adf7242_channel,
931*4882a593Smuzhiyun .set_hw_addr_filt = adf7242_set_hw_addr_filt,
932*4882a593Smuzhiyun .start = adf7242_start,
933*4882a593Smuzhiyun .stop = adf7242_stop,
934*4882a593Smuzhiyun .set_csma_params = adf7242_set_csma_params,
935*4882a593Smuzhiyun .set_frame_retries = adf7242_set_frame_retries,
936*4882a593Smuzhiyun .set_txpower = adf7242_set_txpower,
937*4882a593Smuzhiyun .set_promiscuous_mode = adf7242_set_promiscuous_mode,
938*4882a593Smuzhiyun .set_cca_ed_level = adf7242_set_cca_ed_level,
939*4882a593Smuzhiyun };
940*4882a593Smuzhiyun
adf7242_debug(struct adf7242_local * lp,u8 irq1)941*4882a593Smuzhiyun static void adf7242_debug(struct adf7242_local *lp, u8 irq1)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun #ifdef DEBUG
944*4882a593Smuzhiyun u8 stat;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun adf7242_status(lp, &stat);
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s IRQ1 = %X:\n%s%s%s%s%s%s%s%s\n",
949*4882a593Smuzhiyun __func__, irq1,
950*4882a593Smuzhiyun irq1 & IRQ_CCA_COMPLETE ? "IRQ_CCA_COMPLETE\n" : "",
951*4882a593Smuzhiyun irq1 & IRQ_SFD_RX ? "IRQ_SFD_RX\n" : "",
952*4882a593Smuzhiyun irq1 & IRQ_SFD_TX ? "IRQ_SFD_TX\n" : "",
953*4882a593Smuzhiyun irq1 & IRQ_RX_PKT_RCVD ? "IRQ_RX_PKT_RCVD\n" : "",
954*4882a593Smuzhiyun irq1 & IRQ_TX_PKT_SENT ? "IRQ_TX_PKT_SENT\n" : "",
955*4882a593Smuzhiyun irq1 & IRQ_CSMA_CA ? "IRQ_CSMA_CA\n" : "",
956*4882a593Smuzhiyun irq1 & IRQ_FRAME_VALID ? "IRQ_FRAME_VALID\n" : "",
957*4882a593Smuzhiyun irq1 & IRQ_ADDRESS_VALID ? "IRQ_ADDRESS_VALID\n" : "");
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s STATUS = %X:\n%s\n%s\n%s\n%s\n%s%s%s%s%s\n",
960*4882a593Smuzhiyun __func__, stat,
961*4882a593Smuzhiyun stat & STAT_SPI_READY ? "SPI_READY" : "SPI_BUSY",
962*4882a593Smuzhiyun stat & STAT_IRQ_STATUS ? "IRQ_PENDING" : "IRQ_CLEAR",
963*4882a593Smuzhiyun stat & STAT_RC_READY ? "RC_READY" : "RC_BUSY",
964*4882a593Smuzhiyun stat & STAT_CCA_RESULT ? "CHAN_IDLE" : "CHAN_BUSY",
965*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_IDLE ? "RC_STATUS_IDLE" : "",
966*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_MEAS ? "RC_STATUS_MEAS" : "",
967*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_PHY_RDY ? "RC_STATUS_PHY_RDY" : "",
968*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_RX ? "RC_STATUS_RX" : "",
969*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_TX ? "RC_STATUS_TX" : "");
970*4882a593Smuzhiyun #endif
971*4882a593Smuzhiyun }
972*4882a593Smuzhiyun
adf7242_isr(int irq,void * data)973*4882a593Smuzhiyun static irqreturn_t adf7242_isr(int irq, void *data)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct adf7242_local *lp = data;
976*4882a593Smuzhiyun unsigned int xmit;
977*4882a593Smuzhiyun u8 irq1;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun mod_delayed_work(lp->wqueue, &lp->work, msecs_to_jiffies(400));
980*4882a593Smuzhiyun adf7242_read_reg(lp, REG_IRQ1_SRC1, &irq1);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun if (!(irq1 & (IRQ_RX_PKT_RCVD | IRQ_CSMA_CA)))
983*4882a593Smuzhiyun dev_err(&lp->spi->dev, "%s :ERROR IRQ1 = 0x%X\n",
984*4882a593Smuzhiyun __func__, irq1);
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun adf7242_debug(lp, irq1);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun xmit = test_bit(FLAG_XMIT, &lp->flags);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun if (xmit && (irq1 & IRQ_CSMA_CA)) {
991*4882a593Smuzhiyun adf7242_wait_status(lp, RC_STATUS_PHY_RDY,
992*4882a593Smuzhiyun RC_STATUS_MASK, __LINE__);
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun if (ADF7242_REPORT_CSMA_CA_STAT) {
995*4882a593Smuzhiyun u8 astat;
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun adf7242_read_reg(lp, REG_AUTO_STATUS, &astat);
998*4882a593Smuzhiyun astat &= AUTO_STATUS_MASK;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "AUTO_STATUS = %X:\n%s%s%s%s\n",
1001*4882a593Smuzhiyun astat,
1002*4882a593Smuzhiyun astat == SUCCESS ? "SUCCESS" : "",
1003*4882a593Smuzhiyun astat ==
1004*4882a593Smuzhiyun SUCCESS_DATPEND ? "SUCCESS_DATPEND" : "",
1005*4882a593Smuzhiyun astat == FAILURE_CSMACA ? "FAILURE_CSMACA" : "",
1006*4882a593Smuzhiyun astat == FAILURE_NOACK ? "FAILURE_NOACK" : "");
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun /* save CSMA-CA completion status */
1009*4882a593Smuzhiyun lp->tx_stat = astat;
1010*4882a593Smuzhiyun } else {
1011*4882a593Smuzhiyun lp->tx_stat = SUCCESS;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun complete(&lp->tx_complete);
1014*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
1015*4882a593Smuzhiyun } else if (!xmit && (irq1 & IRQ_RX_PKT_RCVD) &&
1016*4882a593Smuzhiyun (irq1 & IRQ_FRAME_VALID)) {
1017*4882a593Smuzhiyun adf7242_rx(lp);
1018*4882a593Smuzhiyun } else if (!xmit && test_bit(FLAG_START, &lp->flags)) {
1019*4882a593Smuzhiyun /* Invalid packet received - drop it and restart */
1020*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s:%d : ERROR IRQ1 = 0x%X\n",
1021*4882a593Smuzhiyun __func__, __LINE__, irq1);
1022*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PHY_RDY);
1023*4882a593Smuzhiyun adf7242_cmd_rx(lp);
1024*4882a593Smuzhiyun } else {
1025*4882a593Smuzhiyun /* This can only be xmit without IRQ, likely a RX packet.
1026*4882a593Smuzhiyun * we get an TX IRQ shortly - do nothing or let the xmit
1027*4882a593Smuzhiyun * timeout handle this
1028*4882a593Smuzhiyun */
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun dev_dbg(&lp->spi->dev, "%s:%d : ERROR IRQ1 = 0x%X, xmit %d\n",
1031*4882a593Smuzhiyun __func__, __LINE__, irq1, xmit);
1032*4882a593Smuzhiyun adf7242_wait_status(lp, RC_STATUS_PHY_RDY,
1033*4882a593Smuzhiyun RC_STATUS_MASK, __LINE__);
1034*4882a593Smuzhiyun complete(&lp->tx_complete);
1035*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
1036*4882a593Smuzhiyun }
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return IRQ_HANDLED;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
adf7242_soft_reset(struct adf7242_local * lp,int line)1041*4882a593Smuzhiyun static int adf7242_soft_reset(struct adf7242_local *lp, int line)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun dev_warn(&lp->spi->dev, "%s (line %d)\n", __func__, line);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun if (test_bit(FLAG_START, &lp->flags))
1046*4882a593Smuzhiyun disable_irq_nosync(lp->spi->irq);
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PC_RESET_NO_WAIT);
1049*4882a593Smuzhiyun usleep_range(200, 250);
1050*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PKT_CFG, ADDON_EN | BIT(2));
1051*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PHY_RDY);
1052*4882a593Smuzhiyun adf7242_set_promiscuous_mode(lp->hw, lp->promiscuous);
1053*4882a593Smuzhiyun adf7242_set_csma_params(lp->hw, lp->min_be, lp->max_be,
1054*4882a593Smuzhiyun lp->max_cca_retries);
1055*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (test_bit(FLAG_START, &lp->flags)) {
1058*4882a593Smuzhiyun enable_irq(lp->spi->irq);
1059*4882a593Smuzhiyun return adf7242_cmd(lp, CMD_RC_RX);
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun return 0;
1063*4882a593Smuzhiyun }
1064*4882a593Smuzhiyun
adf7242_hw_init(struct adf7242_local * lp)1065*4882a593Smuzhiyun static int adf7242_hw_init(struct adf7242_local *lp)
1066*4882a593Smuzhiyun {
1067*4882a593Smuzhiyun int ret;
1068*4882a593Smuzhiyun const struct firmware *fw;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_RESET);
1071*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_IDLE);
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun /* get ADF7242 addon firmware
1074*4882a593Smuzhiyun * build this driver as module
1075*4882a593Smuzhiyun * and place under /lib/firmware/adf7242_firmware.bin
1076*4882a593Smuzhiyun * or compile firmware into the kernel.
1077*4882a593Smuzhiyun */
1078*4882a593Smuzhiyun ret = request_firmware(&fw, FIRMWARE, &lp->spi->dev);
1079*4882a593Smuzhiyun if (ret) {
1080*4882a593Smuzhiyun dev_err(&lp->spi->dev,
1081*4882a593Smuzhiyun "request_firmware() failed with %d\n", ret);
1082*4882a593Smuzhiyun return ret;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun ret = adf7242_upload_firmware(lp, (u8 *)fw->data, fw->size);
1086*4882a593Smuzhiyun if (ret) {
1087*4882a593Smuzhiyun dev_err(&lp->spi->dev,
1088*4882a593Smuzhiyun "upload firmware failed with %d\n", ret);
1089*4882a593Smuzhiyun release_firmware(fw);
1090*4882a593Smuzhiyun return ret;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun ret = adf7242_verify_firmware(lp, (u8 *)fw->data, fw->size);
1094*4882a593Smuzhiyun if (ret) {
1095*4882a593Smuzhiyun dev_err(&lp->spi->dev,
1096*4882a593Smuzhiyun "verify firmware failed with %d\n", ret);
1097*4882a593Smuzhiyun release_firmware(fw);
1098*4882a593Smuzhiyun return ret;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_PC_RESET);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun release_firmware(fw);
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun adf7242_write_reg(lp, REG_FFILT_CFG,
1106*4882a593Smuzhiyun ACCEPT_BEACON_FRAMES |
1107*4882a593Smuzhiyun ACCEPT_DATA_FRAMES |
1108*4882a593Smuzhiyun ACCEPT_MACCMD_FRAMES |
1109*4882a593Smuzhiyun ACCEPT_RESERVED_FRAMES);
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun adf7242_write_reg(lp, REG_AUTO_CFG, RX_AUTO_ACK_EN);
1112*4882a593Smuzhiyun
1113*4882a593Smuzhiyun adf7242_write_reg(lp, REG_PKT_CFG, ADDON_EN | BIT(2));
1114*4882a593Smuzhiyun
1115*4882a593Smuzhiyun adf7242_write_reg(lp, REG_EXTPA_MSC, 0xF1);
1116*4882a593Smuzhiyun adf7242_write_reg(lp, REG_RXFE_CFG, 0x1D);
1117*4882a593Smuzhiyun
1118*4882a593Smuzhiyun adf7242_write_reg(lp, REG_IRQ1_EN0, 0);
1119*4882a593Smuzhiyun adf7242_write_reg(lp, REG_IRQ1_EN1, IRQ_RX_PKT_RCVD | IRQ_CSMA_CA);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun adf7242_clear_irqstat(lp);
1122*4882a593Smuzhiyun adf7242_write_reg(lp, REG_IRQ1_SRC0, 0xFF);
1123*4882a593Smuzhiyun
1124*4882a593Smuzhiyun adf7242_cmd(lp, CMD_RC_IDLE);
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
adf7242_stats_show(struct seq_file * file,void * offset)1129*4882a593Smuzhiyun static int adf7242_stats_show(struct seq_file *file, void *offset)
1130*4882a593Smuzhiyun {
1131*4882a593Smuzhiyun struct adf7242_local *lp = spi_get_drvdata(file->private);
1132*4882a593Smuzhiyun u8 stat, irq1;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun adf7242_status(lp, &stat);
1135*4882a593Smuzhiyun adf7242_read_reg(lp, REG_IRQ1_SRC1, &irq1);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun seq_printf(file, "IRQ1 = %X:\n%s%s%s%s%s%s%s%s\n", irq1,
1138*4882a593Smuzhiyun irq1 & IRQ_CCA_COMPLETE ? "IRQ_CCA_COMPLETE\n" : "",
1139*4882a593Smuzhiyun irq1 & IRQ_SFD_RX ? "IRQ_SFD_RX\n" : "",
1140*4882a593Smuzhiyun irq1 & IRQ_SFD_TX ? "IRQ_SFD_TX\n" : "",
1141*4882a593Smuzhiyun irq1 & IRQ_RX_PKT_RCVD ? "IRQ_RX_PKT_RCVD\n" : "",
1142*4882a593Smuzhiyun irq1 & IRQ_TX_PKT_SENT ? "IRQ_TX_PKT_SENT\n" : "",
1143*4882a593Smuzhiyun irq1 & IRQ_CSMA_CA ? "IRQ_CSMA_CA\n" : "",
1144*4882a593Smuzhiyun irq1 & IRQ_FRAME_VALID ? "IRQ_FRAME_VALID\n" : "",
1145*4882a593Smuzhiyun irq1 & IRQ_ADDRESS_VALID ? "IRQ_ADDRESS_VALID\n" : "");
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun seq_printf(file, "STATUS = %X:\n%s\n%s\n%s\n%s\n%s%s%s%s%s\n", stat,
1148*4882a593Smuzhiyun stat & STAT_SPI_READY ? "SPI_READY" : "SPI_BUSY",
1149*4882a593Smuzhiyun stat & STAT_IRQ_STATUS ? "IRQ_PENDING" : "IRQ_CLEAR",
1150*4882a593Smuzhiyun stat & STAT_RC_READY ? "RC_READY" : "RC_BUSY",
1151*4882a593Smuzhiyun stat & STAT_CCA_RESULT ? "CHAN_IDLE" : "CHAN_BUSY",
1152*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_IDLE ? "RC_STATUS_IDLE" : "",
1153*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_MEAS ? "RC_STATUS_MEAS" : "",
1154*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_PHY_RDY ? "RC_STATUS_PHY_RDY" : "",
1155*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_RX ? "RC_STATUS_RX" : "",
1156*4882a593Smuzhiyun (stat & 0xf) == RC_STATUS_TX ? "RC_STATUS_TX" : "");
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun seq_printf(file, "RSSI = %d\n", lp->rssi);
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun return 0;
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
adf7242_debugfs_init(struct adf7242_local * lp)1163*4882a593Smuzhiyun static void adf7242_debugfs_init(struct adf7242_local *lp)
1164*4882a593Smuzhiyun {
1165*4882a593Smuzhiyun char debugfs_dir_name[DNAME_INLINE_LEN + 1] = "adf7242-";
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun strncat(debugfs_dir_name, dev_name(&lp->spi->dev), DNAME_INLINE_LEN);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun lp->debugfs_root = debugfs_create_dir(debugfs_dir_name, NULL);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun debugfs_create_devm_seqfile(&lp->spi->dev, "status", lp->debugfs_root,
1172*4882a593Smuzhiyun adf7242_stats_show);
1173*4882a593Smuzhiyun }
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun static const s32 adf7242_powers[] = {
1176*4882a593Smuzhiyun 500, 400, 300, 200, 100, 0, -100, -200, -300, -400, -500, -600, -700,
1177*4882a593Smuzhiyun -800, -900, -1000, -1100, -1200, -1300, -1400, -1500, -1600, -1700,
1178*4882a593Smuzhiyun -1800, -1900, -2000, -2100, -2200, -2300, -2400, -2500, -2600,
1179*4882a593Smuzhiyun };
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun static const s32 adf7242_ed_levels[] = {
1182*4882a593Smuzhiyun -9000, -8900, -8800, -8700, -8600, -8500, -8400, -8300, -8200, -8100,
1183*4882a593Smuzhiyun -8000, -7900, -7800, -7700, -7600, -7500, -7400, -7300, -7200, -7100,
1184*4882a593Smuzhiyun -7000, -6900, -6800, -6700, -6600, -6500, -6400, -6300, -6200, -6100,
1185*4882a593Smuzhiyun -6000, -5900, -5800, -5700, -5600, -5500, -5400, -5300, -5200, -5100,
1186*4882a593Smuzhiyun -5000, -4900, -4800, -4700, -4600, -4500, -4400, -4300, -4200, -4100,
1187*4882a593Smuzhiyun -4000, -3900, -3800, -3700, -3600, -3500, -3400, -3200, -3100, -3000
1188*4882a593Smuzhiyun };
1189*4882a593Smuzhiyun
adf7242_probe(struct spi_device * spi)1190*4882a593Smuzhiyun static int adf7242_probe(struct spi_device *spi)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct ieee802154_hw *hw;
1193*4882a593Smuzhiyun struct adf7242_local *lp;
1194*4882a593Smuzhiyun int ret, irq_type;
1195*4882a593Smuzhiyun
1196*4882a593Smuzhiyun if (!spi->irq) {
1197*4882a593Smuzhiyun dev_err(&spi->dev, "no IRQ specified\n");
1198*4882a593Smuzhiyun return -EINVAL;
1199*4882a593Smuzhiyun }
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun hw = ieee802154_alloc_hw(sizeof(*lp), &adf7242_ops);
1202*4882a593Smuzhiyun if (!hw)
1203*4882a593Smuzhiyun return -ENOMEM;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun lp = hw->priv;
1206*4882a593Smuzhiyun lp->hw = hw;
1207*4882a593Smuzhiyun lp->spi = spi;
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun hw->priv = lp;
1210*4882a593Smuzhiyun hw->parent = &spi->dev;
1211*4882a593Smuzhiyun hw->extra_tx_headroom = 0;
1212*4882a593Smuzhiyun
1213*4882a593Smuzhiyun /* We support only 2.4 Ghz */
1214*4882a593Smuzhiyun hw->phy->supported.channels[0] = 0x7FFF800;
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun hw->flags = IEEE802154_HW_OMIT_CKSUM |
1217*4882a593Smuzhiyun IEEE802154_HW_CSMA_PARAMS |
1218*4882a593Smuzhiyun IEEE802154_HW_FRAME_RETRIES | IEEE802154_HW_AFILT |
1219*4882a593Smuzhiyun IEEE802154_HW_PROMISCUOUS;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun hw->phy->flags = WPAN_PHY_FLAG_TXPOWER |
1222*4882a593Smuzhiyun WPAN_PHY_FLAG_CCA_ED_LEVEL |
1223*4882a593Smuzhiyun WPAN_PHY_FLAG_CCA_MODE;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun hw->phy->supported.cca_modes = BIT(NL802154_CCA_ENERGY);
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun hw->phy->supported.cca_ed_levels = adf7242_ed_levels;
1228*4882a593Smuzhiyun hw->phy->supported.cca_ed_levels_size = ARRAY_SIZE(adf7242_ed_levels);
1229*4882a593Smuzhiyun
1230*4882a593Smuzhiyun hw->phy->cca.mode = NL802154_CCA_ENERGY;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun hw->phy->supported.tx_powers = adf7242_powers;
1233*4882a593Smuzhiyun hw->phy->supported.tx_powers_size = ARRAY_SIZE(adf7242_powers);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun hw->phy->supported.min_minbe = 0;
1236*4882a593Smuzhiyun hw->phy->supported.max_minbe = 8;
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun hw->phy->supported.min_maxbe = 3;
1239*4882a593Smuzhiyun hw->phy->supported.max_maxbe = 8;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun hw->phy->supported.min_frame_retries = 0;
1242*4882a593Smuzhiyun hw->phy->supported.max_frame_retries = 15;
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun hw->phy->supported.min_csma_backoffs = 0;
1245*4882a593Smuzhiyun hw->phy->supported.max_csma_backoffs = 5;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun mutex_init(&lp->bmux);
1250*4882a593Smuzhiyun init_completion(&lp->tx_complete);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /* Setup Status Message */
1253*4882a593Smuzhiyun lp->stat_xfer.len = 1;
1254*4882a593Smuzhiyun lp->stat_xfer.tx_buf = &lp->buf_stat_tx;
1255*4882a593Smuzhiyun lp->stat_xfer.rx_buf = &lp->buf_stat_rx;
1256*4882a593Smuzhiyun lp->buf_stat_tx = CMD_SPI_NOP;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun spi_message_init(&lp->stat_msg);
1259*4882a593Smuzhiyun spi_message_add_tail(&lp->stat_xfer, &lp->stat_msg);
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun spi_set_drvdata(spi, lp);
1262*4882a593Smuzhiyun INIT_DELAYED_WORK(&lp->work, adf7242_rx_cal_work);
1263*4882a593Smuzhiyun lp->wqueue = alloc_ordered_workqueue(dev_name(&spi->dev),
1264*4882a593Smuzhiyun WQ_MEM_RECLAIM);
1265*4882a593Smuzhiyun if (unlikely(!lp->wqueue)) {
1266*4882a593Smuzhiyun ret = -ENOMEM;
1267*4882a593Smuzhiyun goto err_alloc_wq;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
1270*4882a593Smuzhiyun ret = adf7242_hw_init(lp);
1271*4882a593Smuzhiyun if (ret)
1272*4882a593Smuzhiyun goto err_hw_init;
1273*4882a593Smuzhiyun
1274*4882a593Smuzhiyun irq_type = irq_get_trigger_type(spi->irq);
1275*4882a593Smuzhiyun if (!irq_type)
1276*4882a593Smuzhiyun irq_type = IRQF_TRIGGER_HIGH;
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun ret = devm_request_threaded_irq(&spi->dev, spi->irq, NULL, adf7242_isr,
1279*4882a593Smuzhiyun irq_type | IRQF_ONESHOT,
1280*4882a593Smuzhiyun dev_name(&spi->dev), lp);
1281*4882a593Smuzhiyun if (ret)
1282*4882a593Smuzhiyun goto err_hw_init;
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun disable_irq(spi->irq);
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun ret = ieee802154_register_hw(lp->hw);
1287*4882a593Smuzhiyun if (ret)
1288*4882a593Smuzhiyun goto err_hw_init;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun dev_set_drvdata(&spi->dev, lp);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun adf7242_debugfs_init(lp);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun dev_info(&spi->dev, "mac802154 IRQ-%d registered\n", spi->irq);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun return ret;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun err_hw_init:
1299*4882a593Smuzhiyun destroy_workqueue(lp->wqueue);
1300*4882a593Smuzhiyun err_alloc_wq:
1301*4882a593Smuzhiyun mutex_destroy(&lp->bmux);
1302*4882a593Smuzhiyun ieee802154_free_hw(lp->hw);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun return ret;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
adf7242_remove(struct spi_device * spi)1307*4882a593Smuzhiyun static int adf7242_remove(struct spi_device *spi)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun struct adf7242_local *lp = spi_get_drvdata(spi);
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun debugfs_remove_recursive(lp->debugfs_root);
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun ieee802154_unregister_hw(lp->hw);
1314*4882a593Smuzhiyun
1315*4882a593Smuzhiyun cancel_delayed_work_sync(&lp->work);
1316*4882a593Smuzhiyun destroy_workqueue(lp->wqueue);
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun mutex_destroy(&lp->bmux);
1319*4882a593Smuzhiyun ieee802154_free_hw(lp->hw);
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun return 0;
1322*4882a593Smuzhiyun }
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun static const struct of_device_id adf7242_of_match[] = {
1325*4882a593Smuzhiyun { .compatible = "adi,adf7242", },
1326*4882a593Smuzhiyun { .compatible = "adi,adf7241", },
1327*4882a593Smuzhiyun { },
1328*4882a593Smuzhiyun };
1329*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, adf7242_of_match);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun static const struct spi_device_id adf7242_device_id[] = {
1332*4882a593Smuzhiyun { .name = "adf7242", },
1333*4882a593Smuzhiyun { .name = "adf7241", },
1334*4882a593Smuzhiyun { },
1335*4882a593Smuzhiyun };
1336*4882a593Smuzhiyun MODULE_DEVICE_TABLE(spi, adf7242_device_id);
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun static struct spi_driver adf7242_driver = {
1339*4882a593Smuzhiyun .id_table = adf7242_device_id,
1340*4882a593Smuzhiyun .driver = {
1341*4882a593Smuzhiyun .of_match_table = of_match_ptr(adf7242_of_match),
1342*4882a593Smuzhiyun .name = "adf7242",
1343*4882a593Smuzhiyun .owner = THIS_MODULE,
1344*4882a593Smuzhiyun },
1345*4882a593Smuzhiyun .probe = adf7242_probe,
1346*4882a593Smuzhiyun .remove = adf7242_remove,
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun module_spi_driver(adf7242_driver);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
1352*4882a593Smuzhiyun MODULE_DESCRIPTION("ADF7242 IEEE802.15.4 Transceiver Driver");
1353*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1354