1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun 3*4882a593Smuzhiyun /* 8530 Serial Communications Controller Register definitions */ 4*4882a593Smuzhiyun #define FLAG 0x7e 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun /* Write Register 0 */ 7*4882a593Smuzhiyun #define R0 0 /* Register selects */ 8*4882a593Smuzhiyun #define R1 1 9*4882a593Smuzhiyun #define R2 2 10*4882a593Smuzhiyun #define R3 3 11*4882a593Smuzhiyun #define R4 4 12*4882a593Smuzhiyun #define R5 5 13*4882a593Smuzhiyun #define R6 6 14*4882a593Smuzhiyun #define R7 7 15*4882a593Smuzhiyun #define R8 8 16*4882a593Smuzhiyun #define R9 9 17*4882a593Smuzhiyun #define R10 10 18*4882a593Smuzhiyun #define R11 11 19*4882a593Smuzhiyun #define R12 12 20*4882a593Smuzhiyun #define R13 13 21*4882a593Smuzhiyun #define R14 14 22*4882a593Smuzhiyun #define R15 15 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define NULLCODE 0 /* Null Code */ 25*4882a593Smuzhiyun #define POINT_HIGH 0x8 /* Select upper half of registers */ 26*4882a593Smuzhiyun #define RES_EXT_INT 0x10 /* Reset Ext. Status Interrupts */ 27*4882a593Smuzhiyun #define SEND_ABORT 0x18 /* HDLC Abort */ 28*4882a593Smuzhiyun #define RES_RxINT_FC 0x20 /* Reset RxINT on First Character */ 29*4882a593Smuzhiyun #define RES_Tx_P 0x28 /* Reset TxINT Pending */ 30*4882a593Smuzhiyun #define ERR_RES 0x30 /* Error Reset */ 31*4882a593Smuzhiyun #define RES_H_IUS 0x38 /* Reset highest IUS */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define RES_Rx_CRC 0x40 /* Reset Rx CRC Checker */ 34*4882a593Smuzhiyun #define RES_Tx_CRC 0x80 /* Reset Tx CRC Checker */ 35*4882a593Smuzhiyun #define RES_EOM_L 0xC0 /* Reset EOM latch */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* Write Register 1 */ 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #define EXT_INT_ENAB 0x1 /* Ext Int Enable */ 40*4882a593Smuzhiyun #define TxINT_ENAB 0x2 /* Tx Int Enable */ 41*4882a593Smuzhiyun #define PAR_SPEC 0x4 /* Parity is special condition */ 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define RxINT_DISAB 0 /* Rx Int Disable */ 44*4882a593Smuzhiyun #define RxINT_FCERR 0x8 /* Rx Int on First Character Only or Error */ 45*4882a593Smuzhiyun #define INT_ALL_Rx 0x10 /* Int on all Rx Characters or error */ 46*4882a593Smuzhiyun #define INT_ERR_Rx 0x18 /* Int on error only */ 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define WT_RDY_RT 0x20 /* Wait/Ready on R/T */ 49*4882a593Smuzhiyun #define WT_FN_RDYFN 0x40 /* Wait/FN/Ready FN */ 50*4882a593Smuzhiyun #define WT_RDY_ENAB 0x80 /* Wait/Ready Enable */ 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun /* Write Register #2 (Interrupt Vector) */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* Write Register 3 */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define RxENABLE 0x1 /* Rx Enable */ 57*4882a593Smuzhiyun #define SYNC_L_INH 0x2 /* Sync Character Load Inhibit */ 58*4882a593Smuzhiyun #define ADD_SM 0x4 /* Address Search Mode (SDLC) */ 59*4882a593Smuzhiyun #define RxCRC_ENAB 0x8 /* Rx CRC Enable */ 60*4882a593Smuzhiyun #define ENT_HM 0x10 /* Enter Hunt Mode */ 61*4882a593Smuzhiyun #define AUTO_ENAB 0x20 /* Auto Enables */ 62*4882a593Smuzhiyun #define Rx5 0x0 /* Rx 5 Bits/Character */ 63*4882a593Smuzhiyun #define Rx7 0x40 /* Rx 7 Bits/Character */ 64*4882a593Smuzhiyun #define Rx6 0x80 /* Rx 6 Bits/Character */ 65*4882a593Smuzhiyun #define Rx8 0xc0 /* Rx 8 Bits/Character */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* Write Register 4 */ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define PAR_ENA 0x1 /* Parity Enable */ 70*4882a593Smuzhiyun #define PAR_EVEN 0x2 /* Parity Even/Odd* */ 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun #define SYNC_ENAB 0 /* Sync Modes Enable */ 73*4882a593Smuzhiyun #define SB1 0x4 /* 1 stop bit/char */ 74*4882a593Smuzhiyun #define SB15 0x8 /* 1.5 stop bits/char */ 75*4882a593Smuzhiyun #define SB2 0xc /* 2 stop bits/char */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define MONSYNC 0 /* 8 Bit Sync character */ 78*4882a593Smuzhiyun #define BISYNC 0x10 /* 16 bit sync character */ 79*4882a593Smuzhiyun #define SDLC 0x20 /* SDLC Mode (01111110 Sync Flag) */ 80*4882a593Smuzhiyun #define EXTSYNC 0x30 /* External Sync Mode */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define X1CLK 0x0 /* x1 clock mode */ 83*4882a593Smuzhiyun #define X16CLK 0x40 /* x16 clock mode */ 84*4882a593Smuzhiyun #define X32CLK 0x80 /* x32 clock mode */ 85*4882a593Smuzhiyun #define X64CLK 0xC0 /* x64 clock mode */ 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun /* Write Register 5 */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define TxCRC_ENAB 0x1 /* Tx CRC Enable */ 90*4882a593Smuzhiyun #define RTS 0x2 /* RTS */ 91*4882a593Smuzhiyun #define SDLC_CRC 0x4 /* SDLC/CRC-16 */ 92*4882a593Smuzhiyun #define TxENAB 0x8 /* Tx Enable */ 93*4882a593Smuzhiyun #define SND_BRK 0x10 /* Send Break */ 94*4882a593Smuzhiyun #define Tx5 0x0 /* Tx 5 bits (or less)/character */ 95*4882a593Smuzhiyun #define Tx7 0x20 /* Tx 7 bits/character */ 96*4882a593Smuzhiyun #define Tx6 0x40 /* Tx 6 bits/character */ 97*4882a593Smuzhiyun #define Tx8 0x60 /* Tx 8 bits/character */ 98*4882a593Smuzhiyun #define DTR 0x80 /* DTR */ 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun /* Write Register 6 (Sync bits 0-7/SDLC Address Field) */ 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun /* Write Register 7 (Sync bits 8-15/SDLC 01111110) */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* Write Register 8 (transmit buffer) */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Write Register 9 (Master interrupt control) */ 107*4882a593Smuzhiyun #define VIS 1 /* Vector Includes Status */ 108*4882a593Smuzhiyun #define NV 2 /* No Vector */ 109*4882a593Smuzhiyun #define DLC 4 /* Disable Lower Chain */ 110*4882a593Smuzhiyun #define MIE 8 /* Master Interrupt Enable */ 111*4882a593Smuzhiyun #define STATHI 0x10 /* Status high */ 112*4882a593Smuzhiyun #define NORESET 0 /* No reset on write to R9 */ 113*4882a593Smuzhiyun #define CHRB 0x40 /* Reset channel B */ 114*4882a593Smuzhiyun #define CHRA 0x80 /* Reset channel A */ 115*4882a593Smuzhiyun #define FHWRES 0xc0 /* Force hardware reset */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* Write Register 10 (misc control bits) */ 118*4882a593Smuzhiyun #define BIT6 1 /* 6 bit/8bit sync */ 119*4882a593Smuzhiyun #define LOOPMODE 2 /* SDLC Loop mode */ 120*4882a593Smuzhiyun #define ABUNDER 4 /* Abort/flag on SDLC xmit underrun */ 121*4882a593Smuzhiyun #define MARKIDLE 8 /* Mark/flag on idle */ 122*4882a593Smuzhiyun #define GAOP 0x10 /* Go active on poll */ 123*4882a593Smuzhiyun #define NRZ 0 /* NRZ mode */ 124*4882a593Smuzhiyun #define NRZI 0x20 /* NRZI mode */ 125*4882a593Smuzhiyun #define FM1 0x40 /* FM1 (transition = 1) */ 126*4882a593Smuzhiyun #define FM0 0x60 /* FM0 (transition = 0) */ 127*4882a593Smuzhiyun #define CRCPS 0x80 /* CRC Preset I/O */ 128*4882a593Smuzhiyun 129*4882a593Smuzhiyun /* Write Register 11 (Clock Mode control) */ 130*4882a593Smuzhiyun #define TRxCXT 0 /* TRxC = Xtal output */ 131*4882a593Smuzhiyun #define TRxCTC 1 /* TRxC = Transmit clock */ 132*4882a593Smuzhiyun #define TRxCBR 2 /* TRxC = BR Generator Output */ 133*4882a593Smuzhiyun #define TRxCDP 3 /* TRxC = DPLL output */ 134*4882a593Smuzhiyun #define TRxCOI 4 /* TRxC O/I */ 135*4882a593Smuzhiyun #define TCRTxCP 0 /* Transmit clock = RTxC pin */ 136*4882a593Smuzhiyun #define TCTRxCP 8 /* Transmit clock = TRxC pin */ 137*4882a593Smuzhiyun #define TCBR 0x10 /* Transmit clock = BR Generator output */ 138*4882a593Smuzhiyun #define TCDPLL 0x18 /* Transmit clock = DPLL output */ 139*4882a593Smuzhiyun #define RCRTxCP 0 /* Receive clock = RTxC pin */ 140*4882a593Smuzhiyun #define RCTRxCP 0x20 /* Receive clock = TRxC pin */ 141*4882a593Smuzhiyun #define RCBR 0x40 /* Receive clock = BR Generator output */ 142*4882a593Smuzhiyun #define RCDPLL 0x60 /* Receive clock = DPLL output */ 143*4882a593Smuzhiyun #define RTxCX 0x80 /* RTxC Xtal/No Xtal */ 144*4882a593Smuzhiyun 145*4882a593Smuzhiyun /* Write Register 12 (lower byte of baud rate generator time constant) */ 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Write Register 13 (upper byte of baud rate generator time constant) */ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* Write Register 14 (Misc control bits) */ 150*4882a593Smuzhiyun #define BRENABL 1 /* Baud rate generator enable */ 151*4882a593Smuzhiyun #define BRSRC 2 /* Baud rate generator source */ 152*4882a593Smuzhiyun #define DTRREQ 4 /* DTR/Request function */ 153*4882a593Smuzhiyun #define AUTOECHO 8 /* Auto Echo */ 154*4882a593Smuzhiyun #define LOOPBAK 0x10 /* Local loopback */ 155*4882a593Smuzhiyun #define SEARCH 0x20 /* Enter search mode */ 156*4882a593Smuzhiyun #define RMC 0x40 /* Reset missing clock */ 157*4882a593Smuzhiyun #define DISDPLL 0x60 /* Disable DPLL */ 158*4882a593Smuzhiyun #define SSBR 0x80 /* Set DPLL source = BR generator */ 159*4882a593Smuzhiyun #define SSRTxC 0xa0 /* Set DPLL source = RTxC */ 160*4882a593Smuzhiyun #define SFMM 0xc0 /* Set FM mode */ 161*4882a593Smuzhiyun #define SNRZI 0xe0 /* Set NRZI mode */ 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* Write Register 15 (external/status interrupt control) */ 164*4882a593Smuzhiyun #define ZCIE 2 /* Zero count IE */ 165*4882a593Smuzhiyun #define DCDIE 8 /* DCD IE */ 166*4882a593Smuzhiyun #define SYNCIE 0x10 /* Sync/hunt IE */ 167*4882a593Smuzhiyun #define CTSIE 0x20 /* CTS IE */ 168*4882a593Smuzhiyun #define TxUIE 0x40 /* Tx Underrun/EOM IE */ 169*4882a593Smuzhiyun #define BRKIE 0x80 /* Break/Abort IE */ 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun /* Read Register 0 */ 173*4882a593Smuzhiyun #define Rx_CH_AV 0x1 /* Rx Character Available */ 174*4882a593Smuzhiyun #define ZCOUNT 0x2 /* Zero count */ 175*4882a593Smuzhiyun #define Tx_BUF_EMP 0x4 /* Tx Buffer empty */ 176*4882a593Smuzhiyun #define DCD 0x8 /* DCD */ 177*4882a593Smuzhiyun #define SYNC_HUNT 0x10 /* Sync/hunt */ 178*4882a593Smuzhiyun #define CTS 0x20 /* CTS */ 179*4882a593Smuzhiyun #define TxEOM 0x40 /* Tx underrun */ 180*4882a593Smuzhiyun #define BRK_ABRT 0x80 /* Break/Abort */ 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun /* Read Register 1 */ 183*4882a593Smuzhiyun #define ALL_SNT 0x1 /* All sent */ 184*4882a593Smuzhiyun /* Residue Data for 8 Rx bits/char programmed */ 185*4882a593Smuzhiyun #define RES3 0x8 /* 0/3 */ 186*4882a593Smuzhiyun #define RES4 0x4 /* 0/4 */ 187*4882a593Smuzhiyun #define RES5 0xc /* 0/5 */ 188*4882a593Smuzhiyun #define RES6 0x2 /* 0/6 */ 189*4882a593Smuzhiyun #define RES7 0xa /* 0/7 */ 190*4882a593Smuzhiyun #define RES8 0x6 /* 0/8 */ 191*4882a593Smuzhiyun #define RES18 0xe /* 1/8 */ 192*4882a593Smuzhiyun #define RES28 0x0 /* 2/8 */ 193*4882a593Smuzhiyun /* Special Rx Condition Interrupts */ 194*4882a593Smuzhiyun #define PAR_ERR 0x10 /* Parity error */ 195*4882a593Smuzhiyun #define Rx_OVR 0x20 /* Rx Overrun Error */ 196*4882a593Smuzhiyun #define CRC_ERR 0x40 /* CRC/Framing Error */ 197*4882a593Smuzhiyun #define END_FR 0x80 /* End of Frame (SDLC) */ 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun /* Read Register 2 (channel b only) - Interrupt vector */ 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* Read Register 3 (interrupt pending register) ch a only */ 202*4882a593Smuzhiyun #define CHBEXT 0x1 /* Channel B Ext/Stat IP */ 203*4882a593Smuzhiyun #define CHBTxIP 0x2 /* Channel B Tx IP */ 204*4882a593Smuzhiyun #define CHBRxIP 0x4 /* Channel B Rx IP */ 205*4882a593Smuzhiyun #define CHAEXT 0x8 /* Channel A Ext/Stat IP */ 206*4882a593Smuzhiyun #define CHATxIP 0x10 /* Channel A Tx IP */ 207*4882a593Smuzhiyun #define CHARxIP 0x20 /* Channel A Rx IP */ 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun /* Read Register 8 (receive data register) */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* Read Register 10 (misc status bits) */ 212*4882a593Smuzhiyun #define ONLOOP 2 /* On loop */ 213*4882a593Smuzhiyun #define LOOPSEND 0x10 /* Loop sending */ 214*4882a593Smuzhiyun #define CLK2MIS 0x40 /* Two clocks missing */ 215*4882a593Smuzhiyun #define CLK1MIS 0x80 /* One clock missing */ 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* Read Register 12 (lower byte of baud rate generator constant) */ 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* Read Register 13 (upper byte of baud rate generator constant) */ 220*4882a593Smuzhiyun 221*4882a593Smuzhiyun /* Read Register 15 (value of WR 15) */ 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun /* Z85C30/Z85230 Enhanced SCC register definitions */ 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* Write Register 7' (SDLC/HDLC Programmable Enhancements) */ 226*4882a593Smuzhiyun #define AUTOTXF 0x01 /* Auto Tx Flag */ 227*4882a593Smuzhiyun #define AUTOEOM 0x02 /* Auto EOM Latch Reset */ 228*4882a593Smuzhiyun #define AUTORTS 0x04 /* Auto RTS */ 229*4882a593Smuzhiyun #define TXDNRZI 0x08 /* TxD Pulled High in SDLC NRZI mode */ 230*4882a593Smuzhiyun #define RXFIFOH 0x08 /* Z85230: Int on RX FIFO half full */ 231*4882a593Smuzhiyun #define FASTDTR 0x10 /* Fast DTR/REQ Mode */ 232*4882a593Smuzhiyun #define CRCCBCR 0x20 /* CRC Check Bytes Completely Received */ 233*4882a593Smuzhiyun #define TXFIFOE 0x20 /* Z85230: Int on TX FIFO completely empty */ 234*4882a593Smuzhiyun #define EXTRDEN 0x40 /* Extended Read Enabled */ 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* Write Register 15 (external/status interrupt control) */ 237*4882a593Smuzhiyun #define SHDLCE 1 /* SDLC/HDLC Enhancements Enable */ 238*4882a593Smuzhiyun #define FIFOE 4 /* FIFO Enable */ 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun /* Read Register 6 (frame status FIFO) */ 241*4882a593Smuzhiyun #define BCLSB 0xff /* LSB of 14 bits count */ 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* Read Register 7 (frame status FIFO) */ 244*4882a593Smuzhiyun #define BCMSB 0x3f /* MSB of 14 bits count */ 245*4882a593Smuzhiyun #define FDA 0x40 /* FIFO Data Available Status */ 246*4882a593Smuzhiyun #define FOS 0x80 /* FIFO Overflow Status */ 247