xref: /OK3568_Linux_fs/kernel/drivers/net/fddi/skfp/h/fplustm.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *	(C)Copyright 1998,1999 SysKonnect,
5*4882a593Smuzhiyun  *	a business unit of Schneider & Koch & Co. Datensysteme GmbH.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	The information in this file is provided "AS IS" without warranty.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  ******************************************************************************/
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun  *	AMD Fplus in tag mode data structs
13*4882a593Smuzhiyun  *	defs for fplustm.c
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #ifndef	_FPLUS_
17*4882a593Smuzhiyun #define _FPLUS_
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #ifndef	HW_PTR
20*4882a593Smuzhiyun #define	HW_PTR	void __iomem *
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * fplus error statistic structure
25*4882a593Smuzhiyun  */
26*4882a593Smuzhiyun struct err_st {
27*4882a593Smuzhiyun 	u_long err_valid ;		/* memory status valid */
28*4882a593Smuzhiyun 	u_long err_abort ;		/* memory status receive abort */
29*4882a593Smuzhiyun 	u_long err_e_indicator ;	/* error indicator */
30*4882a593Smuzhiyun 	u_long err_crc ;		/* error detected (CRC or length) */
31*4882a593Smuzhiyun 	u_long err_llc_frame ;		/* LLC frame */
32*4882a593Smuzhiyun 	u_long err_mac_frame ;		/* MAC frame */
33*4882a593Smuzhiyun 	u_long err_smt_frame ;		/* SMT frame */
34*4882a593Smuzhiyun 	u_long err_imp_frame ;		/* implementer frame */
35*4882a593Smuzhiyun 	u_long err_no_buf ;		/* no buffer available */
36*4882a593Smuzhiyun 	u_long err_too_long ;		/* longer than max. buffer */
37*4882a593Smuzhiyun 	u_long err_bec_stat ;		/* beacon state entered */
38*4882a593Smuzhiyun 	u_long err_clm_stat ;		/* claim state entered */
39*4882a593Smuzhiyun 	u_long err_sifg_det ;		/* short interframe gap detect */
40*4882a593Smuzhiyun 	u_long err_phinv ;		/* PHY invalid */
41*4882a593Smuzhiyun 	u_long err_tkiss ;		/* token issued */
42*4882a593Smuzhiyun 	u_long err_tkerr ;		/* token error */
43*4882a593Smuzhiyun } ;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  *	Transmit Descriptor struct
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun struct s_smt_fp_txd {
49*4882a593Smuzhiyun 	__le32 txd_tbctrl ;		/* transmit buffer control */
50*4882a593Smuzhiyun 	__le32 txd_txdscr ;		/* transmit frame status word */
51*4882a593Smuzhiyun 	__le32 txd_tbadr ;		/* physical tx buffer address */
52*4882a593Smuzhiyun 	__le32 txd_ntdadr ;		/* physical pointer to the next TxD */
53*4882a593Smuzhiyun #ifdef	ENA_64BIT_SUP
54*4882a593Smuzhiyun 	__le32 txd_tbadr_hi ;		/* physical tx buffer addr (high dword)*/
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun 	char far *txd_virt ;		/* virtual pointer to the data frag */
57*4882a593Smuzhiyun 					/* virt pointer to the next TxD */
58*4882a593Smuzhiyun 	struct s_smt_fp_txd volatile far *txd_next ;
59*4882a593Smuzhiyun 	struct s_txd_os txd_os ;	/* OS - specific struct */
60*4882a593Smuzhiyun } ;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  *	Receive Descriptor struct
64*4882a593Smuzhiyun  */
65*4882a593Smuzhiyun struct s_smt_fp_rxd {
66*4882a593Smuzhiyun 	__le32 rxd_rbctrl ;		/* receive buffer control */
67*4882a593Smuzhiyun 	__le32 rxd_rfsw ;		/* receive frame status word */
68*4882a593Smuzhiyun 	__le32 rxd_rbadr ;		/* physical rx buffer address */
69*4882a593Smuzhiyun 	__le32 rxd_nrdadr ;		/* physical pointer to the next RxD */
70*4882a593Smuzhiyun #ifdef	ENA_64BIT_SUP
71*4882a593Smuzhiyun 	__le32 rxd_rbadr_hi ;		/* physical tx buffer addr (high dword)*/
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun 	char far *rxd_virt ;		/* virtual pointer to the data frag */
74*4882a593Smuzhiyun 					/* virt pointer to the next RxD */
75*4882a593Smuzhiyun 	struct s_smt_fp_rxd volatile far *rxd_next ;
76*4882a593Smuzhiyun 	struct s_rxd_os rxd_os ;	/* OS - specific struct */
77*4882a593Smuzhiyun } ;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /*
80*4882a593Smuzhiyun  *	Descriptor Union Definition
81*4882a593Smuzhiyun  */
82*4882a593Smuzhiyun union s_fp_descr {
83*4882a593Smuzhiyun 	struct	s_smt_fp_txd t ;		/* pointer to the TxD */
84*4882a593Smuzhiyun 	struct	s_smt_fp_rxd r ;		/* pointer to the RxD */
85*4882a593Smuzhiyun } ;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun  *	TxD Ring Control struct
89*4882a593Smuzhiyun  */
90*4882a593Smuzhiyun struct s_smt_tx_queue {
91*4882a593Smuzhiyun 	struct s_smt_fp_txd volatile *tx_curr_put ; /* next free TxD */
92*4882a593Smuzhiyun 	struct s_smt_fp_txd volatile *tx_prev_put ; /* shadow put pointer */
93*4882a593Smuzhiyun 	struct s_smt_fp_txd volatile *tx_curr_get ; /* next TxD to release*/
94*4882a593Smuzhiyun 	u_short tx_free ;			/* count of free TxD's */
95*4882a593Smuzhiyun 	u_short tx_used ;			/* count of used TxD's */
96*4882a593Smuzhiyun 	HW_PTR tx_bmu_ctl ;			/* BMU addr for tx start */
97*4882a593Smuzhiyun 	HW_PTR tx_bmu_dsc ;			/* BMU addr for curr dsc. */
98*4882a593Smuzhiyun } ;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun  *	RxD Ring Control struct
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun struct s_smt_rx_queue {
104*4882a593Smuzhiyun 	struct s_smt_fp_rxd volatile *rx_curr_put ; /* next RxD to queue into */
105*4882a593Smuzhiyun 	struct s_smt_fp_rxd volatile *rx_prev_put ; /* shadow put pointer */
106*4882a593Smuzhiyun 	struct s_smt_fp_rxd volatile *rx_curr_get ; /* next RxD to fill */
107*4882a593Smuzhiyun 	u_short rx_free ;			/* count of free RxD's */
108*4882a593Smuzhiyun 	u_short rx_used ;			/* count of used RxD's */
109*4882a593Smuzhiyun 	HW_PTR rx_bmu_ctl ;			/* BMU addr for rx start */
110*4882a593Smuzhiyun 	HW_PTR rx_bmu_dsc ;			/* BMU addr for curr dsc. */
111*4882a593Smuzhiyun } ;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #define VOID_FRAME_OFF		0x00
114*4882a593Smuzhiyun #define CLAIM_FRAME_OFF		0x08
115*4882a593Smuzhiyun #define BEACON_FRAME_OFF	0x10
116*4882a593Smuzhiyun #define DBEACON_FRAME_OFF	0x18
117*4882a593Smuzhiyun #define RX_FIFO_OFF		0x21		/* to get a prime number for */
118*4882a593Smuzhiyun 						/* the RX_FIFO_SPACE */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define RBC_MEM_SIZE		0x8000
121*4882a593Smuzhiyun #define SEND_ASYNC_AS_SYNC	0x1
122*4882a593Smuzhiyun #define	SYNC_TRAFFIC_ON		0x2
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* big FIFO memory */
125*4882a593Smuzhiyun #define	RX_FIFO_SPACE		0x4000 - RX_FIFO_OFF
126*4882a593Smuzhiyun #define	TX_FIFO_SPACE		0x4000
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define	TX_SMALL_FIFO		0x0900
129*4882a593Smuzhiyun #define	TX_MEDIUM_FIFO		TX_FIFO_SPACE / 2
130*4882a593Smuzhiyun #define	TX_LARGE_FIFO		TX_FIFO_SPACE - TX_SMALL_FIFO
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define	RX_SMALL_FIFO		0x0900
133*4882a593Smuzhiyun #define	RX_LARGE_FIFO		RX_FIFO_SPACE - RX_SMALL_FIFO
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun struct s_smt_fifo_conf {
136*4882a593Smuzhiyun 	u_short	rbc_ram_start ;		/* FIFO start address */
137*4882a593Smuzhiyun 	u_short	rbc_ram_end ;		/* FIFO size */
138*4882a593Smuzhiyun 	u_short	rx1_fifo_start ;	/* rx queue start address */
139*4882a593Smuzhiyun 	u_short	rx1_fifo_size ;		/* rx queue size */
140*4882a593Smuzhiyun 	u_short	rx2_fifo_start ;	/* rx queue start address */
141*4882a593Smuzhiyun 	u_short	rx2_fifo_size ;		/* rx queue size */
142*4882a593Smuzhiyun 	u_short	tx_s_start ;		/* sync queue start address */
143*4882a593Smuzhiyun 	u_short	tx_s_size ;		/* sync queue size */
144*4882a593Smuzhiyun 	u_short	tx_a0_start ;		/* async queue A0 start address */
145*4882a593Smuzhiyun 	u_short	tx_a0_size ;		/* async queue A0 size */
146*4882a593Smuzhiyun 	u_short	fifo_config_mode ;	/* FIFO configuration mode */
147*4882a593Smuzhiyun } ;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun #define FM_ADDRX	(FM_ADDET|FM_EXGPA0|FM_EXGPA1)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun struct s_smt_fp {
152*4882a593Smuzhiyun 	u_short	mdr2init ;		/* mode register 2 init value */
153*4882a593Smuzhiyun 	u_short	mdr3init ;		/* mode register 3 init value */
154*4882a593Smuzhiyun 	u_short frselreg_init ;		/* frame selection register init val */
155*4882a593Smuzhiyun 	u_short	rx_mode ;		/* address mode broad/multi/promisc */
156*4882a593Smuzhiyun 	u_short	nsa_mode ;
157*4882a593Smuzhiyun 	u_short rx_prom ;
158*4882a593Smuzhiyun 	u_short	exgpa ;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	struct err_st err_stats ;	/* error statistics */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/*
163*4882a593Smuzhiyun 	 * MAC buffers
164*4882a593Smuzhiyun 	 */
165*4882a593Smuzhiyun 	struct fddi_mac_sf {		/* special frame build buffer */
166*4882a593Smuzhiyun 		u_char			mac_fc ;
167*4882a593Smuzhiyun 		struct fddi_addr	mac_dest ;
168*4882a593Smuzhiyun 		struct fddi_addr	mac_source ;
169*4882a593Smuzhiyun 		u_char			mac_info[0x20] ;
170*4882a593Smuzhiyun 	} mac_sfb ;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/*
174*4882a593Smuzhiyun 	 * queues
175*4882a593Smuzhiyun 	 */
176*4882a593Smuzhiyun #define QUEUE_S			0
177*4882a593Smuzhiyun #define QUEUE_A0		1
178*4882a593Smuzhiyun #define QUEUE_R1		0
179*4882a593Smuzhiyun #define QUEUE_R2		1
180*4882a593Smuzhiyun #define USED_QUEUES		2
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/*
183*4882a593Smuzhiyun 	 * queue pointers; points to the queue dependent variables
184*4882a593Smuzhiyun 	 */
185*4882a593Smuzhiyun 	struct s_smt_tx_queue *tx[USED_QUEUES] ;
186*4882a593Smuzhiyun 	struct s_smt_rx_queue *rx[USED_QUEUES] ;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/*
189*4882a593Smuzhiyun 	 * queue dependent variables
190*4882a593Smuzhiyun 	 */
191*4882a593Smuzhiyun 	struct s_smt_tx_queue tx_q[USED_QUEUES] ;
192*4882a593Smuzhiyun 	struct s_smt_rx_queue rx_q[USED_QUEUES] ;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/*
195*4882a593Smuzhiyun 	 * FIFO configuration struct
196*4882a593Smuzhiyun 	 */
197*4882a593Smuzhiyun 	struct	s_smt_fifo_conf	fifo ;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	/* last formac status */
200*4882a593Smuzhiyun 	u_short	 s2u ;
201*4882a593Smuzhiyun 	u_short	 s2l ;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* calculated FORMAC+ reg.addr. */
204*4882a593Smuzhiyun 	HW_PTR	fm_st1u ;
205*4882a593Smuzhiyun 	HW_PTR	fm_st1l ;
206*4882a593Smuzhiyun 	HW_PTR	fm_st2u ;
207*4882a593Smuzhiyun 	HW_PTR	fm_st2l ;
208*4882a593Smuzhiyun 	HW_PTR	fm_st3u ;
209*4882a593Smuzhiyun 	HW_PTR	fm_st3l ;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/*
213*4882a593Smuzhiyun 	 * multicast table
214*4882a593Smuzhiyun 	 */
215*4882a593Smuzhiyun #define FPMAX_MULTICAST 32
216*4882a593Smuzhiyun #define	SMT_MAX_MULTI	4
217*4882a593Smuzhiyun 	struct {
218*4882a593Smuzhiyun 		struct s_fpmc {
219*4882a593Smuzhiyun 			struct fddi_addr	a ;	/* mc address */
220*4882a593Smuzhiyun 			u_char			n ;	/* usage counter */
221*4882a593Smuzhiyun 			u_char			perm ;	/* flag: permanent */
222*4882a593Smuzhiyun 		} table[FPMAX_MULTICAST] ;
223*4882a593Smuzhiyun 	} mc ;
224*4882a593Smuzhiyun 	struct fddi_addr	group_addr ;
225*4882a593Smuzhiyun 	u_long	func_addr ;		/* functional address */
226*4882a593Smuzhiyun 	int	smt_slots_used ;	/* count of table entries for the SMT */
227*4882a593Smuzhiyun 	int	os_slots_used ;		/* count of table entries */
228*4882a593Smuzhiyun 					/* used by the os-specific module */
229*4882a593Smuzhiyun } ;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun  * modes for mac_set_rx_mode()
233*4882a593Smuzhiyun  */
234*4882a593Smuzhiyun #define RX_ENABLE_ALLMULTI	1	/* enable all multicasts */
235*4882a593Smuzhiyun #define RX_DISABLE_ALLMULTI	2	/* disable "enable all multicasts" */
236*4882a593Smuzhiyun #define RX_ENABLE_PROMISC	3	/* enable promiscuous */
237*4882a593Smuzhiyun #define RX_DISABLE_PROMISC	4	/* disable promiscuous */
238*4882a593Smuzhiyun #define RX_ENABLE_NSA		5	/* enable reception of NSA frames */
239*4882a593Smuzhiyun #define RX_DISABLE_NSA		6	/* disable reception of NSA frames */
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun  * support for byte reversal in AIX
244*4882a593Smuzhiyun  * (descriptors and pointers must be byte reversed in memory
245*4882a593Smuzhiyun  *  CPU is big endian; M-Channel is little endian)
246*4882a593Smuzhiyun  */
247*4882a593Smuzhiyun #ifdef	AIX
248*4882a593Smuzhiyun #define MDR_REV
249*4882a593Smuzhiyun #define	AIX_REVERSE(x)		((((x)<<24L)&0xff000000L)	+	\
250*4882a593Smuzhiyun 				 (((x)<< 8L)&0x00ff0000L)	+	\
251*4882a593Smuzhiyun 				 (((x)>> 8L)&0x0000ff00L)	+	\
252*4882a593Smuzhiyun 				 (((x)>>24L)&0x000000ffL))
253*4882a593Smuzhiyun #else
254*4882a593Smuzhiyun #ifndef AIX_REVERSE
255*4882a593Smuzhiyun #define	AIX_REVERSE(x)	(x)
256*4882a593Smuzhiyun #endif
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef	MDR_REV
260*4882a593Smuzhiyun #define	MDR_REVERSE(x)		((((x)<<24L)&0xff000000L)	+	\
261*4882a593Smuzhiyun 				 (((x)<< 8L)&0x00ff0000L)	+	\
262*4882a593Smuzhiyun 				 (((x)>> 8L)&0x0000ff00L)	+	\
263*4882a593Smuzhiyun 				 (((x)>>24L)&0x000000ffL))
264*4882a593Smuzhiyun #else
265*4882a593Smuzhiyun #ifndef MDR_REVERSE
266*4882a593Smuzhiyun #define	MDR_REVERSE(x)	(x)
267*4882a593Smuzhiyun #endif
268*4882a593Smuzhiyun #endif
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #endif
271