xref: /OK3568_Linux_fs/kernel/drivers/net/fddi/skfp/fplustm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *	(C)Copyright 1998,1999 SysKonnect,
5*4882a593Smuzhiyun  *	a business unit of Schneider & Koch & Co. Datensysteme GmbH.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *	See the file "skfddi.c" for further information.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  *	The information in this file is provided "AS IS" without warranty.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  ******************************************************************************/
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * FORMAC+ Driver for tag mode
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "h/types.h"
18*4882a593Smuzhiyun #include "h/fddi.h"
19*4882a593Smuzhiyun #include "h/smc.h"
20*4882a593Smuzhiyun #include "h/supern_2.h"
21*4882a593Smuzhiyun #include <linux/bitrev.h>
22*4882a593Smuzhiyun #include <linux/etherdevice.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #ifndef UNUSED
25*4882a593Smuzhiyun #ifdef  lint
26*4882a593Smuzhiyun #define UNUSED(x)	(x) = (x)
27*4882a593Smuzhiyun #else
28*4882a593Smuzhiyun #define UNUSED(x)
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun #endif
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define FM_ADDRX	 (FM_ADDET|FM_EXGPA0|FM_EXGPA1)
33*4882a593Smuzhiyun #define MS2BCLK(x)	((x)*12500L)
34*4882a593Smuzhiyun #define US2BCLK(x)	((x)*1250L)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun  * prototypes for static function
38*4882a593Smuzhiyun  */
39*4882a593Smuzhiyun static void build_claim_beacon(struct s_smc *smc, u_long t_request);
40*4882a593Smuzhiyun static int init_mac(struct s_smc *smc, int all);
41*4882a593Smuzhiyun static void rtm_init(struct s_smc *smc);
42*4882a593Smuzhiyun static void smt_split_up_fifo(struct s_smc *smc);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #if (!defined(NO_SMT_PANIC) || defined(DEBUG))
45*4882a593Smuzhiyun static	char write_mdr_warning [] = "E350 write_mdr() FM_SNPPND is set\n";
46*4882a593Smuzhiyun static	char cam_warning [] = "E_SMT_004: CAM still busy\n";
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define	DUMMY_READ()	smc->hw.mc_dummy = (u_short) inp(ADDR(B0_RAP))
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #define	CHECK_NPP() {	unsigned int k = 10000 ;\
52*4882a593Smuzhiyun 			while ((inpw(FM_A(FM_STMCHN)) & FM_SNPPND) && k) k--;\
53*4882a593Smuzhiyun 			if (!k) { \
54*4882a593Smuzhiyun 				SMT_PANIC(smc,SMT_E0130, SMT_E0130_MSG) ; \
55*4882a593Smuzhiyun 			}	\
56*4882a593Smuzhiyun 		}
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define	CHECK_CAM() {	unsigned int k = 10 ;\
59*4882a593Smuzhiyun 			while (!(inpw(FM_A(FM_AFSTAT)) & FM_DONE) && k) k--;\
60*4882a593Smuzhiyun 			if (!k) { \
61*4882a593Smuzhiyun 				SMT_PANIC(smc,SMT_E0131, SMT_E0131_MSG) ; \
62*4882a593Smuzhiyun 			}	\
63*4882a593Smuzhiyun 		}
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun const struct fddi_addr fddi_broadcast = {{0xff,0xff,0xff,0xff,0xff,0xff}};
66*4882a593Smuzhiyun static const struct fddi_addr null_addr = {{0,0,0,0,0,0}};
67*4882a593Smuzhiyun static const struct fddi_addr dbeacon_multi = {{0x01,0x80,0xc2,0x00,0x01,0x00}};
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static const u_short my_said = 0xffff ;	/* short address (n.u.) */
70*4882a593Smuzhiyun static const u_short my_sagp = 0xffff ;	/* short group address (n.u.) */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * define my address
74*4882a593Smuzhiyun  */
75*4882a593Smuzhiyun #ifdef	USE_CAN_ADDR
76*4882a593Smuzhiyun #define MA	smc->hw.fddi_canon_addr
77*4882a593Smuzhiyun #else
78*4882a593Smuzhiyun #define MA	smc->hw.fddi_home_addr
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * useful interrupt bits
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun static const int mac_imsk1u = FM_STXABRS | FM_STXABRA0 | FM_SXMTABT ;
86*4882a593Smuzhiyun static const int mac_imsk1l = FM_SQLCKS | FM_SQLCKA0 | FM_SPCEPDS | FM_SPCEPDA0|
87*4882a593Smuzhiyun 			FM_STBURS | FM_STBURA0 ;
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	/* delete FM_SRBFL after tests */
90*4882a593Smuzhiyun static const int mac_imsk2u = FM_SERRSF | FM_SNFSLD | FM_SRCVOVR | FM_SRBFL |
91*4882a593Smuzhiyun 			FM_SMYCLM ;
92*4882a593Smuzhiyun static const int mac_imsk2l = FM_STRTEXR | FM_SDUPCLM | FM_SFRMCTR |
93*4882a593Smuzhiyun 			FM_SERRCTR | FM_SLSTCTR |
94*4882a593Smuzhiyun 			FM_STRTEXP | FM_SMULTDA | FM_SRNGOP ;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static const int mac_imsk3u = FM_SRCVOVR2 | FM_SRBFL2 ;
97*4882a593Smuzhiyun static const int mac_imsk3l = FM_SRPERRQ2 | FM_SRPERRQ1 ;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static const int mac_beacon_imsk2u = FM_SOTRBEC | FM_SMYBEC | FM_SBEC |
100*4882a593Smuzhiyun 			FM_SLOCLM | FM_SHICLM | FM_SMYCLM | FM_SCLM ;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
mac_get_tneg(struct s_smc * smc)103*4882a593Smuzhiyun static u_long mac_get_tneg(struct s_smc *smc)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	u_long	tneg ;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	tneg = (u_long)((long)inpw(FM_A(FM_TNEG))<<5) ;
108*4882a593Smuzhiyun 	return (u_long)((tneg + ((inpw(FM_A(FM_TMRS))>>10)&0x1f)) |
109*4882a593Smuzhiyun 		0xffe00000L) ;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
mac_update_counter(struct s_smc * smc)112*4882a593Smuzhiyun void mac_update_counter(struct s_smc *smc)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	smc->mib.m[MAC0].fddiMACFrame_Ct =
115*4882a593Smuzhiyun 		(smc->mib.m[MAC0].fddiMACFrame_Ct & 0xffff0000L)
116*4882a593Smuzhiyun 		+ (u_short) inpw(FM_A(FM_FCNTR)) ;
117*4882a593Smuzhiyun 	smc->mib.m[MAC0].fddiMACLost_Ct =
118*4882a593Smuzhiyun 		(smc->mib.m[MAC0].fddiMACLost_Ct & 0xffff0000L)
119*4882a593Smuzhiyun 		+ (u_short) inpw(FM_A(FM_LCNTR)) ;
120*4882a593Smuzhiyun 	smc->mib.m[MAC0].fddiMACError_Ct =
121*4882a593Smuzhiyun 		(smc->mib.m[MAC0].fddiMACError_Ct & 0xffff0000L)
122*4882a593Smuzhiyun 		+ (u_short) inpw(FM_A(FM_ECNTR)) ;
123*4882a593Smuzhiyun 	smc->mib.m[MAC0].fddiMACT_Neg = mac_get_tneg(smc) ;
124*4882a593Smuzhiyun #ifdef SMT_REAL_TOKEN_CT
125*4882a593Smuzhiyun 	/*
126*4882a593Smuzhiyun 	 * If the token counter is emulated it is updated in smt_event.
127*4882a593Smuzhiyun 	 */
128*4882a593Smuzhiyun 	TBD
129*4882a593Smuzhiyun #else
130*4882a593Smuzhiyun 	smt_emulate_token_ct( smc, MAC0 );
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun  * write long value into buffer memory over memory data register (MDR),
136*4882a593Smuzhiyun  */
write_mdr(struct s_smc * smc,u_long val)137*4882a593Smuzhiyun static void write_mdr(struct s_smc *smc, u_long val)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	CHECK_NPP() ;
140*4882a593Smuzhiyun 	MDRW(val) ;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #if 0
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  * read long value from buffer memory over memory data register (MDR),
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun static u_long read_mdr(struct s_smc *smc, unsigned int addr)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	long p ;
150*4882a593Smuzhiyun 	CHECK_NPP() ;
151*4882a593Smuzhiyun 	MARR(addr) ;
152*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_IRMEMWO) ;
153*4882a593Smuzhiyun 	CHECK_NPP() ;	/* needed for PCI to prevent from timeing violations */
154*4882a593Smuzhiyun /*	p = MDRR() ; */	/* bad read values if the workaround */
155*4882a593Smuzhiyun 			/* smc->hw.mc_dummy = *((short volatile far *)(addr)))*/
156*4882a593Smuzhiyun 			/* is used */
157*4882a593Smuzhiyun 	p = (u_long)inpw(FM_A(FM_MDRU))<<16 ;
158*4882a593Smuzhiyun 	p += (u_long)inpw(FM_A(FM_MDRL)) ;
159*4882a593Smuzhiyun 	return p;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun #endif
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun  * clear buffer memory
165*4882a593Smuzhiyun  */
init_ram(struct s_smc * smc)166*4882a593Smuzhiyun static void init_ram(struct s_smc *smc)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	u_short i ;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	smc->hw.fp.fifo.rbc_ram_start = 0 ;
171*4882a593Smuzhiyun 	smc->hw.fp.fifo.rbc_ram_end =
172*4882a593Smuzhiyun 		smc->hw.fp.fifo.rbc_ram_start + RBC_MEM_SIZE ;
173*4882a593Smuzhiyun 	CHECK_NPP() ;
174*4882a593Smuzhiyun 	MARW(smc->hw.fp.fifo.rbc_ram_start) ;
175*4882a593Smuzhiyun 	for (i = smc->hw.fp.fifo.rbc_ram_start;
176*4882a593Smuzhiyun 		i < (u_short) (smc->hw.fp.fifo.rbc_ram_end-1); i++)
177*4882a593Smuzhiyun 		write_mdr(smc,0L) ;
178*4882a593Smuzhiyun 	/* Erase the last byte too */
179*4882a593Smuzhiyun 	write_mdr(smc,0L) ;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun  * set receive FIFO pointer
184*4882a593Smuzhiyun  */
set_recvptr(struct s_smc * smc)185*4882a593Smuzhiyun static void set_recvptr(struct s_smc *smc)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	/*
188*4882a593Smuzhiyun 	 * initialize the pointer for receive queue 1
189*4882a593Smuzhiyun 	 */
190*4882a593Smuzhiyun 	outpw(FM_A(FM_RPR1),smc->hw.fp.fifo.rx1_fifo_start) ;	/* RPR1 */
191*4882a593Smuzhiyun 	outpw(FM_A(FM_SWPR1),smc->hw.fp.fifo.rx1_fifo_start) ;	/* SWPR1 */
192*4882a593Smuzhiyun 	outpw(FM_A(FM_WPR1),smc->hw.fp.fifo.rx1_fifo_start) ;	/* WPR1 */
193*4882a593Smuzhiyun 	outpw(FM_A(FM_EARV1),smc->hw.fp.fifo.tx_s_start-1) ;	/* EARV1 */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/*
196*4882a593Smuzhiyun 	 * initialize the pointer for receive queue 2
197*4882a593Smuzhiyun 	 */
198*4882a593Smuzhiyun 	if (smc->hw.fp.fifo.rx2_fifo_size) {
199*4882a593Smuzhiyun 		outpw(FM_A(FM_RPR2),smc->hw.fp.fifo.rx2_fifo_start) ;
200*4882a593Smuzhiyun 		outpw(FM_A(FM_SWPR2),smc->hw.fp.fifo.rx2_fifo_start) ;
201*4882a593Smuzhiyun 		outpw(FM_A(FM_WPR2),smc->hw.fp.fifo.rx2_fifo_start) ;
202*4882a593Smuzhiyun 		outpw(FM_A(FM_EARV2),smc->hw.fp.fifo.rbc_ram_end-1) ;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 	else {
205*4882a593Smuzhiyun 		outpw(FM_A(FM_RPR2),smc->hw.fp.fifo.rbc_ram_end-1) ;
206*4882a593Smuzhiyun 		outpw(FM_A(FM_SWPR2),smc->hw.fp.fifo.rbc_ram_end-1) ;
207*4882a593Smuzhiyun 		outpw(FM_A(FM_WPR2),smc->hw.fp.fifo.rbc_ram_end-1) ;
208*4882a593Smuzhiyun 		outpw(FM_A(FM_EARV2),smc->hw.fp.fifo.rbc_ram_end-1) ;
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun  * set transmit FIFO pointer
214*4882a593Smuzhiyun  */
set_txptr(struct s_smc * smc)215*4882a593Smuzhiyun static void set_txptr(struct s_smc *smc)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG2),FM_IRSTQ) ;	/* reset transmit queues */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/*
220*4882a593Smuzhiyun 	 * initialize the pointer for asynchronous transmit queue
221*4882a593Smuzhiyun 	 */
222*4882a593Smuzhiyun 	outpw(FM_A(FM_RPXA0),smc->hw.fp.fifo.tx_a0_start) ;	/* RPXA0 */
223*4882a593Smuzhiyun 	outpw(FM_A(FM_SWPXA0),smc->hw.fp.fifo.tx_a0_start) ;	/* SWPXA0 */
224*4882a593Smuzhiyun 	outpw(FM_A(FM_WPXA0),smc->hw.fp.fifo.tx_a0_start) ;	/* WPXA0 */
225*4882a593Smuzhiyun 	outpw(FM_A(FM_EAA0),smc->hw.fp.fifo.rx2_fifo_start-1) ;	/* EAA0 */
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	/*
228*4882a593Smuzhiyun 	 * initialize the pointer for synchronous transmit queue
229*4882a593Smuzhiyun 	 */
230*4882a593Smuzhiyun 	if (smc->hw.fp.fifo.tx_s_size) {
231*4882a593Smuzhiyun 		outpw(FM_A(FM_RPXS),smc->hw.fp.fifo.tx_s_start) ;
232*4882a593Smuzhiyun 		outpw(FM_A(FM_SWPXS),smc->hw.fp.fifo.tx_s_start) ;
233*4882a593Smuzhiyun 		outpw(FM_A(FM_WPXS),smc->hw.fp.fifo.tx_s_start) ;
234*4882a593Smuzhiyun 		outpw(FM_A(FM_EAS),smc->hw.fp.fifo.tx_a0_start-1) ;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 	else {
237*4882a593Smuzhiyun 		outpw(FM_A(FM_RPXS),smc->hw.fp.fifo.tx_a0_start-1) ;
238*4882a593Smuzhiyun 		outpw(FM_A(FM_SWPXS),smc->hw.fp.fifo.tx_a0_start-1) ;
239*4882a593Smuzhiyun 		outpw(FM_A(FM_WPXS),smc->hw.fp.fifo.tx_a0_start-1) ;
240*4882a593Smuzhiyun 		outpw(FM_A(FM_EAS),smc->hw.fp.fifo.tx_a0_start-1) ;
241*4882a593Smuzhiyun 	}
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  * init memory buffer management registers
246*4882a593Smuzhiyun  */
init_rbc(struct s_smc * smc)247*4882a593Smuzhiyun static void init_rbc(struct s_smc *smc)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	u_short	rbc_ram_addr ;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	/*
252*4882a593Smuzhiyun 	 * set unused pointers or permanent pointers
253*4882a593Smuzhiyun 	 */
254*4882a593Smuzhiyun 	rbc_ram_addr = smc->hw.fp.fifo.rx2_fifo_start - 1 ;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	outpw(FM_A(FM_RPXA1),rbc_ram_addr) ;	/* a1-send pointer */
257*4882a593Smuzhiyun 	outpw(FM_A(FM_WPXA1),rbc_ram_addr) ;
258*4882a593Smuzhiyun 	outpw(FM_A(FM_SWPXA1),rbc_ram_addr) ;
259*4882a593Smuzhiyun 	outpw(FM_A(FM_EAA1),rbc_ram_addr) ;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	set_recvptr(smc) ;
262*4882a593Smuzhiyun 	set_txptr(smc) ;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun  * init rx pointer
267*4882a593Smuzhiyun  */
init_rx(struct s_smc * smc)268*4882a593Smuzhiyun static void init_rx(struct s_smc *smc)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	struct s_smt_rx_queue	*queue ;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/*
273*4882a593Smuzhiyun 	 * init all tx data structures for receive queue 1
274*4882a593Smuzhiyun 	 */
275*4882a593Smuzhiyun 	smc->hw.fp.rx[QUEUE_R1] = queue = &smc->hw.fp.rx_q[QUEUE_R1] ;
276*4882a593Smuzhiyun 	queue->rx_bmu_ctl = (HW_PTR) ADDR(B0_R1_CSR) ;
277*4882a593Smuzhiyun 	queue->rx_bmu_dsc = (HW_PTR) ADDR(B4_R1_DA) ;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	/*
280*4882a593Smuzhiyun 	 * init all tx data structures for receive queue 2
281*4882a593Smuzhiyun 	 */
282*4882a593Smuzhiyun 	smc->hw.fp.rx[QUEUE_R2] = queue = &smc->hw.fp.rx_q[QUEUE_R2] ;
283*4882a593Smuzhiyun 	queue->rx_bmu_ctl = (HW_PTR) ADDR(B0_R2_CSR) ;
284*4882a593Smuzhiyun 	queue->rx_bmu_dsc = (HW_PTR) ADDR(B4_R2_DA) ;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun  * set the TSYNC register of the FORMAC to regulate synchronous transmission
289*4882a593Smuzhiyun  */
set_formac_tsync(struct s_smc * smc,long sync_bw)290*4882a593Smuzhiyun void set_formac_tsync(struct s_smc *smc, long sync_bw)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	outpw(FM_A(FM_TSYNC),(unsigned int) (((-sync_bw) >> 5) & 0xffff) ) ;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun  * init all tx data structures
297*4882a593Smuzhiyun  */
init_tx(struct s_smc * smc)298*4882a593Smuzhiyun static void init_tx(struct s_smc *smc)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct s_smt_tx_queue	*queue ;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/*
303*4882a593Smuzhiyun 	 * init all tx data structures for the synchronous queue
304*4882a593Smuzhiyun 	 */
305*4882a593Smuzhiyun 	smc->hw.fp.tx[QUEUE_S] = queue = &smc->hw.fp.tx_q[QUEUE_S] ;
306*4882a593Smuzhiyun 	queue->tx_bmu_ctl = (HW_PTR) ADDR(B0_XS_CSR) ;
307*4882a593Smuzhiyun 	queue->tx_bmu_dsc = (HW_PTR) ADDR(B5_XS_DA) ;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun #ifdef ESS
310*4882a593Smuzhiyun 	set_formac_tsync(smc,smc->ess.sync_bw) ;
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/*
314*4882a593Smuzhiyun 	 * init all tx data structures for the asynchronous queue 0
315*4882a593Smuzhiyun 	 */
316*4882a593Smuzhiyun 	smc->hw.fp.tx[QUEUE_A0] = queue = &smc->hw.fp.tx_q[QUEUE_A0] ;
317*4882a593Smuzhiyun 	queue->tx_bmu_ctl = (HW_PTR) ADDR(B0_XA_CSR) ;
318*4882a593Smuzhiyun 	queue->tx_bmu_dsc = (HW_PTR) ADDR(B5_XA_DA) ;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	llc_recover_tx(smc) ;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
mac_counter_init(struct s_smc * smc)324*4882a593Smuzhiyun static void mac_counter_init(struct s_smc *smc)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	int i ;
327*4882a593Smuzhiyun 	u_long *ec ;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/*
330*4882a593Smuzhiyun 	 * clear FORMAC+ frame-, lost- and error counter
331*4882a593Smuzhiyun 	 */
332*4882a593Smuzhiyun 	outpw(FM_A(FM_FCNTR),0) ;
333*4882a593Smuzhiyun 	outpw(FM_A(FM_LCNTR),0) ;
334*4882a593Smuzhiyun 	outpw(FM_A(FM_ECNTR),0) ;
335*4882a593Smuzhiyun 	/*
336*4882a593Smuzhiyun 	 * clear internal error counter structure
337*4882a593Smuzhiyun 	 */
338*4882a593Smuzhiyun 	ec = (u_long *)&smc->hw.fp.err_stats ;
339*4882a593Smuzhiyun 	for (i = (sizeof(struct err_st)/sizeof(long)) ; i ; i--)
340*4882a593Smuzhiyun 		*ec++ = 0L ;
341*4882a593Smuzhiyun 	smc->mib.m[MAC0].fddiMACRingOp_Ct = 0 ;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun  * set FORMAC address, and t_request
346*4882a593Smuzhiyun  */
set_formac_addr(struct s_smc * smc)347*4882a593Smuzhiyun static	void set_formac_addr(struct s_smc *smc)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun 	long	t_requ = smc->mib.m[MAC0].fddiMACT_Req ;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	outpw(FM_A(FM_SAID),my_said) ;	/* set short address */
352*4882a593Smuzhiyun 	outpw(FM_A(FM_LAIL),(unsigned short)((smc->hw.fddi_home_addr.a[4]<<8) +
353*4882a593Smuzhiyun 					smc->hw.fddi_home_addr.a[5])) ;
354*4882a593Smuzhiyun 	outpw(FM_A(FM_LAIC),(unsigned short)((smc->hw.fddi_home_addr.a[2]<<8) +
355*4882a593Smuzhiyun 					smc->hw.fddi_home_addr.a[3])) ;
356*4882a593Smuzhiyun 	outpw(FM_A(FM_LAIM),(unsigned short)((smc->hw.fddi_home_addr.a[0]<<8) +
357*4882a593Smuzhiyun 					smc->hw.fddi_home_addr.a[1])) ;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	outpw(FM_A(FM_SAGP),my_sagp) ;	/* set short group address */
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	outpw(FM_A(FM_LAGL),(unsigned short)((smc->hw.fp.group_addr.a[4]<<8) +
362*4882a593Smuzhiyun 					smc->hw.fp.group_addr.a[5])) ;
363*4882a593Smuzhiyun 	outpw(FM_A(FM_LAGC),(unsigned short)((smc->hw.fp.group_addr.a[2]<<8) +
364*4882a593Smuzhiyun 					smc->hw.fp.group_addr.a[3])) ;
365*4882a593Smuzhiyun 	outpw(FM_A(FM_LAGM),(unsigned short)((smc->hw.fp.group_addr.a[0]<<8) +
366*4882a593Smuzhiyun 					smc->hw.fp.group_addr.a[1])) ;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* set r_request regs. (MSW & LSW of TRT ) */
369*4882a593Smuzhiyun 	outpw(FM_A(FM_TREQ1),(unsigned short)(t_requ>>16)) ;
370*4882a593Smuzhiyun 	outpw(FM_A(FM_TREQ0),(unsigned short)t_requ) ;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
set_int(char * p,int l)373*4882a593Smuzhiyun static void set_int(char *p, int l)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	p[0] = (char)(l >> 24) ;
376*4882a593Smuzhiyun 	p[1] = (char)(l >> 16) ;
377*4882a593Smuzhiyun 	p[2] = (char)(l >> 8) ;
378*4882a593Smuzhiyun 	p[3] = (char)(l >> 0) ;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun  * copy TX descriptor to buffer mem
383*4882a593Smuzhiyun  * append FC field and MAC frame
384*4882a593Smuzhiyun  * if more bit is set in descr
385*4882a593Smuzhiyun  *	append pointer to descriptor (endless loop)
386*4882a593Smuzhiyun  * else
387*4882a593Smuzhiyun  *	append 'end of chain' pointer
388*4882a593Smuzhiyun  */
copy_tx_mac(struct s_smc * smc,u_long td,struct fddi_mac * mac,unsigned int off,int len)389*4882a593Smuzhiyun static void copy_tx_mac(struct s_smc *smc, u_long td, struct fddi_mac *mac,
390*4882a593Smuzhiyun 			unsigned int off, int len)
391*4882a593Smuzhiyun /* u_long td;		 transmit descriptor */
392*4882a593Smuzhiyun /* struct fddi_mac *mac; mac frame pointer */
393*4882a593Smuzhiyun /* unsigned int off;	 start address within buffer memory */
394*4882a593Smuzhiyun /* int len ;		 length of the frame including the FC */
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	int	i ;
397*4882a593Smuzhiyun 	__le32	*p ;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	CHECK_NPP() ;
400*4882a593Smuzhiyun 	MARW(off) ;		/* set memory address reg for writes */
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	p = (__le32 *) mac ;
403*4882a593Smuzhiyun 	for (i = (len + 3)/4 ; i ; i--) {
404*4882a593Smuzhiyun 		if (i == 1) {
405*4882a593Smuzhiyun 			/* last word, set the tag bit */
406*4882a593Smuzhiyun 			outpw(FM_A(FM_CMDREG2),FM_ISTTB) ;
407*4882a593Smuzhiyun 		}
408*4882a593Smuzhiyun 		write_mdr(smc,le32_to_cpu(*p)) ;
409*4882a593Smuzhiyun 		p++ ;
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG2),FM_ISTTB) ;	/* set the tag bit */
413*4882a593Smuzhiyun 	write_mdr(smc,td) ;	/* write over memory data reg to buffer */
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(module;tests;3)
418*4882a593Smuzhiyun 	How to test directed beacon frames
419*4882a593Smuzhiyun 	----------------------------------------------------------------
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	o Insert a break point in the function build_claim_beacon()
422*4882a593Smuzhiyun 	  before calling copy_tx_mac() for building the claim frame.
423*4882a593Smuzhiyun 	o Modify the RM3_DETECT case so that the RM6_DETECT state
424*4882a593Smuzhiyun 	  will always entered from the RM3_DETECT state (function rmt_fsm(),
425*4882a593Smuzhiyun 	  rmt.c)
426*4882a593Smuzhiyun 	o Compile the driver.
427*4882a593Smuzhiyun 	o Set the parameter TREQ in the protocol.ini or net.cfg to a
428*4882a593Smuzhiyun 	  small value to make sure your station will win the claim
429*4882a593Smuzhiyun 	  process.
430*4882a593Smuzhiyun 	o Start the driver.
431*4882a593Smuzhiyun 	o When you reach the break point, modify the SA and DA address
432*4882a593Smuzhiyun 	  of the claim frame (e.g. SA = DA = 10005affffff).
433*4882a593Smuzhiyun 	o When you see RM3_DETECT and RM6_DETECT, observe the direct
434*4882a593Smuzhiyun 	  beacon frames on the UPPSLANA.
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	END_MANUAL_ENTRY
437*4882a593Smuzhiyun  */
directed_beacon(struct s_smc * smc)438*4882a593Smuzhiyun static void directed_beacon(struct s_smc *smc)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun 	SK_LOC_DECL(__le32,a[2]) ;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	/*
443*4882a593Smuzhiyun 	 * set UNA in frame
444*4882a593Smuzhiyun 	 * enable FORMAC to send endless queue of directed beacon
445*4882a593Smuzhiyun 	 * important: the UNA starts at byte 1 (not at byte 0)
446*4882a593Smuzhiyun 	 */
447*4882a593Smuzhiyun 	* (char *) a = (char) ((long)DBEACON_INFO<<24L) ;
448*4882a593Smuzhiyun 	a[1] = 0 ;
449*4882a593Smuzhiyun 	memcpy((char *)a+1, (char *) &smc->mib.m[MAC0].fddiMACUpstreamNbr, ETH_ALEN);
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	CHECK_NPP() ;
452*4882a593Smuzhiyun 	 /* set memory address reg for writes */
453*4882a593Smuzhiyun 	MARW(smc->hw.fp.fifo.rbc_ram_start+DBEACON_FRAME_OFF+4) ;
454*4882a593Smuzhiyun 	write_mdr(smc,le32_to_cpu(a[0])) ;
455*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG2),FM_ISTTB) ;	/* set the tag bit */
456*4882a593Smuzhiyun 	write_mdr(smc,le32_to_cpu(a[1])) ;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	outpw(FM_A(FM_SABC),smc->hw.fp.fifo.rbc_ram_start + DBEACON_FRAME_OFF) ;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun /*
462*4882a593Smuzhiyun 	setup claim & beacon pointer
463*4882a593Smuzhiyun 	NOTE :
464*4882a593Smuzhiyun 		special frame packets end with a pointer to their own
465*4882a593Smuzhiyun 		descriptor, and the MORE bit is set in the descriptor
466*4882a593Smuzhiyun */
build_claim_beacon(struct s_smc * smc,u_long t_request)467*4882a593Smuzhiyun static void build_claim_beacon(struct s_smc *smc, u_long t_request)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	u_int	td ;
470*4882a593Smuzhiyun 	int	len ;
471*4882a593Smuzhiyun 	struct fddi_mac_sf *mac ;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/*
474*4882a593Smuzhiyun 	 * build claim packet
475*4882a593Smuzhiyun 	 */
476*4882a593Smuzhiyun 	len = 17 ;
477*4882a593Smuzhiyun 	td = TX_DESCRIPTOR | ((((u_int)len-1)&3)<<27) ;
478*4882a593Smuzhiyun 	mac = &smc->hw.fp.mac_sfb ;
479*4882a593Smuzhiyun 	mac->mac_fc = FC_CLAIM ;
480*4882a593Smuzhiyun 	/* DA == SA in claim frame */
481*4882a593Smuzhiyun 	mac->mac_source = mac->mac_dest = MA ;
482*4882a593Smuzhiyun 	/* 2's complement */
483*4882a593Smuzhiyun 	set_int((char *)mac->mac_info,(int)t_request) ;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	copy_tx_mac(smc,td,(struct fddi_mac *)mac,
486*4882a593Smuzhiyun 		smc->hw.fp.fifo.rbc_ram_start + CLAIM_FRAME_OFF,len) ;
487*4882a593Smuzhiyun 	/* set CLAIM start pointer */
488*4882a593Smuzhiyun 	outpw(FM_A(FM_SACL),smc->hw.fp.fifo.rbc_ram_start + CLAIM_FRAME_OFF) ;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	/*
491*4882a593Smuzhiyun 	 * build beacon packet
492*4882a593Smuzhiyun 	 */
493*4882a593Smuzhiyun 	len = 17 ;
494*4882a593Smuzhiyun 	td = TX_DESCRIPTOR | ((((u_int)len-1)&3)<<27) ;
495*4882a593Smuzhiyun 	mac->mac_fc = FC_BEACON ;
496*4882a593Smuzhiyun 	mac->mac_source = MA ;
497*4882a593Smuzhiyun 	mac->mac_dest = null_addr ;		/* DA == 0 in beacon frame */
498*4882a593Smuzhiyun 	set_int((char *) mac->mac_info,((int)BEACON_INFO<<24) + 0 ) ;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	copy_tx_mac(smc,td,(struct fddi_mac *)mac,
501*4882a593Smuzhiyun 		smc->hw.fp.fifo.rbc_ram_start + BEACON_FRAME_OFF,len) ;
502*4882a593Smuzhiyun 	/* set beacon start pointer */
503*4882a593Smuzhiyun 	outpw(FM_A(FM_SABC),smc->hw.fp.fifo.rbc_ram_start + BEACON_FRAME_OFF) ;
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	/*
506*4882a593Smuzhiyun 	 * build directed beacon packet
507*4882a593Smuzhiyun 	 * contains optional UNA
508*4882a593Smuzhiyun 	 */
509*4882a593Smuzhiyun 	len = 23 ;
510*4882a593Smuzhiyun 	td = TX_DESCRIPTOR | ((((u_int)len-1)&3)<<27) ;
511*4882a593Smuzhiyun 	mac->mac_fc = FC_BEACON ;
512*4882a593Smuzhiyun 	mac->mac_source = MA ;
513*4882a593Smuzhiyun 	mac->mac_dest = dbeacon_multi ;		/* multicast */
514*4882a593Smuzhiyun 	set_int((char *) mac->mac_info,((int)DBEACON_INFO<<24) + 0 ) ;
515*4882a593Smuzhiyun 	set_int((char *) mac->mac_info+4,0) ;
516*4882a593Smuzhiyun 	set_int((char *) mac->mac_info+8,0) ;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	copy_tx_mac(smc,td,(struct fddi_mac *)mac,
519*4882a593Smuzhiyun 		smc->hw.fp.fifo.rbc_ram_start + DBEACON_FRAME_OFF,len) ;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	/* end of claim/beacon queue */
522*4882a593Smuzhiyun 	outpw(FM_A(FM_EACB),smc->hw.fp.fifo.rx1_fifo_start-1) ;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	outpw(FM_A(FM_WPXSF),0) ;
525*4882a593Smuzhiyun 	outpw(FM_A(FM_RPXSF),0) ;
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun 
formac_rcv_restart(struct s_smc * smc)528*4882a593Smuzhiyun static void formac_rcv_restart(struct s_smc *smc)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	/* enable receive function */
531*4882a593Smuzhiyun 	SETMASK(FM_A(FM_MDREG1),smc->hw.fp.rx_mode,FM_ADDRX) ;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_ICLLR) ;	/* clear receive lock */
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun 
formac_tx_restart(struct s_smc * smc)536*4882a593Smuzhiyun void formac_tx_restart(struct s_smc *smc)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_ICLLS) ;	/* clear s-frame lock */
539*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_ICLLA0) ;	/* clear a-frame lock */
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
enable_formac(struct s_smc * smc)542*4882a593Smuzhiyun static void enable_formac(struct s_smc *smc)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	/* set formac IMSK : 0 enables irq */
545*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK1U),(unsigned short)~mac_imsk1u);
546*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK1L),(unsigned short)~mac_imsk1l);
547*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK2U),(unsigned short)~mac_imsk2u);
548*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK2L),(unsigned short)~mac_imsk2l);
549*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK3U),(unsigned short)~mac_imsk3u);
550*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK3L),(unsigned short)~mac_imsk3l);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun #if 0	/* Removed because the driver should use the ASICs TX complete IRQ. */
554*4882a593Smuzhiyun 	/* The FORMACs tx complete IRQ should be used any longer */
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(if,func;others;4)
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	void enable_tx_irq(smc, queue)
560*4882a593Smuzhiyun 	struct s_smc *smc ;
561*4882a593Smuzhiyun 	u_short	queue ;
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun Function	DOWNCALL	(SMT, fplustm.c)
564*4882a593Smuzhiyun 		enable_tx_irq() enables the FORMACs transmit complete
565*4882a593Smuzhiyun 		interrupt of the queue.
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun Para	queue	= QUEUE_S:	synchronous queue
568*4882a593Smuzhiyun 		= QUEUE_A0:	asynchronous queue
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun Note	After any ring operational change the transmit complete
571*4882a593Smuzhiyun 	interrupts are disabled.
572*4882a593Smuzhiyun 	The operating system dependent module must enable
573*4882a593Smuzhiyun 	the transmit complete interrupt of a queue,
574*4882a593Smuzhiyun 		- when it queues the first frame,
575*4882a593Smuzhiyun 		  because of no transmit resources are beeing
576*4882a593Smuzhiyun 		  available and
577*4882a593Smuzhiyun 		- when it escapes from the function llc_restart_tx
578*4882a593Smuzhiyun 		  while some frames are still queued.
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	END_MANUAL_ENTRY
581*4882a593Smuzhiyun  */
582*4882a593Smuzhiyun void enable_tx_irq(struct s_smc *smc, u_short queue)
583*4882a593Smuzhiyun /* u_short queue; 0 = synchronous queue, 1 = asynchronous queue 0 */
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	u_short	imask ;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	imask = ~(inpw(FM_A(FM_IMSK1U))) ;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	if (queue == 0) {
590*4882a593Smuzhiyun 		outpw(FM_A(FM_IMSK1U),~(imask|FM_STEFRMS)) ;
591*4882a593Smuzhiyun 	}
592*4882a593Smuzhiyun 	if (queue == 1) {
593*4882a593Smuzhiyun 		outpw(FM_A(FM_IMSK1U),~(imask|FM_STEFRMA0)) ;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /*
598*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(if,func;others;4)
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	void disable_tx_irq(smc, queue)
601*4882a593Smuzhiyun 	struct s_smc *smc ;
602*4882a593Smuzhiyun 	u_short	queue ;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun Function	DOWNCALL	(SMT, fplustm.c)
605*4882a593Smuzhiyun 		disable_tx_irq disables the FORMACs transmit complete
606*4882a593Smuzhiyun 		interrupt of the queue
607*4882a593Smuzhiyun 
608*4882a593Smuzhiyun Para	queue	= QUEUE_S:	synchronous queue
609*4882a593Smuzhiyun 		= QUEUE_A0:	asynchronous queue
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun Note	The operating system dependent module should disable
612*4882a593Smuzhiyun 	the transmit complete interrupts if it escapes from the
613*4882a593Smuzhiyun 	function llc_restart_tx and no frames are queued.
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	END_MANUAL_ENTRY
616*4882a593Smuzhiyun  */
617*4882a593Smuzhiyun void disable_tx_irq(struct s_smc *smc, u_short queue)
618*4882a593Smuzhiyun /* u_short queue; 0 = synchronous queue, 1 = asynchronous queue 0 */
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun 	u_short	imask ;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	imask = ~(inpw(FM_A(FM_IMSK1U))) ;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	if (queue == 0) {
625*4882a593Smuzhiyun 		outpw(FM_A(FM_IMSK1U),~(imask&~FM_STEFRMS)) ;
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 	if (queue == 1) {
628*4882a593Smuzhiyun 		outpw(FM_A(FM_IMSK1U),~(imask&~FM_STEFRMA0)) ;
629*4882a593Smuzhiyun 	}
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun #endif
632*4882a593Smuzhiyun 
disable_formac(struct s_smc * smc)633*4882a593Smuzhiyun static void disable_formac(struct s_smc *smc)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun 	/* clear formac IMSK : 1 disables irq */
636*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK1U),MW) ;
637*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK1L),MW) ;
638*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK2U),MW) ;
639*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK2L),MW) ;
640*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK3U),MW) ;
641*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK3L),MW) ;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 
mac_ring_up(struct s_smc * smc,int up)645*4882a593Smuzhiyun static void mac_ring_up(struct s_smc *smc, int up)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun 	if (up) {
648*4882a593Smuzhiyun 		formac_rcv_restart(smc) ;	/* enable receive function */
649*4882a593Smuzhiyun 		smc->hw.mac_ring_is_up = TRUE ;
650*4882a593Smuzhiyun 		llc_restart_tx(smc) ;		/* TX queue */
651*4882a593Smuzhiyun 	}
652*4882a593Smuzhiyun 	else {
653*4882a593Smuzhiyun 		/* disable receive function */
654*4882a593Smuzhiyun 		SETMASK(FM_A(FM_MDREG1),FM_MDISRCV,FM_ADDET) ;
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 		/* abort current transmit activity */
657*4882a593Smuzhiyun 		outpw(FM_A(FM_CMDREG2),FM_IACTR) ;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		smc->hw.mac_ring_is_up = FALSE ;
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun /*--------------------------- ISR handling ----------------------------------*/
664*4882a593Smuzhiyun /*
665*4882a593Smuzhiyun  * mac1_irq is in drvfbi.c
666*4882a593Smuzhiyun  */
667*4882a593Smuzhiyun 
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun  * mac2_irq:	status bits for the receive queue 1, and ring status
670*4882a593Smuzhiyun  * 		ring status indication bits
671*4882a593Smuzhiyun  */
mac2_irq(struct s_smc * smc,u_short code_s2u,u_short code_s2l)672*4882a593Smuzhiyun void mac2_irq(struct s_smc *smc, u_short code_s2u, u_short code_s2l)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun 	u_short	change_s2l ;
675*4882a593Smuzhiyun 	u_short	change_s2u ;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	/* (jd) 22-Feb-1999
678*4882a593Smuzhiyun 	 * Restart 2_DMax Timer after end of claiming or beaconing
679*4882a593Smuzhiyun 	 */
680*4882a593Smuzhiyun 	if (code_s2u & (FM_SCLM|FM_SHICLM|FM_SBEC|FM_SOTRBEC)) {
681*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_TX_STATE_CHANGE) ;
682*4882a593Smuzhiyun 	}
683*4882a593Smuzhiyun 	else if (code_s2l & (FM_STKISS)) {
684*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_TX_STATE_CHANGE) ;
685*4882a593Smuzhiyun 	}
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 	/*
688*4882a593Smuzhiyun 	 * XOR current st bits with the last to avoid useless RMT event queuing
689*4882a593Smuzhiyun 	 */
690*4882a593Smuzhiyun 	change_s2l = smc->hw.fp.s2l ^ code_s2l ;
691*4882a593Smuzhiyun 	change_s2u = smc->hw.fp.s2u ^ code_s2u ;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	if ((change_s2l & FM_SRNGOP) ||
694*4882a593Smuzhiyun 		(!smc->hw.mac_ring_is_up && ((code_s2l & FM_SRNGOP)))) {
695*4882a593Smuzhiyun 		if (code_s2l & FM_SRNGOP) {
696*4882a593Smuzhiyun 			mac_ring_up(smc,1) ;
697*4882a593Smuzhiyun 			queue_event(smc,EVENT_RMT,RM_RING_OP) ;
698*4882a593Smuzhiyun 			smc->mib.m[MAC0].fddiMACRingOp_Ct++ ;
699*4882a593Smuzhiyun 		}
700*4882a593Smuzhiyun 		else {
701*4882a593Smuzhiyun 			mac_ring_up(smc,0) ;
702*4882a593Smuzhiyun 			queue_event(smc,EVENT_RMT,RM_RING_NON_OP) ;
703*4882a593Smuzhiyun 		}
704*4882a593Smuzhiyun 		goto mac2_end ;
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 	if (code_s2l & FM_SMISFRM) {	/* missed frame */
707*4882a593Smuzhiyun 		smc->mib.m[MAC0].fddiMACNotCopied_Ct++ ;
708*4882a593Smuzhiyun 	}
709*4882a593Smuzhiyun 	if (code_s2u & (FM_SRCVOVR |	/* recv. FIFO overflow */
710*4882a593Smuzhiyun 			FM_SRBFL)) {	/* recv. buffer full */
711*4882a593Smuzhiyun 		smc->hw.mac_ct.mac_r_restart_counter++ ;
712*4882a593Smuzhiyun /*		formac_rcv_restart(smc) ;	*/
713*4882a593Smuzhiyun 		smt_stat_counter(smc,1) ;
714*4882a593Smuzhiyun /*		goto mac2_end ;			*/
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 	if (code_s2u & FM_SOTRBEC)
717*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_OTHER_BEACON) ;
718*4882a593Smuzhiyun 	if (code_s2u & FM_SMYBEC)
719*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_MY_BEACON) ;
720*4882a593Smuzhiyun 	if (change_s2u & code_s2u & FM_SLOCLM) {
721*4882a593Smuzhiyun 		DB_RMTN(2, "RMT : lower claim received");
722*4882a593Smuzhiyun 	}
723*4882a593Smuzhiyun 	if ((code_s2u & FM_SMYCLM) && !(code_s2l & FM_SDUPCLM)) {
724*4882a593Smuzhiyun 		/*
725*4882a593Smuzhiyun 		 * This is my claim and that claim is not detected as a
726*4882a593Smuzhiyun 		 * duplicate one.
727*4882a593Smuzhiyun 		 */
728*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_MY_CLAIM) ;
729*4882a593Smuzhiyun 	}
730*4882a593Smuzhiyun 	if (code_s2l & FM_SDUPCLM) {
731*4882a593Smuzhiyun 		/*
732*4882a593Smuzhiyun 		 * If a duplicate claim frame (same SA but T_Bid != T_Req)
733*4882a593Smuzhiyun 		 * this flag will be set.
734*4882a593Smuzhiyun 		 * In the RMT state machine we need a RM_VALID_CLAIM event
735*4882a593Smuzhiyun 		 * to do the appropriate state change.
736*4882a593Smuzhiyun 		 * RM(34c)
737*4882a593Smuzhiyun 		 */
738*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_VALID_CLAIM) ;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 	if (change_s2u & code_s2u & FM_SHICLM) {
741*4882a593Smuzhiyun 		DB_RMTN(2, "RMT : higher claim received");
742*4882a593Smuzhiyun 	}
743*4882a593Smuzhiyun 	if ( (code_s2l & FM_STRTEXP) ||
744*4882a593Smuzhiyun 	     (code_s2l & FM_STRTEXR) )
745*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_TRT_EXP) ;
746*4882a593Smuzhiyun 	if (code_s2l & FM_SMULTDA) {
747*4882a593Smuzhiyun 		/*
748*4882a593Smuzhiyun 		 * The MAC has found a 2. MAC with the same address.
749*4882a593Smuzhiyun 		 * Signal dup_addr_test = failed to RMT state machine.
750*4882a593Smuzhiyun 		 * RM(25)
751*4882a593Smuzhiyun 		 */
752*4882a593Smuzhiyun 		smc->r.dup_addr_test = DA_FAILED ;
753*4882a593Smuzhiyun 		queue_event(smc,EVENT_RMT,RM_DUP_ADDR) ;
754*4882a593Smuzhiyun 	}
755*4882a593Smuzhiyun 	if (code_s2u & FM_SBEC)
756*4882a593Smuzhiyun 		smc->hw.fp.err_stats.err_bec_stat++ ;
757*4882a593Smuzhiyun 	if (code_s2u & FM_SCLM)
758*4882a593Smuzhiyun 		smc->hw.fp.err_stats.err_clm_stat++ ;
759*4882a593Smuzhiyun 	if (code_s2l & FM_STVXEXP)
760*4882a593Smuzhiyun 		smc->mib.m[MAC0].fddiMACTvxExpired_Ct++ ;
761*4882a593Smuzhiyun 	if ((code_s2u & (FM_SBEC|FM_SCLM))) {
762*4882a593Smuzhiyun 		if (!(change_s2l & FM_SRNGOP) && (smc->hw.fp.s2l & FM_SRNGOP)) {
763*4882a593Smuzhiyun 			mac_ring_up(smc,0) ;
764*4882a593Smuzhiyun 			queue_event(smc,EVENT_RMT,RM_RING_NON_OP) ;
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 			mac_ring_up(smc,1) ;
767*4882a593Smuzhiyun 			queue_event(smc,EVENT_RMT,RM_RING_OP) ;
768*4882a593Smuzhiyun 			smc->mib.m[MAC0].fddiMACRingOp_Ct++ ;
769*4882a593Smuzhiyun 		}
770*4882a593Smuzhiyun 	}
771*4882a593Smuzhiyun 	if (code_s2l & FM_SPHINV)
772*4882a593Smuzhiyun 		smc->hw.fp.err_stats.err_phinv++ ;
773*4882a593Smuzhiyun 	if (code_s2l & FM_SSIFG)
774*4882a593Smuzhiyun 		smc->hw.fp.err_stats.err_sifg_det++ ;
775*4882a593Smuzhiyun 	if (code_s2l & FM_STKISS)
776*4882a593Smuzhiyun 		smc->hw.fp.err_stats.err_tkiss++ ;
777*4882a593Smuzhiyun 	if (code_s2l & FM_STKERR)
778*4882a593Smuzhiyun 		smc->hw.fp.err_stats.err_tkerr++ ;
779*4882a593Smuzhiyun 	if (code_s2l & FM_SFRMCTR)
780*4882a593Smuzhiyun 		smc->mib.m[MAC0].fddiMACFrame_Ct += 0x10000L ;
781*4882a593Smuzhiyun 	if (code_s2l & FM_SERRCTR)
782*4882a593Smuzhiyun 		smc->mib.m[MAC0].fddiMACError_Ct += 0x10000L ;
783*4882a593Smuzhiyun 	if (code_s2l & FM_SLSTCTR)
784*4882a593Smuzhiyun 		smc->mib.m[MAC0].fddiMACLost_Ct  += 0x10000L ;
785*4882a593Smuzhiyun 	if (code_s2u & FM_SERRSF) {
786*4882a593Smuzhiyun 		SMT_PANIC(smc,SMT_E0114, SMT_E0114_MSG) ;
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun mac2_end:
789*4882a593Smuzhiyun 	/* notice old status */
790*4882a593Smuzhiyun 	smc->hw.fp.s2l = code_s2l ;
791*4882a593Smuzhiyun 	smc->hw.fp.s2u = code_s2u ;
792*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK2U),~mac_imsk2u) ;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun  * mac3_irq:	receive queue 2 bits and address detection bits
797*4882a593Smuzhiyun  */
mac3_irq(struct s_smc * smc,u_short code_s3u,u_short code_s3l)798*4882a593Smuzhiyun void mac3_irq(struct s_smc *smc, u_short code_s3u, u_short code_s3l)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun 	UNUSED(code_s3l) ;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	if (code_s3u & (FM_SRCVOVR2 |	/* recv. FIFO overflow */
803*4882a593Smuzhiyun 			FM_SRBFL2)) {	/* recv. buffer full */
804*4882a593Smuzhiyun 		smc->hw.mac_ct.mac_r_restart_counter++ ;
805*4882a593Smuzhiyun 		smt_stat_counter(smc,1);
806*4882a593Smuzhiyun 	}
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	if (code_s3u & FM_SRPERRQ2) {	/* parity error receive queue 2 */
810*4882a593Smuzhiyun 		SMT_PANIC(smc,SMT_E0115, SMT_E0115_MSG) ;
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 	if (code_s3u & FM_SRPERRQ1) {	/* parity error receive queue 2 */
813*4882a593Smuzhiyun 		SMT_PANIC(smc,SMT_E0116, SMT_E0116_MSG) ;
814*4882a593Smuzhiyun 	}
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun  * take formac offline
820*4882a593Smuzhiyun  */
formac_offline(struct s_smc * smc)821*4882a593Smuzhiyun static void formac_offline(struct s_smc *smc)
822*4882a593Smuzhiyun {
823*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG2),FM_IACTR) ;/* abort current transmit activity */
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	/* disable receive function */
826*4882a593Smuzhiyun 	SETMASK(FM_A(FM_MDREG1),FM_MDISRCV,FM_ADDET) ;
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* FORMAC+ 'Initialize Mode' */
829*4882a593Smuzhiyun 	SETMASK(FM_A(FM_MDREG1),FM_MINIT,FM_MMODE) ;
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	disable_formac(smc) ;
832*4882a593Smuzhiyun 	smc->hw.mac_ring_is_up = FALSE ;
833*4882a593Smuzhiyun 	smc->hw.hw_state = STOPPED ;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun /*
837*4882a593Smuzhiyun  * bring formac online
838*4882a593Smuzhiyun  */
formac_online(struct s_smc * smc)839*4882a593Smuzhiyun static void formac_online(struct s_smc *smc)
840*4882a593Smuzhiyun {
841*4882a593Smuzhiyun 	enable_formac(smc) ;
842*4882a593Smuzhiyun 	SETMASK(FM_A(FM_MDREG1),FM_MONLINE | FM_SELRA | MDR1INIT |
843*4882a593Smuzhiyun 		smc->hw.fp.rx_mode, FM_MMODE | FM_SELRA | FM_ADDRX) ;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun /*
847*4882a593Smuzhiyun  * FORMAC+ full init. (tx, rx, timer, counter, claim & beacon)
848*4882a593Smuzhiyun  */
init_fplus(struct s_smc * smc)849*4882a593Smuzhiyun int init_fplus(struct s_smc *smc)
850*4882a593Smuzhiyun {
851*4882a593Smuzhiyun 	smc->hw.fp.nsa_mode = FM_MRNNSAFNMA ;
852*4882a593Smuzhiyun 	smc->hw.fp.rx_mode = FM_MDAMA ;
853*4882a593Smuzhiyun 	smc->hw.fp.group_addr = fddi_broadcast ;
854*4882a593Smuzhiyun 	smc->hw.fp.func_addr = 0 ;
855*4882a593Smuzhiyun 	smc->hw.fp.frselreg_init = 0 ;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	init_driver_fplus(smc) ;
858*4882a593Smuzhiyun 	if (smc->s.sas == SMT_DAS)
859*4882a593Smuzhiyun 		smc->hw.fp.mdr3init |= FM_MENDAS ;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	smc->hw.mac_ct.mac_nobuf_counter = 0 ;
862*4882a593Smuzhiyun 	smc->hw.mac_ct.mac_r_restart_counter = 0 ;
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	smc->hw.fp.fm_st1u = (HW_PTR) ADDR(B0_ST1U) ;
865*4882a593Smuzhiyun 	smc->hw.fp.fm_st1l = (HW_PTR) ADDR(B0_ST1L) ;
866*4882a593Smuzhiyun 	smc->hw.fp.fm_st2u = (HW_PTR) ADDR(B0_ST2U) ;
867*4882a593Smuzhiyun 	smc->hw.fp.fm_st2l = (HW_PTR) ADDR(B0_ST2L) ;
868*4882a593Smuzhiyun 	smc->hw.fp.fm_st3u = (HW_PTR) ADDR(B0_ST3U) ;
869*4882a593Smuzhiyun 	smc->hw.fp.fm_st3l = (HW_PTR) ADDR(B0_ST3L) ;
870*4882a593Smuzhiyun 
871*4882a593Smuzhiyun 	smc->hw.fp.s2l = smc->hw.fp.s2u = 0 ;
872*4882a593Smuzhiyun 	smc->hw.mac_ring_is_up = 0 ;
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun 	mac_counter_init(smc) ;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	/* convert BCKL units to symbol time */
877*4882a593Smuzhiyun 	smc->hw.mac_pa.t_neg = (u_long)0 ;
878*4882a593Smuzhiyun 	smc->hw.mac_pa.t_pri = (u_long)0 ;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 	/* make sure all PCI settings are correct */
881*4882a593Smuzhiyun 	mac_do_pci_fix(smc) ;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	return init_mac(smc, 1);
884*4882a593Smuzhiyun 	/* enable_formac(smc) ; */
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun 
init_mac(struct s_smc * smc,int all)887*4882a593Smuzhiyun static int init_mac(struct s_smc *smc, int all)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun 	u_short	t_max,x ;
890*4882a593Smuzhiyun 	u_long	time=0 ;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	/*
893*4882a593Smuzhiyun 	 * clear memory
894*4882a593Smuzhiyun 	 */
895*4882a593Smuzhiyun 	outpw(FM_A(FM_MDREG1),FM_MINIT) ;	/* FORMAC+ init mode */
896*4882a593Smuzhiyun 	set_formac_addr(smc) ;
897*4882a593Smuzhiyun 	outpw(FM_A(FM_MDREG1),FM_MMEMACT) ;	/* FORMAC+ memory activ mode */
898*4882a593Smuzhiyun 	/* Note: Mode register 2 is set here, incase parity is enabled. */
899*4882a593Smuzhiyun 	outpw(FM_A(FM_MDREG2),smc->hw.fp.mdr2init) ;
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	if (all) {
902*4882a593Smuzhiyun 		init_ram(smc) ;
903*4882a593Smuzhiyun 	}
904*4882a593Smuzhiyun 	else {
905*4882a593Smuzhiyun 		/*
906*4882a593Smuzhiyun 		 * reset the HPI, the Master and the BMUs
907*4882a593Smuzhiyun 		 */
908*4882a593Smuzhiyun 		outp(ADDR(B0_CTRL), CTRL_HPI_SET) ;
909*4882a593Smuzhiyun 		time = hwt_quick_read(smc) ;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/*
913*4882a593Smuzhiyun 	 * set all pointers, frames etc
914*4882a593Smuzhiyun 	 */
915*4882a593Smuzhiyun 	smt_split_up_fifo(smc) ;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	init_tx(smc) ;
918*4882a593Smuzhiyun 	init_rx(smc) ;
919*4882a593Smuzhiyun 	init_rbc(smc) ;
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	build_claim_beacon(smc,smc->mib.m[MAC0].fddiMACT_Req) ;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	/* set RX threshold */
924*4882a593Smuzhiyun 	/* see Errata #SN2 Phantom receive overflow */
925*4882a593Smuzhiyun 	outpw(FM_A(FM_FRMTHR),14<<12) ;		/* switch on */
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun 	/* set formac work mode */
928*4882a593Smuzhiyun 	outpw(FM_A(FM_MDREG1),MDR1INIT | FM_SELRA | smc->hw.fp.rx_mode) ;
929*4882a593Smuzhiyun 	outpw(FM_A(FM_MDREG2),smc->hw.fp.mdr2init) ;
930*4882a593Smuzhiyun 	outpw(FM_A(FM_MDREG3),smc->hw.fp.mdr3init) ;
931*4882a593Smuzhiyun 	outpw(FM_A(FM_FRSELREG),smc->hw.fp.frselreg_init) ;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/* set timer */
934*4882a593Smuzhiyun 	/*
935*4882a593Smuzhiyun 	 * errata #22 fplus:
936*4882a593Smuzhiyun 	 * T_MAX must not be FFFE
937*4882a593Smuzhiyun 	 * or one of FFDF, FFB8, FF91 (-0x27 etc..)
938*4882a593Smuzhiyun 	 */
939*4882a593Smuzhiyun 	t_max = (u_short)(smc->mib.m[MAC0].fddiMACT_Max/32) ;
940*4882a593Smuzhiyun 	x = t_max/0x27 ;
941*4882a593Smuzhiyun 	x *= 0x27 ;
942*4882a593Smuzhiyun 	if ((t_max == 0xfffe) || (t_max - x == 0x16))
943*4882a593Smuzhiyun 		t_max-- ;
944*4882a593Smuzhiyun 	outpw(FM_A(FM_TMAX),(u_short)t_max) ;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	/* BugFix for report #10204 */
947*4882a593Smuzhiyun 	if (smc->mib.m[MAC0].fddiMACTvxValue < (u_long) (- US2BCLK(52))) {
948*4882a593Smuzhiyun 		outpw(FM_A(FM_TVX), (u_short) (- US2BCLK(52))/255 & MB) ;
949*4882a593Smuzhiyun 	} else {
950*4882a593Smuzhiyun 		outpw(FM_A(FM_TVX),
951*4882a593Smuzhiyun 			(u_short)((smc->mib.m[MAC0].fddiMACTvxValue/255) & MB)) ;
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_ICLLS) ;	/* clear s-frame lock */
955*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_ICLLA0) ;	/* clear a-frame lock */
956*4882a593Smuzhiyun 	outpw(FM_A(FM_CMDREG1),FM_ICLLR);	/* clear receive lock */
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* Auto unlock receice threshold for receive queue 1 and 2 */
959*4882a593Smuzhiyun 	outpw(FM_A(FM_UNLCKDLY),(0xff|(0xff<<8))) ;
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	rtm_init(smc) ;				/* RT-Monitor */
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	if (!all) {
964*4882a593Smuzhiyun 		/*
965*4882a593Smuzhiyun 		 * after 10ms, reset the BMUs and repair the rings
966*4882a593Smuzhiyun 		 */
967*4882a593Smuzhiyun 		hwt_wait_time(smc,time,MS2BCLK(10)) ;
968*4882a593Smuzhiyun 		outpd(ADDR(B0_R1_CSR),CSR_SET_RESET) ;
969*4882a593Smuzhiyun 		outpd(ADDR(B0_XA_CSR),CSR_SET_RESET) ;
970*4882a593Smuzhiyun 		outpd(ADDR(B0_XS_CSR),CSR_SET_RESET) ;
971*4882a593Smuzhiyun 		outp(ADDR(B0_CTRL), CTRL_HPI_CLR) ;
972*4882a593Smuzhiyun 		outpd(ADDR(B0_R1_CSR),CSR_CLR_RESET) ;
973*4882a593Smuzhiyun 		outpd(ADDR(B0_XA_CSR),CSR_CLR_RESET) ;
974*4882a593Smuzhiyun 		outpd(ADDR(B0_XS_CSR),CSR_CLR_RESET) ;
975*4882a593Smuzhiyun 		if (!smc->hw.hw_is_64bit) {
976*4882a593Smuzhiyun 			outpd(ADDR(B4_R1_F), RX_WATERMARK) ;
977*4882a593Smuzhiyun 			outpd(ADDR(B5_XA_F), TX_WATERMARK) ;
978*4882a593Smuzhiyun 			outpd(ADDR(B5_XS_F), TX_WATERMARK) ;
979*4882a593Smuzhiyun 		}
980*4882a593Smuzhiyun 		smc->hw.hw_state = STOPPED ;
981*4882a593Smuzhiyun 		mac_drv_repair_descr(smc) ;
982*4882a593Smuzhiyun 	}
983*4882a593Smuzhiyun 	smc->hw.hw_state = STARTED ;
984*4882a593Smuzhiyun 
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /*
990*4882a593Smuzhiyun  * called by CFM
991*4882a593Smuzhiyun  */
config_mux(struct s_smc * smc,int mux)992*4882a593Smuzhiyun void config_mux(struct s_smc *smc, int mux)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	plc_config_mux(smc,mux) ;
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	SETMASK(FM_A(FM_MDREG1),FM_SELRA,FM_SELRA) ;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun /*
1000*4882a593Smuzhiyun  * called by RMT
1001*4882a593Smuzhiyun  * enable CLAIM/BEACON interrupts
1002*4882a593Smuzhiyun  * (only called if these events are of interest, e.g. in DETECT state
1003*4882a593Smuzhiyun  * the interrupt must not be permanently enabled
1004*4882a593Smuzhiyun  * RMT calls this function periodically (timer driven polling)
1005*4882a593Smuzhiyun  */
sm_mac_check_beacon_claim(struct s_smc * smc)1006*4882a593Smuzhiyun void sm_mac_check_beacon_claim(struct s_smc *smc)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	/* set formac IMSK : 0 enables irq */
1009*4882a593Smuzhiyun 	outpw(FM_A(FM_IMSK2U),~(mac_imsk2u | mac_beacon_imsk2u)) ;
1010*4882a593Smuzhiyun 	/* the driver must receive the directed beacons */
1011*4882a593Smuzhiyun 	formac_rcv_restart(smc) ;
1012*4882a593Smuzhiyun 	process_receive(smc) ;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun /*-------------------------- interface functions ----------------------------*/
1016*4882a593Smuzhiyun /*
1017*4882a593Smuzhiyun  * control MAC layer	(called by RMT)
1018*4882a593Smuzhiyun  */
sm_ma_control(struct s_smc * smc,int mode)1019*4882a593Smuzhiyun void sm_ma_control(struct s_smc *smc, int mode)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	switch(mode) {
1022*4882a593Smuzhiyun 	case MA_OFFLINE :
1023*4882a593Smuzhiyun 		/* Add to make the MAC offline in RM0_ISOLATED state */
1024*4882a593Smuzhiyun 		formac_offline(smc) ;
1025*4882a593Smuzhiyun 		break ;
1026*4882a593Smuzhiyun 	case MA_RESET :
1027*4882a593Smuzhiyun 		(void)init_mac(smc,0) ;
1028*4882a593Smuzhiyun 		break ;
1029*4882a593Smuzhiyun 	case MA_BEACON :
1030*4882a593Smuzhiyun 		formac_online(smc) ;
1031*4882a593Smuzhiyun 		break ;
1032*4882a593Smuzhiyun 	case MA_DIRECTED :
1033*4882a593Smuzhiyun 		directed_beacon(smc) ;
1034*4882a593Smuzhiyun 		break ;
1035*4882a593Smuzhiyun 	case MA_TREQ :
1036*4882a593Smuzhiyun 		/*
1037*4882a593Smuzhiyun 		 * no actions necessary, TREQ is already set
1038*4882a593Smuzhiyun 		 */
1039*4882a593Smuzhiyun 		break ;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun 
sm_mac_get_tx_state(struct s_smc * smc)1043*4882a593Smuzhiyun int sm_mac_get_tx_state(struct s_smc *smc)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun 	return (inpw(FM_A(FM_STMCHN))>>4) & 7;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun  * multicast functions
1050*4882a593Smuzhiyun  */
1051*4882a593Smuzhiyun 
mac_get_mc_table(struct s_smc * smc,struct fddi_addr * user,struct fddi_addr * own,int del,int can)1052*4882a593Smuzhiyun static struct s_fpmc* mac_get_mc_table(struct s_smc *smc,
1053*4882a593Smuzhiyun 				       struct fddi_addr *user,
1054*4882a593Smuzhiyun 				       struct fddi_addr *own,
1055*4882a593Smuzhiyun 				       int del, int can)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	struct s_fpmc	*tb ;
1058*4882a593Smuzhiyun 	struct s_fpmc	*slot ;
1059*4882a593Smuzhiyun 	u_char	*p ;
1060*4882a593Smuzhiyun 	int i ;
1061*4882a593Smuzhiyun 
1062*4882a593Smuzhiyun 	/*
1063*4882a593Smuzhiyun 	 * set own = can(user)
1064*4882a593Smuzhiyun 	 */
1065*4882a593Smuzhiyun 	*own = *user ;
1066*4882a593Smuzhiyun 	if (can) {
1067*4882a593Smuzhiyun 		p = own->a ;
1068*4882a593Smuzhiyun 		for (i = 0 ; i < 6 ; i++, p++)
1069*4882a593Smuzhiyun 			*p = bitrev8(*p);
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 	slot = NULL;
1072*4882a593Smuzhiyun 	for (i = 0, tb = smc->hw.fp.mc.table ; i < FPMAX_MULTICAST ; i++, tb++){
1073*4882a593Smuzhiyun 		if (!tb->n) {		/* not used */
1074*4882a593Smuzhiyun 			if (!del && !slot)	/* if !del save first free */
1075*4882a593Smuzhiyun 				slot = tb ;
1076*4882a593Smuzhiyun 			continue ;
1077*4882a593Smuzhiyun 		}
1078*4882a593Smuzhiyun 		if (!ether_addr_equal((char *)&tb->a, (char *)own))
1079*4882a593Smuzhiyun 			continue ;
1080*4882a593Smuzhiyun 		return tb;
1081*4882a593Smuzhiyun 	}
1082*4882a593Smuzhiyun 	return slot;			/* return first free or NULL */
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun /*
1086*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(if,func;others;2)
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	void mac_clear_multicast(smc)
1089*4882a593Smuzhiyun 	struct s_smc *smc ;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun Function	DOWNCALL	(SMT, fplustm.c)
1092*4882a593Smuzhiyun 		Clear all multicast entries
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	END_MANUAL_ENTRY()
1095*4882a593Smuzhiyun  */
mac_clear_multicast(struct s_smc * smc)1096*4882a593Smuzhiyun void mac_clear_multicast(struct s_smc *smc)
1097*4882a593Smuzhiyun {
1098*4882a593Smuzhiyun 	struct s_fpmc	*tb ;
1099*4882a593Smuzhiyun 	int i ;
1100*4882a593Smuzhiyun 
1101*4882a593Smuzhiyun 	smc->hw.fp.os_slots_used = 0 ;	/* note the SMT addresses */
1102*4882a593Smuzhiyun 					/* will not be deleted */
1103*4882a593Smuzhiyun 	for (i = 0, tb = smc->hw.fp.mc.table ; i < FPMAX_MULTICAST ; i++, tb++){
1104*4882a593Smuzhiyun 		if (!tb->perm) {
1105*4882a593Smuzhiyun 			tb->n = 0 ;
1106*4882a593Smuzhiyun 		}
1107*4882a593Smuzhiyun 	}
1108*4882a593Smuzhiyun }
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun /*
1111*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(if,func;others;2)
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	int mac_add_multicast(smc,addr,can)
1114*4882a593Smuzhiyun 	struct s_smc *smc ;
1115*4882a593Smuzhiyun 	struct fddi_addr *addr ;
1116*4882a593Smuzhiyun 	int can ;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun Function	DOWNCALL	(SMC, fplustm.c)
1119*4882a593Smuzhiyun 		Add an entry to the multicast table
1120*4882a593Smuzhiyun 
1121*4882a593Smuzhiyun Para	addr	pointer to a multicast address
1122*4882a593Smuzhiyun 	can	= 0:	the multicast address has the physical format
1123*4882a593Smuzhiyun 		= 1:	the multicast address has the canonical format
1124*4882a593Smuzhiyun 		| 0x80	permanent
1125*4882a593Smuzhiyun 
1126*4882a593Smuzhiyun Returns	0: success
1127*4882a593Smuzhiyun 	1: address table full
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun Note	After a 'driver reset' or a 'station set address' all
1130*4882a593Smuzhiyun 	entries of the multicast table are cleared.
1131*4882a593Smuzhiyun 	In this case the driver has to fill the multicast table again.
1132*4882a593Smuzhiyun 	After the operating system dependent module filled
1133*4882a593Smuzhiyun 	the multicast table it must call mac_update_multicast
1134*4882a593Smuzhiyun 	to activate the new multicast addresses!
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	END_MANUAL_ENTRY()
1137*4882a593Smuzhiyun  */
mac_add_multicast(struct s_smc * smc,struct fddi_addr * addr,int can)1138*4882a593Smuzhiyun int mac_add_multicast(struct s_smc *smc, struct fddi_addr *addr, int can)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun 	SK_LOC_DECL(struct fddi_addr,own) ;
1141*4882a593Smuzhiyun 	struct s_fpmc	*tb ;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	/*
1144*4882a593Smuzhiyun 	 * check if there are free table entries
1145*4882a593Smuzhiyun 	 */
1146*4882a593Smuzhiyun 	if (can & 0x80) {
1147*4882a593Smuzhiyun 		if (smc->hw.fp.smt_slots_used >= SMT_MAX_MULTI) {
1148*4882a593Smuzhiyun 			return 1;
1149*4882a593Smuzhiyun 		}
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 	else {
1152*4882a593Smuzhiyun 		if (smc->hw.fp.os_slots_used >= FPMAX_MULTICAST-SMT_MAX_MULTI) {
1153*4882a593Smuzhiyun 			return 1;
1154*4882a593Smuzhiyun 		}
1155*4882a593Smuzhiyun 	}
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	/*
1158*4882a593Smuzhiyun 	 * find empty slot
1159*4882a593Smuzhiyun 	 */
1160*4882a593Smuzhiyun 	if (!(tb = mac_get_mc_table(smc,addr,&own,0,can & ~0x80)))
1161*4882a593Smuzhiyun 		return 1;
1162*4882a593Smuzhiyun 	tb->n++ ;
1163*4882a593Smuzhiyun 	tb->a = own ;
1164*4882a593Smuzhiyun 	tb->perm = (can & 0x80) ? 1 : 0 ;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	if (can & 0x80)
1167*4882a593Smuzhiyun 		smc->hw.fp.smt_slots_used++ ;
1168*4882a593Smuzhiyun 	else
1169*4882a593Smuzhiyun 		smc->hw.fp.os_slots_used++ ;
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	return 0;
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun /*
1175*4882a593Smuzhiyun  * mode
1176*4882a593Smuzhiyun  */
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun #define RX_MODE_PROM		0x1
1179*4882a593Smuzhiyun #define RX_MODE_ALL_MULTI	0x2
1180*4882a593Smuzhiyun 
1181*4882a593Smuzhiyun /*
1182*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(if,func;others;2)
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	void mac_update_multicast(smc)
1185*4882a593Smuzhiyun 	struct s_smc *smc ;
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun Function	DOWNCALL	(SMT, fplustm.c)
1188*4882a593Smuzhiyun 		Update FORMAC multicast registers
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	END_MANUAL_ENTRY()
1191*4882a593Smuzhiyun  */
mac_update_multicast(struct s_smc * smc)1192*4882a593Smuzhiyun void mac_update_multicast(struct s_smc *smc)
1193*4882a593Smuzhiyun {
1194*4882a593Smuzhiyun 	struct s_fpmc	*tb ;
1195*4882a593Smuzhiyun 	u_char	*fu ;
1196*4882a593Smuzhiyun 	int	i ;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	/*
1199*4882a593Smuzhiyun 	 * invalidate the CAM
1200*4882a593Smuzhiyun 	 */
1201*4882a593Smuzhiyun 	outpw(FM_A(FM_AFCMD),FM_IINV_CAM) ;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	/*
1204*4882a593Smuzhiyun 	 * set the functional address
1205*4882a593Smuzhiyun 	 */
1206*4882a593Smuzhiyun 	if (smc->hw.fp.func_addr) {
1207*4882a593Smuzhiyun 		fu = (u_char *) &smc->hw.fp.func_addr ;
1208*4882a593Smuzhiyun 		outpw(FM_A(FM_AFMASK2),0xffff) ;
1209*4882a593Smuzhiyun 		outpw(FM_A(FM_AFMASK1),(u_short) ~((fu[0] << 8) + fu[1])) ;
1210*4882a593Smuzhiyun 		outpw(FM_A(FM_AFMASK0),(u_short) ~((fu[2] << 8) + fu[3])) ;
1211*4882a593Smuzhiyun 		outpw(FM_A(FM_AFPERS),FM_VALID|FM_DA) ;
1212*4882a593Smuzhiyun 		outpw(FM_A(FM_AFCOMP2), 0xc000) ;
1213*4882a593Smuzhiyun 		outpw(FM_A(FM_AFCOMP1), 0x0000) ;
1214*4882a593Smuzhiyun 		outpw(FM_A(FM_AFCOMP0), 0x0000) ;
1215*4882a593Smuzhiyun 		outpw(FM_A(FM_AFCMD),FM_IWRITE_CAM) ;
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun 
1218*4882a593Smuzhiyun 	/*
1219*4882a593Smuzhiyun 	 * set the mask and the personality register(s)
1220*4882a593Smuzhiyun 	 */
1221*4882a593Smuzhiyun 	outpw(FM_A(FM_AFMASK0),0xffff) ;
1222*4882a593Smuzhiyun 	outpw(FM_A(FM_AFMASK1),0xffff) ;
1223*4882a593Smuzhiyun 	outpw(FM_A(FM_AFMASK2),0xffff) ;
1224*4882a593Smuzhiyun 	outpw(FM_A(FM_AFPERS),FM_VALID|FM_DA) ;
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun 	for (i = 0, tb = smc->hw.fp.mc.table; i < FPMAX_MULTICAST; i++, tb++) {
1227*4882a593Smuzhiyun 		if (tb->n) {
1228*4882a593Smuzhiyun 			CHECK_CAM() ;
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 			/*
1231*4882a593Smuzhiyun 			 * write the multicast address into the CAM
1232*4882a593Smuzhiyun 			 */
1233*4882a593Smuzhiyun 			outpw(FM_A(FM_AFCOMP2),
1234*4882a593Smuzhiyun 				(u_short)((tb->a.a[0]<<8)+tb->a.a[1])) ;
1235*4882a593Smuzhiyun 			outpw(FM_A(FM_AFCOMP1),
1236*4882a593Smuzhiyun 				(u_short)((tb->a.a[2]<<8)+tb->a.a[3])) ;
1237*4882a593Smuzhiyun 			outpw(FM_A(FM_AFCOMP0),
1238*4882a593Smuzhiyun 				(u_short)((tb->a.a[4]<<8)+tb->a.a[5])) ;
1239*4882a593Smuzhiyun 			outpw(FM_A(FM_AFCMD),FM_IWRITE_CAM) ;
1240*4882a593Smuzhiyun 		}
1241*4882a593Smuzhiyun 	}
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun 
1244*4882a593Smuzhiyun /*
1245*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(if,func;others;3)
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	void mac_set_rx_mode(smc,mode)
1248*4882a593Smuzhiyun 	struct s_smc *smc ;
1249*4882a593Smuzhiyun 	int mode ;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun Function	DOWNCALL/INTERN	(SMT, fplustm.c)
1252*4882a593Smuzhiyun 		This function enables / disables the selected receive.
1253*4882a593Smuzhiyun 		Don't call this function if the hardware module is
1254*4882a593Smuzhiyun 		used -- use mac_drv_rx_mode() instead of.
1255*4882a593Smuzhiyun 
1256*4882a593Smuzhiyun Para	mode =	1	RX_ENABLE_ALLMULTI	enable all multicasts
1257*4882a593Smuzhiyun 		2	RX_DISABLE_ALLMULTI	disable "enable all multicasts"
1258*4882a593Smuzhiyun 		3	RX_ENABLE_PROMISC	enable promiscuous
1259*4882a593Smuzhiyun 		4	RX_DISABLE_PROMISC	disable promiscuous
1260*4882a593Smuzhiyun 		5	RX_ENABLE_NSA		enable reception of NSA frames
1261*4882a593Smuzhiyun 		6	RX_DISABLE_NSA		disable reception of NSA frames
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun Note	The selected receive modes will be lost after 'driver reset'
1264*4882a593Smuzhiyun 	or 'set station address'
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	END_MANUAL_ENTRY
1267*4882a593Smuzhiyun  */
mac_set_rx_mode(struct s_smc * smc,int mode)1268*4882a593Smuzhiyun void mac_set_rx_mode(struct s_smc *smc, int mode)
1269*4882a593Smuzhiyun {
1270*4882a593Smuzhiyun 	switch (mode) {
1271*4882a593Smuzhiyun 	case RX_ENABLE_ALLMULTI :
1272*4882a593Smuzhiyun 		smc->hw.fp.rx_prom |= RX_MODE_ALL_MULTI ;
1273*4882a593Smuzhiyun 		break ;
1274*4882a593Smuzhiyun 	case RX_DISABLE_ALLMULTI :
1275*4882a593Smuzhiyun 		smc->hw.fp.rx_prom &= ~RX_MODE_ALL_MULTI ;
1276*4882a593Smuzhiyun 		break ;
1277*4882a593Smuzhiyun 	case RX_ENABLE_PROMISC :
1278*4882a593Smuzhiyun 		smc->hw.fp.rx_prom |= RX_MODE_PROM ;
1279*4882a593Smuzhiyun 		break ;
1280*4882a593Smuzhiyun 	case RX_DISABLE_PROMISC :
1281*4882a593Smuzhiyun 		smc->hw.fp.rx_prom &= ~RX_MODE_PROM ;
1282*4882a593Smuzhiyun 		break ;
1283*4882a593Smuzhiyun 	case RX_ENABLE_NSA :
1284*4882a593Smuzhiyun 		smc->hw.fp.nsa_mode = FM_MDAMA ;
1285*4882a593Smuzhiyun 		smc->hw.fp.rx_mode = (smc->hw.fp.rx_mode & ~FM_ADDET) |
1286*4882a593Smuzhiyun 			smc->hw.fp.nsa_mode ;
1287*4882a593Smuzhiyun 		break ;
1288*4882a593Smuzhiyun 	case RX_DISABLE_NSA :
1289*4882a593Smuzhiyun 		smc->hw.fp.nsa_mode = FM_MRNNSAFNMA ;
1290*4882a593Smuzhiyun 		smc->hw.fp.rx_mode = (smc->hw.fp.rx_mode & ~FM_ADDET) |
1291*4882a593Smuzhiyun 			smc->hw.fp.nsa_mode ;
1292*4882a593Smuzhiyun 		break ;
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun 	if (smc->hw.fp.rx_prom & RX_MODE_PROM) {
1295*4882a593Smuzhiyun 		smc->hw.fp.rx_mode = FM_MLIMPROM ;
1296*4882a593Smuzhiyun 	}
1297*4882a593Smuzhiyun 	else if (smc->hw.fp.rx_prom & RX_MODE_ALL_MULTI) {
1298*4882a593Smuzhiyun 		smc->hw.fp.rx_mode = smc->hw.fp.nsa_mode | FM_EXGPA0 ;
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 	else
1301*4882a593Smuzhiyun 		smc->hw.fp.rx_mode = smc->hw.fp.nsa_mode ;
1302*4882a593Smuzhiyun 	SETMASK(FM_A(FM_MDREG1),smc->hw.fp.rx_mode,FM_ADDRX) ;
1303*4882a593Smuzhiyun 	mac_update_multicast(smc) ;
1304*4882a593Smuzhiyun }
1305*4882a593Smuzhiyun 
1306*4882a593Smuzhiyun /*
1307*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(module;tests;3)
1308*4882a593Smuzhiyun 	How to test the Restricted Token Monitor
1309*4882a593Smuzhiyun 	----------------------------------------------------------------
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	o Insert a break point in the function rtm_irq()
1312*4882a593Smuzhiyun 	o Remove all stations with a restricted token monitor from the
1313*4882a593Smuzhiyun 	  network.
1314*4882a593Smuzhiyun 	o Connect a UPPS ISA or EISA station to the network.
1315*4882a593Smuzhiyun 	o Give the FORMAC of UPPS station the command to send
1316*4882a593Smuzhiyun 	  restricted tokens until the ring becomes instable.
1317*4882a593Smuzhiyun 	o Now connect your test test client.
1318*4882a593Smuzhiyun 	o The restricted token monitor should detect the restricted token,
1319*4882a593Smuzhiyun 	  and your break point will be reached.
1320*4882a593Smuzhiyun 	o You can ovserve how the station will clean the ring.
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	END_MANUAL_ENTRY
1323*4882a593Smuzhiyun  */
rtm_irq(struct s_smc * smc)1324*4882a593Smuzhiyun void rtm_irq(struct s_smc *smc)
1325*4882a593Smuzhiyun {
1326*4882a593Smuzhiyun 	outpw(ADDR(B2_RTM_CRTL),TIM_CL_IRQ) ;		/* clear IRQ */
1327*4882a593Smuzhiyun 	if (inpw(ADDR(B2_RTM_CRTL)) & TIM_RES_TOK) {
1328*4882a593Smuzhiyun 		outpw(FM_A(FM_CMDREG1),FM_ICL) ;	/* force claim */
1329*4882a593Smuzhiyun 		DB_RMT("RMT: fddiPATHT_Rmode expired");
1330*4882a593Smuzhiyun 		AIX_EVENT(smc, (u_long) FDDI_RING_STATUS,
1331*4882a593Smuzhiyun 				(u_long) FDDI_SMT_EVENT,
1332*4882a593Smuzhiyun 				(u_long) FDDI_RTT, smt_get_event_word(smc));
1333*4882a593Smuzhiyun 	}
1334*4882a593Smuzhiyun 	outpw(ADDR(B2_RTM_CRTL),TIM_START) ;	/* enable RTM monitoring */
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
rtm_init(struct s_smc * smc)1337*4882a593Smuzhiyun static void rtm_init(struct s_smc *smc)
1338*4882a593Smuzhiyun {
1339*4882a593Smuzhiyun 	outpd(ADDR(B2_RTM_INI),0) ;		/* timer = 0 */
1340*4882a593Smuzhiyun 	outpw(ADDR(B2_RTM_CRTL),TIM_START) ;	/* enable IRQ */
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun 
rtm_set_timer(struct s_smc * smc)1343*4882a593Smuzhiyun void rtm_set_timer(struct s_smc *smc)
1344*4882a593Smuzhiyun {
1345*4882a593Smuzhiyun 	/*
1346*4882a593Smuzhiyun 	 * MIB timer and hardware timer have the same resolution of 80nS
1347*4882a593Smuzhiyun 	 */
1348*4882a593Smuzhiyun 	DB_RMT("RMT: setting new fddiPATHT_Rmode, t = %d ns",
1349*4882a593Smuzhiyun 	       (int)smc->mib.a[PATH0].fddiPATHT_Rmode);
1350*4882a593Smuzhiyun 	outpd(ADDR(B2_RTM_INI),smc->mib.a[PATH0].fddiPATHT_Rmode) ;
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun 
smt_split_up_fifo(struct s_smc * smc)1353*4882a593Smuzhiyun static void smt_split_up_fifo(struct s_smc *smc)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun 
1356*4882a593Smuzhiyun /*
1357*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(module;mem;1)
1358*4882a593Smuzhiyun 	-------------------------------------------------------------
1359*4882a593Smuzhiyun 	RECEIVE BUFFER MEMORY DIVERSION
1360*4882a593Smuzhiyun 	-------------------------------------------------------------
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	R1_RxD == SMT_R1_RXD_COUNT
1363*4882a593Smuzhiyun 	R2_RxD == SMT_R2_RXD_COUNT
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	SMT_R1_RXD_COUNT must be unequal zero
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 		   | R1_RxD R2_RxD |R1_RxD R2_RxD | R1_RxD R2_RxD
1368*4882a593Smuzhiyun 		   |   x      0	   |  x	    1-3	  |   x     < 3
1369*4882a593Smuzhiyun 	----------------------------------------------------------------------
1370*4882a593Smuzhiyun 		   |   63,75 kB	   |    54,75	  |	R1_RxD
1371*4882a593Smuzhiyun 	rx queue 1 | RX_FIFO_SPACE | RX_LARGE_FIFO| ------------- * 63,75 kB
1372*4882a593Smuzhiyun 		   |		   |		  | R1_RxD+R2_RxD
1373*4882a593Smuzhiyun 	----------------------------------------------------------------------
1374*4882a593Smuzhiyun 		   |		   |    9 kB	  |     R2_RxD
1375*4882a593Smuzhiyun 	rx queue 2 |	0 kB	   | RX_SMALL_FIFO| ------------- * 63,75 kB
1376*4882a593Smuzhiyun 		   |  (not used)   |		  | R1_RxD+R2_RxD
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	END_MANUAL_ENTRY
1379*4882a593Smuzhiyun */
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	if (SMT_R1_RXD_COUNT == 0) {
1382*4882a593Smuzhiyun 		SMT_PANIC(smc,SMT_E0117, SMT_E0117_MSG) ;
1383*4882a593Smuzhiyun 	}
1384*4882a593Smuzhiyun 
1385*4882a593Smuzhiyun 	switch(SMT_R2_RXD_COUNT) {
1386*4882a593Smuzhiyun 	case 0:
1387*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx1_fifo_size = RX_FIFO_SPACE ;
1388*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx2_fifo_size = 0 ;
1389*4882a593Smuzhiyun 		break ;
1390*4882a593Smuzhiyun 	case 1:
1391*4882a593Smuzhiyun 	case 2:
1392*4882a593Smuzhiyun 	case 3:
1393*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx1_fifo_size = RX_LARGE_FIFO ;
1394*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx2_fifo_size = RX_SMALL_FIFO ;
1395*4882a593Smuzhiyun 		break ;
1396*4882a593Smuzhiyun 	default:	/* this is not the real defaule */
1397*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx1_fifo_size = RX_FIFO_SPACE *
1398*4882a593Smuzhiyun 		SMT_R1_RXD_COUNT/(SMT_R1_RXD_COUNT+SMT_R2_RXD_COUNT) ;
1399*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx2_fifo_size = RX_FIFO_SPACE *
1400*4882a593Smuzhiyun 		SMT_R2_RXD_COUNT/(SMT_R1_RXD_COUNT+SMT_R2_RXD_COUNT) ;
1401*4882a593Smuzhiyun 		break ;
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun /*
1405*4882a593Smuzhiyun 	BEGIN_MANUAL_ENTRY(module;mem;1)
1406*4882a593Smuzhiyun 	-------------------------------------------------------------
1407*4882a593Smuzhiyun 	TRANSMIT BUFFER MEMORY DIVERSION
1408*4882a593Smuzhiyun 	-------------------------------------------------------------
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun 		 | no sync bw	| sync bw available and | sync bw available and
1412*4882a593Smuzhiyun 		 | available	| SynchTxMode = SPLIT	| SynchTxMode = ALL
1413*4882a593Smuzhiyun 	-----------------------------------------------------------------------
1414*4882a593Smuzhiyun 	sync tx	 |     0 kB	|	32 kB		|	55 kB
1415*4882a593Smuzhiyun 	queue	 |		|   TX_MEDIUM_FIFO	|   TX_LARGE_FIFO
1416*4882a593Smuzhiyun 	-----------------------------------------------------------------------
1417*4882a593Smuzhiyun 	async tx |    64 kB	|	32 kB		|	 9 k
1418*4882a593Smuzhiyun 	queue	 | TX_FIFO_SPACE|   TX_MEDIUM_FIFO	|   TX_SMALL_FIFO
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	END_MANUAL_ENTRY
1421*4882a593Smuzhiyun */
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun 	/*
1424*4882a593Smuzhiyun 	 * set the tx mode bits
1425*4882a593Smuzhiyun 	 */
1426*4882a593Smuzhiyun 	if (smc->mib.a[PATH0].fddiPATHSbaPayload) {
1427*4882a593Smuzhiyun #ifdef ESS
1428*4882a593Smuzhiyun 		smc->hw.fp.fifo.fifo_config_mode |=
1429*4882a593Smuzhiyun 			smc->mib.fddiESSSynchTxMode | SYNC_TRAFFIC_ON ;
1430*4882a593Smuzhiyun #endif
1431*4882a593Smuzhiyun 	}
1432*4882a593Smuzhiyun 	else {
1433*4882a593Smuzhiyun 		smc->hw.fp.fifo.fifo_config_mode &=
1434*4882a593Smuzhiyun 			~(SEND_ASYNC_AS_SYNC|SYNC_TRAFFIC_ON) ;
1435*4882a593Smuzhiyun 	}
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	/*
1438*4882a593Smuzhiyun 	 * split up the FIFO
1439*4882a593Smuzhiyun 	 */
1440*4882a593Smuzhiyun 	if (smc->hw.fp.fifo.fifo_config_mode & SYNC_TRAFFIC_ON) {
1441*4882a593Smuzhiyun 		if (smc->hw.fp.fifo.fifo_config_mode & SEND_ASYNC_AS_SYNC) {
1442*4882a593Smuzhiyun 			smc->hw.fp.fifo.tx_s_size = TX_LARGE_FIFO ;
1443*4882a593Smuzhiyun 			smc->hw.fp.fifo.tx_a0_size = TX_SMALL_FIFO ;
1444*4882a593Smuzhiyun 		}
1445*4882a593Smuzhiyun 		else {
1446*4882a593Smuzhiyun 			smc->hw.fp.fifo.tx_s_size = TX_MEDIUM_FIFO ;
1447*4882a593Smuzhiyun 			smc->hw.fp.fifo.tx_a0_size = TX_MEDIUM_FIFO ;
1448*4882a593Smuzhiyun 		}
1449*4882a593Smuzhiyun 	}
1450*4882a593Smuzhiyun 	else {
1451*4882a593Smuzhiyun 			smc->hw.fp.fifo.tx_s_size = 0 ;
1452*4882a593Smuzhiyun 			smc->hw.fp.fifo.tx_a0_size = TX_FIFO_SPACE ;
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun 	smc->hw.fp.fifo.rx1_fifo_start = smc->hw.fp.fifo.rbc_ram_start +
1456*4882a593Smuzhiyun 		RX_FIFO_OFF ;
1457*4882a593Smuzhiyun 	smc->hw.fp.fifo.tx_s_start = smc->hw.fp.fifo.rx1_fifo_start +
1458*4882a593Smuzhiyun 		smc->hw.fp.fifo.rx1_fifo_size ;
1459*4882a593Smuzhiyun 	smc->hw.fp.fifo.tx_a0_start = smc->hw.fp.fifo.tx_s_start +
1460*4882a593Smuzhiyun 		smc->hw.fp.fifo.tx_s_size ;
1461*4882a593Smuzhiyun 	smc->hw.fp.fifo.rx2_fifo_start = smc->hw.fp.fifo.tx_a0_start +
1462*4882a593Smuzhiyun 		smc->hw.fp.fifo.tx_a0_size ;
1463*4882a593Smuzhiyun 
1464*4882a593Smuzhiyun 	DB_SMT("FIFO split: mode = %x", smc->hw.fp.fifo.fifo_config_mode);
1465*4882a593Smuzhiyun 	DB_SMT("rbc_ram_start =	%x	 rbc_ram_end = 	%x",
1466*4882a593Smuzhiyun 	       smc->hw.fp.fifo.rbc_ram_start, smc->hw.fp.fifo.rbc_ram_end);
1467*4882a593Smuzhiyun 	DB_SMT("rx1_fifo_start = %x	 tx_s_start = 	%x",
1468*4882a593Smuzhiyun 	       smc->hw.fp.fifo.rx1_fifo_start, smc->hw.fp.fifo.tx_s_start);
1469*4882a593Smuzhiyun 	DB_SMT("tx_a0_start =	%x	 rx2_fifo_start = 	%x",
1470*4882a593Smuzhiyun 	       smc->hw.fp.fifo.tx_a0_start, smc->hw.fp.fifo.rx2_fifo_start);
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun 
formac_reinit_tx(struct s_smc * smc)1473*4882a593Smuzhiyun void formac_reinit_tx(struct s_smc *smc)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun 	/*
1476*4882a593Smuzhiyun 	 * Split up the FIFO and reinitialize the MAC if synchronous
1477*4882a593Smuzhiyun 	 * bandwidth becomes available but no synchronous queue is
1478*4882a593Smuzhiyun 	 * configured.
1479*4882a593Smuzhiyun 	 */
1480*4882a593Smuzhiyun 	if (!smc->hw.fp.fifo.tx_s_size && smc->mib.a[PATH0].fddiPATHSbaPayload){
1481*4882a593Smuzhiyun 		(void)init_mac(smc,0) ;
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun }
1484*4882a593Smuzhiyun 
1485