xref: /OK3568_Linux_fs/kernel/drivers/net/fddi/defza.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun /*	FDDI network adapter driver for DEC FDDIcontroller 700/700-C devices.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  *	Copyright (c) 2018  Maciej W. Rozycki
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *	This program is free software; you can redistribute it and/or
7*4882a593Smuzhiyun  *	modify it under the terms of the GNU General Public License
8*4882a593Smuzhiyun  *	as published by the Free Software Foundation; either version
9*4882a593Smuzhiyun  *	2 of the License, or (at your option) any later version.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *	References:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  *	Dave Sawyer & Phil Weeks & Frank Itkowsky,
14*4882a593Smuzhiyun  *	"DEC FDDIcontroller 700 Port Specification",
15*4882a593Smuzhiyun  *	Revision 1.1, Digital Equipment Corporation
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/compiler.h>
19*4882a593Smuzhiyun #include <linux/if_fddi.h>
20*4882a593Smuzhiyun #include <linux/spinlock.h>
21*4882a593Smuzhiyun #include <linux/timer.h>
22*4882a593Smuzhiyun #include <linux/types.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /* IOmem register offsets. */
25*4882a593Smuzhiyun #define FZA_REG_BASE		0x100000	/* register base address */
26*4882a593Smuzhiyun #define FZA_REG_RESET		0x100200	/* reset, r/w */
27*4882a593Smuzhiyun #define FZA_REG_INT_EVENT	0x100400	/* interrupt event, r/w1c */
28*4882a593Smuzhiyun #define FZA_REG_STATUS		0x100402	/* status, r/o */
29*4882a593Smuzhiyun #define FZA_REG_INT_MASK	0x100404	/* interrupt mask, r/w */
30*4882a593Smuzhiyun #define FZA_REG_CONTROL_A	0x100500	/* control A, r/w1s */
31*4882a593Smuzhiyun #define FZA_REG_CONTROL_B	0x100502	/* control B, r/w */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Reset register constants.  Bits 1:0 are r/w, others are fixed at 0. */
34*4882a593Smuzhiyun #define FZA_RESET_DLU	0x0002	/* OR with INIT to blast flash memory */
35*4882a593Smuzhiyun #define FZA_RESET_INIT	0x0001	/* switch into the reset state */
36*4882a593Smuzhiyun #define FZA_RESET_CLR	0x0000	/* run self-test and return to work */
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Interrupt event register constants.  All bits are r/w1c. */
39*4882a593Smuzhiyun #define FZA_EVENT_DLU_DONE	0x0800	/* flash memory write complete */
40*4882a593Smuzhiyun #define FZA_EVENT_FLUSH_TX	0x0400	/* transmit ring flush request */
41*4882a593Smuzhiyun #define FZA_EVENT_PM_PARITY_ERR	0x0200	/* onboard packet memory parity err */
42*4882a593Smuzhiyun #define FZA_EVENT_HB_PARITY_ERR	0x0100	/* host bus parity error */
43*4882a593Smuzhiyun #define FZA_EVENT_NXM_ERR	0x0080	/* non-existent memory access error;
44*4882a593Smuzhiyun 					 * also raised for unaligned and
45*4882a593Smuzhiyun 					 * unsupported partial-word accesses
46*4882a593Smuzhiyun 					 */
47*4882a593Smuzhiyun #define FZA_EVENT_LINK_ST_CHG	0x0040	/* link status change */
48*4882a593Smuzhiyun #define FZA_EVENT_STATE_CHG	0x0020	/* adapter state change */
49*4882a593Smuzhiyun #define FZA_EVENT_UNS_POLL	0x0010	/* unsolicited event service request */
50*4882a593Smuzhiyun #define FZA_EVENT_CMD_DONE	0x0008	/* command done ack */
51*4882a593Smuzhiyun #define FZA_EVENT_SMT_TX_POLL	0x0004	/* SMT frame transmit request */
52*4882a593Smuzhiyun #define FZA_EVENT_RX_POLL	0x0002	/* receive request (packet avail.) */
53*4882a593Smuzhiyun #define FZA_EVENT_TX_DONE	0x0001	/* RMC transmit done ack */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* Status register constants.  All bits are r/o. */
56*4882a593Smuzhiyun #define FZA_STATUS_DLU_SHIFT	0xc	/* down line upgrade status bits */
57*4882a593Smuzhiyun #define FZA_STATUS_DLU_MASK	0x03
58*4882a593Smuzhiyun #define FZA_STATUS_LINK_SHIFT	0xb	/* link status bits */
59*4882a593Smuzhiyun #define FZA_STATUS_LINK_MASK	0x01
60*4882a593Smuzhiyun #define FZA_STATUS_STATE_SHIFT	0x8	/* adapter state bits */
61*4882a593Smuzhiyun #define FZA_STATUS_STATE_MASK	0x07
62*4882a593Smuzhiyun #define FZA_STATUS_HALT_SHIFT	0x0	/* halt reason bits */
63*4882a593Smuzhiyun #define FZA_STATUS_HALT_MASK	0xff
64*4882a593Smuzhiyun #define FZA_STATUS_TEST_SHIFT	0x0	/* test failure bits */
65*4882a593Smuzhiyun #define FZA_STATUS_TEST_MASK	0xff
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define FZA_STATUS_GET_DLU(x)	(((x) >> FZA_STATUS_DLU_SHIFT) &	\
68*4882a593Smuzhiyun 				 FZA_STATUS_DLU_MASK)
69*4882a593Smuzhiyun #define FZA_STATUS_GET_LINK(x)	(((x) >> FZA_STATUS_LINK_SHIFT) &	\
70*4882a593Smuzhiyun 				 FZA_STATUS_LINK_MASK)
71*4882a593Smuzhiyun #define FZA_STATUS_GET_STATE(x)	(((x) >> FZA_STATUS_STATE_SHIFT) &	\
72*4882a593Smuzhiyun 				 FZA_STATUS_STATE_MASK)
73*4882a593Smuzhiyun #define FZA_STATUS_GET_HALT(x)	(((x) >> FZA_STATUS_HALT_SHIFT) &	\
74*4882a593Smuzhiyun 				 FZA_STATUS_HALT_MASK)
75*4882a593Smuzhiyun #define FZA_STATUS_GET_TEST(x)	(((x) >> FZA_STATUS_TEST_SHIFT) &	\
76*4882a593Smuzhiyun 				 FZA_STATUS_TEST_MASK)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define FZA_DLU_FAILURE		0x0	/* DLU catastrophic error; brain dead */
79*4882a593Smuzhiyun #define FZA_DLU_ERROR		0x1	/* DLU error; old firmware intact */
80*4882a593Smuzhiyun #define FZA_DLU_SUCCESS		0x2	/* DLU OK; new firmware loaded */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #define FZA_LINK_OFF		0x0	/* link unavailable */
83*4882a593Smuzhiyun #define FZA_LINK_ON		0x1	/* link available */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun #define FZA_STATE_RESET		0x0	/* resetting */
86*4882a593Smuzhiyun #define FZA_STATE_UNINITIALIZED	0x1	/* after a reset */
87*4882a593Smuzhiyun #define FZA_STATE_INITIALIZED	0x2	/* initialized */
88*4882a593Smuzhiyun #define FZA_STATE_RUNNING	0x3	/* running (link active) */
89*4882a593Smuzhiyun #define FZA_STATE_MAINTENANCE	0x4	/* running (link looped back) */
90*4882a593Smuzhiyun #define FZA_STATE_HALTED	0x5	/* halted (error condition) */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #define FZA_HALT_UNKNOWN	0x00	/* unknown reason */
93*4882a593Smuzhiyun #define FZA_HALT_HOST		0x01	/* host-directed HALT */
94*4882a593Smuzhiyun #define FZA_HALT_HB_PARITY	0x02	/* host bus parity error */
95*4882a593Smuzhiyun #define FZA_HALT_NXM		0x03	/* adapter non-existent memory ref. */
96*4882a593Smuzhiyun #define FZA_HALT_SW		0x04	/* adapter software fault */
97*4882a593Smuzhiyun #define FZA_HALT_HW		0x05	/* adapter hardware fault */
98*4882a593Smuzhiyun #define FZA_HALT_PC_TRACE	0x06	/* PC Trace path test */
99*4882a593Smuzhiyun #define FZA_HALT_DLSW		0x07	/* data link software fault */
100*4882a593Smuzhiyun #define FZA_HALT_DLHW		0x08	/* data link hardware fault */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define FZA_TEST_FATAL		0x00	/* self-test catastrophic failure */
103*4882a593Smuzhiyun #define FZA_TEST_68K		0x01	/* 68000 CPU */
104*4882a593Smuzhiyun #define FZA_TEST_SRAM_BWADDR	0x02	/* SRAM byte/word address */
105*4882a593Smuzhiyun #define FZA_TEST_SRAM_DBUS	0x03	/* SRAM data bus */
106*4882a593Smuzhiyun #define FZA_TEST_SRAM_STUCK1	0x04	/* SRAM stuck-at range 1 */
107*4882a593Smuzhiyun #define FZA_TEST_SRAM_STUCK2	0x05	/* SRAM stuck-at range 2 */
108*4882a593Smuzhiyun #define FZA_TEST_SRAM_COUPL1	0x06	/* SRAM coupling range 1 */
109*4882a593Smuzhiyun #define FZA_TEST_SRAM_COUPL2	0x07	/* SRAM coupling */
110*4882a593Smuzhiyun #define FZA_TEST_FLASH_CRC	0x08	/* Flash CRC */
111*4882a593Smuzhiyun #define FZA_TEST_ROM		0x09	/* option ROM */
112*4882a593Smuzhiyun #define FZA_TEST_PHY_CSR	0x0a	/* PHY CSR */
113*4882a593Smuzhiyun #define FZA_TEST_MAC_BIST	0x0b	/* MAC BiST */
114*4882a593Smuzhiyun #define FZA_TEST_MAC_CSR	0x0c	/* MAC CSR */
115*4882a593Smuzhiyun #define FZA_TEST_MAC_ADDR_UNIQ	0x0d	/* MAC unique address */
116*4882a593Smuzhiyun #define FZA_TEST_ELM_BIST	0x0e	/* ELM BiST */
117*4882a593Smuzhiyun #define FZA_TEST_ELM_CSR	0x0f	/* ELM CSR */
118*4882a593Smuzhiyun #define FZA_TEST_ELM_ADDR_UNIQ	0x10	/* ELM unique address */
119*4882a593Smuzhiyun #define FZA_TEST_CAM		0x11	/* CAM */
120*4882a593Smuzhiyun #define FZA_TEST_NIROM		0x12	/* NI ROM checksum */
121*4882a593Smuzhiyun #define FZA_TEST_SC_LOOP	0x13	/* SC loopback packet */
122*4882a593Smuzhiyun #define FZA_TEST_LM_LOOP	0x14	/* LM loopback packet */
123*4882a593Smuzhiyun #define FZA_TEST_EB_LOOP	0x15	/* EB loopback packet */
124*4882a593Smuzhiyun #define FZA_TEST_SC_LOOP_BYPS	0x16	/* SC bypass loopback packet */
125*4882a593Smuzhiyun #define FZA_TEST_LM_LOOP_LOCAL	0x17	/* LM local loopback packet */
126*4882a593Smuzhiyun #define FZA_TEST_EB_LOOP_LOCAL	0x18	/* EB local loopback packet */
127*4882a593Smuzhiyun #define FZA_TEST_CDC_LOOP	0x19	/* CDC loopback packet */
128*4882a593Smuzhiyun #define FZA_TEST_FIBER_LOOP	0x1A	/* FIBER loopback packet */
129*4882a593Smuzhiyun #define FZA_TEST_CAM_MATCH_LOOP	0x1B	/* CAM match packet loopback */
130*4882a593Smuzhiyun #define FZA_TEST_68K_IRQ_STUCK	0x1C	/* 68000 interrupt line stuck-at */
131*4882a593Smuzhiyun #define FZA_TEST_IRQ_PRESENT	0x1D	/* interrupt present register */
132*4882a593Smuzhiyun #define FZA_TEST_RMC_BIST	0x1E	/* RMC BiST */
133*4882a593Smuzhiyun #define FZA_TEST_RMC_CSR	0x1F	/* RMC CSR */
134*4882a593Smuzhiyun #define FZA_TEST_RMC_ADDR_UNIQ	0x20	/* RMC unique address */
135*4882a593Smuzhiyun #define FZA_TEST_PM_DPATH	0x21	/* packet memory data path */
136*4882a593Smuzhiyun #define FZA_TEST_PM_ADDR	0x22	/* packet memory address */
137*4882a593Smuzhiyun #define FZA_TEST_RES_23		0x23	/* reserved */
138*4882a593Smuzhiyun #define FZA_TEST_PM_DESC	0x24	/* packet memory descriptor */
139*4882a593Smuzhiyun #define FZA_TEST_PM_OWN		0x25	/* packet memory own bit */
140*4882a593Smuzhiyun #define FZA_TEST_PM_PARITY	0x26	/* packet memory parity */
141*4882a593Smuzhiyun #define FZA_TEST_PM_BSWAP	0x27	/* packet memory byte swap */
142*4882a593Smuzhiyun #define FZA_TEST_PM_WSWAP	0x28	/* packet memory word swap */
143*4882a593Smuzhiyun #define FZA_TEST_PM_REF		0x29	/* packet memory refresh */
144*4882a593Smuzhiyun #define FZA_TEST_PM_CSR		0x2A	/* PM CSR */
145*4882a593Smuzhiyun #define FZA_TEST_PORT_STATUS	0x2B	/* port status register */
146*4882a593Smuzhiyun #define FZA_TEST_HOST_IRQMASK	0x2C	/* host interrupt mask */
147*4882a593Smuzhiyun #define FZA_TEST_TIMER_IRQ1	0x2D	/* RTOS timer */
148*4882a593Smuzhiyun #define FZA_TEST_FORCE_IRQ1	0x2E	/* force RTOS IRQ1 */
149*4882a593Smuzhiyun #define FZA_TEST_TIMER_IRQ5	0x2F	/* IRQ5 backoff timer */
150*4882a593Smuzhiyun #define FZA_TEST_FORCE_IRQ5	0x30	/* force IRQ5 */
151*4882a593Smuzhiyun #define FZA_TEST_RES_31		0x31	/* reserved */
152*4882a593Smuzhiyun #define FZA_TEST_IC_PRIO	0x32	/* interrupt controller priority */
153*4882a593Smuzhiyun #define FZA_TEST_PM_FULL	0x33	/* full packet memory */
154*4882a593Smuzhiyun #define FZA_TEST_PMI_DMA	0x34	/* PMI DMA */
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* Interrupt mask register constants.  All bits are r/w. */
157*4882a593Smuzhiyun #define FZA_MASK_RESERVED	0xf000	/* unused */
158*4882a593Smuzhiyun #define FZA_MASK_DLU_DONE	0x0800	/* flash memory write complete */
159*4882a593Smuzhiyun #define FZA_MASK_FLUSH_TX	0x0400	/* transmit ring flush request */
160*4882a593Smuzhiyun #define FZA_MASK_PM_PARITY_ERR	0x0200	/* onboard packet memory parity error
161*4882a593Smuzhiyun 					 */
162*4882a593Smuzhiyun #define FZA_MASK_HB_PARITY_ERR	0x0100	/* host bus parity error */
163*4882a593Smuzhiyun #define FZA_MASK_NXM_ERR	0x0080	/* adapter non-existent memory
164*4882a593Smuzhiyun 					 * reference
165*4882a593Smuzhiyun 					 */
166*4882a593Smuzhiyun #define FZA_MASK_LINK_ST_CHG	0x0040	/* link status change */
167*4882a593Smuzhiyun #define FZA_MASK_STATE_CHG	0x0020	/* adapter state change */
168*4882a593Smuzhiyun #define FZA_MASK_UNS_POLL	0x0010	/* unsolicited event service request */
169*4882a593Smuzhiyun #define FZA_MASK_CMD_DONE	0x0008	/* command ring entry processed */
170*4882a593Smuzhiyun #define FZA_MASK_SMT_TX_POLL	0x0004	/* SMT frame transmit request */
171*4882a593Smuzhiyun #define FZA_MASK_RCV_POLL	0x0002	/* receive request (packet available)
172*4882a593Smuzhiyun 					 */
173*4882a593Smuzhiyun #define FZA_MASK_TX_DONE	0x0001	/* RMC transmit done acknowledge */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* Which interrupts to receive: 0/1 is mask/unmask. */
176*4882a593Smuzhiyun #define FZA_MASK_NONE		0x0000
177*4882a593Smuzhiyun #define FZA_MASK_NORMAL							\
178*4882a593Smuzhiyun 		((~(FZA_MASK_RESERVED | FZA_MASK_DLU_DONE |		\
179*4882a593Smuzhiyun 		    FZA_MASK_PM_PARITY_ERR | FZA_MASK_HB_PARITY_ERR |	\
180*4882a593Smuzhiyun 		    FZA_MASK_NXM_ERR)) & 0xffff)
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* Control A register constants. */
183*4882a593Smuzhiyun #define FZA_CONTROL_A_HB_PARITY_ERR	0x8000	/* host bus parity error */
184*4882a593Smuzhiyun #define FZA_CONTROL_A_NXM_ERR		0x4000	/* adapter non-existent memory
185*4882a593Smuzhiyun 						 * reference
186*4882a593Smuzhiyun 						 */
187*4882a593Smuzhiyun #define FZA_CONTROL_A_SMT_RX_OVFL	0x0040	/* SMT receive overflow */
188*4882a593Smuzhiyun #define FZA_CONTROL_A_FLUSH_DONE	0x0020	/* flush tx request complete */
189*4882a593Smuzhiyun #define FZA_CONTROL_A_SHUT		0x0010	/* turn the interface off */
190*4882a593Smuzhiyun #define FZA_CONTROL_A_HALT		0x0008	/* halt the controller */
191*4882a593Smuzhiyun #define FZA_CONTROL_A_CMD_POLL		0x0004	/* command ring poll */
192*4882a593Smuzhiyun #define FZA_CONTROL_A_SMT_RX_POLL	0x0002	/* SMT receive ring poll */
193*4882a593Smuzhiyun #define FZA_CONTROL_A_TX_POLL		0x0001	/* transmit poll */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Control B register constants.  All bits are r/w.
196*4882a593Smuzhiyun  *
197*4882a593Smuzhiyun  * Possible values:
198*4882a593Smuzhiyun  *	0x0000 after booting into REX,
199*4882a593Smuzhiyun  *	0x0003 after issuing `boot #/mop'.
200*4882a593Smuzhiyun  */
201*4882a593Smuzhiyun #define FZA_CONTROL_B_CONSOLE	0x0002	/* OR with DRIVER for console
202*4882a593Smuzhiyun 					 * (TC firmware) mode
203*4882a593Smuzhiyun 					 */
204*4882a593Smuzhiyun #define FZA_CONTROL_B_DRIVER	0x0001	/* driver mode */
205*4882a593Smuzhiyun #define FZA_CONTROL_B_IDLE	0x0000	/* no driver installed */
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun #define FZA_RESET_PAD							\
208*4882a593Smuzhiyun 		(FZA_REG_RESET - FZA_REG_BASE)
209*4882a593Smuzhiyun #define FZA_INT_EVENT_PAD						\
210*4882a593Smuzhiyun 		(FZA_REG_INT_EVENT - FZA_REG_RESET - sizeof(u16))
211*4882a593Smuzhiyun #define FZA_CONTROL_A_PAD						\
212*4882a593Smuzhiyun 		(FZA_REG_CONTROL_A - FZA_REG_INT_MASK - sizeof(u16))
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun /* Layout of registers. */
215*4882a593Smuzhiyun struct fza_regs {
216*4882a593Smuzhiyun 	u8  pad0[FZA_RESET_PAD];
217*4882a593Smuzhiyun 	u16 reset;				/* reset register */
218*4882a593Smuzhiyun 	u8  pad1[FZA_INT_EVENT_PAD];
219*4882a593Smuzhiyun 	u16 int_event;				/* interrupt event register */
220*4882a593Smuzhiyun 	u16 status;				/* status register */
221*4882a593Smuzhiyun 	u16 int_mask;				/* interrupt mask register */
222*4882a593Smuzhiyun 	u8  pad2[FZA_CONTROL_A_PAD];
223*4882a593Smuzhiyun 	u16 control_a;				/* control A register */
224*4882a593Smuzhiyun 	u16 control_b;				/* control B register */
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun /* Command descriptor ring entry. */
228*4882a593Smuzhiyun struct fza_ring_cmd {
229*4882a593Smuzhiyun 	u32 cmd_own;		/* bit 31: ownership, bits [30:0]: command */
230*4882a593Smuzhiyun 	u32 stat;		/* command status */
231*4882a593Smuzhiyun 	u32 buffer;		/* address of the buffer in the FZA space */
232*4882a593Smuzhiyun 	u32 pad0;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun #define FZA_RING_CMD		0x200400	/* command ring address */
236*4882a593Smuzhiyun #define FZA_RING_CMD_SIZE	0x40		/* command descriptor ring
237*4882a593Smuzhiyun 						 * size
238*4882a593Smuzhiyun 						 */
239*4882a593Smuzhiyun /* Command constants. */
240*4882a593Smuzhiyun #define FZA_RING_CMD_MASK	0x7fffffff
241*4882a593Smuzhiyun #define FZA_RING_CMD_NOP	0x00000000	/* nop */
242*4882a593Smuzhiyun #define FZA_RING_CMD_INIT	0x00000001	/* initialize */
243*4882a593Smuzhiyun #define FZA_RING_CMD_MODCAM	0x00000002	/* modify CAM */
244*4882a593Smuzhiyun #define FZA_RING_CMD_PARAM	0x00000003	/* set system parameters */
245*4882a593Smuzhiyun #define FZA_RING_CMD_MODPROM	0x00000004	/* modify promiscuous mode */
246*4882a593Smuzhiyun #define FZA_RING_CMD_SETCHAR	0x00000005	/* set link characteristics */
247*4882a593Smuzhiyun #define FZA_RING_CMD_RDCNTR	0x00000006	/* read counters */
248*4882a593Smuzhiyun #define FZA_RING_CMD_STATUS	0x00000007	/* get link status */
249*4882a593Smuzhiyun #define FZA_RING_CMD_RDCAM	0x00000008	/* read CAM */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Command status constants. */
252*4882a593Smuzhiyun #define FZA_RING_STAT_SUCCESS	0x00000000
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun /* Unsolicited event descriptor ring entry. */
255*4882a593Smuzhiyun struct fza_ring_uns {
256*4882a593Smuzhiyun 	u32 own;		/* bit 31: ownership, bits [30:0]: reserved */
257*4882a593Smuzhiyun 	u32 id;			/* event ID */
258*4882a593Smuzhiyun 	u32 buffer;		/* address of the buffer in the FZA space */
259*4882a593Smuzhiyun 	u32 pad0;		/* reserved */
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun #define FZA_RING_UNS		0x200800	/* unsolicited ring address */
263*4882a593Smuzhiyun #define FZA_RING_UNS_SIZE	0x40		/* unsolicited descriptor ring
264*4882a593Smuzhiyun 						 * size
265*4882a593Smuzhiyun 						 */
266*4882a593Smuzhiyun /* Unsolicited event constants. */
267*4882a593Smuzhiyun #define FZA_RING_UNS_UND	0x00000000	/* undefined event ID */
268*4882a593Smuzhiyun #define FZA_RING_UNS_INIT_IN	0x00000001	/* ring init initiated */
269*4882a593Smuzhiyun #define FZA_RING_UNS_INIT_RX	0x00000002	/* ring init received */
270*4882a593Smuzhiyun #define FZA_RING_UNS_BEAC_IN	0x00000003	/* ring beaconing initiated */
271*4882a593Smuzhiyun #define FZA_RING_UNS_DUP_ADDR	0x00000004	/* duplicate address detected */
272*4882a593Smuzhiyun #define FZA_RING_UNS_DUP_TOK	0x00000005	/* duplicate token detected */
273*4882a593Smuzhiyun #define FZA_RING_UNS_PURG_ERR	0x00000006	/* ring purger error */
274*4882a593Smuzhiyun #define FZA_RING_UNS_STRIP_ERR	0x00000007	/* bridge strip error */
275*4882a593Smuzhiyun #define FZA_RING_UNS_OP_OSC	0x00000008	/* ring op oscillation */
276*4882a593Smuzhiyun #define FZA_RING_UNS_BEAC_RX	0x00000009	/* directed beacon received */
277*4882a593Smuzhiyun #define FZA_RING_UNS_PCT_IN	0x0000000a	/* PC trace initiated */
278*4882a593Smuzhiyun #define FZA_RING_UNS_PCT_RX	0x0000000b	/* PC trace received */
279*4882a593Smuzhiyun #define FZA_RING_UNS_TX_UNDER	0x0000000c	/* transmit underrun */
280*4882a593Smuzhiyun #define FZA_RING_UNS_TX_FAIL	0x0000000d	/* transmit failure */
281*4882a593Smuzhiyun #define FZA_RING_UNS_RX_OVER	0x0000000e	/* receive overrun */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* RMC (Ring Memory Control) transmit descriptor ring entry. */
284*4882a593Smuzhiyun struct fza_ring_rmc_tx {
285*4882a593Smuzhiyun 	u32 rmc;		/* RMC information */
286*4882a593Smuzhiyun 	u32 avl;		/* available for host (unused by RMC) */
287*4882a593Smuzhiyun 	u32 own;		/* bit 31: ownership, bits [30:0]: reserved */
288*4882a593Smuzhiyun 	u32 pad0;		/* reserved */
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun #define FZA_TX_BUFFER_ADDR(x)	(0x200000 | (((x) & 0xffff) << 5))
292*4882a593Smuzhiyun #define FZA_TX_BUFFER_SIZE	512
293*4882a593Smuzhiyun struct fza_buffer_tx {
294*4882a593Smuzhiyun 	u32 data[FZA_TX_BUFFER_SIZE / sizeof(u32)];
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun /* Transmit ring RMC constants. */
298*4882a593Smuzhiyun #define FZA_RING_TX_SOP		0x80000000	/* start of packet */
299*4882a593Smuzhiyun #define FZA_RING_TX_EOP		0x40000000	/* end of packet */
300*4882a593Smuzhiyun #define FZA_RING_TX_DTP		0x20000000	/* discard this packet */
301*4882a593Smuzhiyun #define FZA_RING_TX_VBC		0x10000000	/* valid buffer byte count */
302*4882a593Smuzhiyun #define FZA_RING_TX_DCC_MASK	0x0f000000	/* DMA completion code */
303*4882a593Smuzhiyun #define FZA_RING_TX_DCC_SUCCESS	0x01000000	/* transmit succeeded */
304*4882a593Smuzhiyun #define FZA_RING_TX_DCC_DTP_SOP	0x02000000	/* DTP set at SOP */
305*4882a593Smuzhiyun #define FZA_RING_TX_DCC_DTP	0x04000000	/* DTP set within packet */
306*4882a593Smuzhiyun #define FZA_RING_TX_DCC_ABORT	0x05000000	/* MAC-requested abort */
307*4882a593Smuzhiyun #define FZA_RING_TX_DCC_PARITY	0x06000000	/* xmit data parity error */
308*4882a593Smuzhiyun #define FZA_RING_TX_DCC_UNDRRUN	0x07000000	/* transmit underrun */
309*4882a593Smuzhiyun #define FZA_RING_TX_XPO_MASK	0x003fe000	/* transmit packet offset */
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /* Host receive descriptor ring entry. */
312*4882a593Smuzhiyun struct fza_ring_hst_rx {
313*4882a593Smuzhiyun 	u32 buf0_own;		/* bit 31: ownership, bits [30:23]: unused,
314*4882a593Smuzhiyun 				 * bits [22:0]: right-shifted address of the
315*4882a593Smuzhiyun 				 * buffer in system memory (low buffer)
316*4882a593Smuzhiyun 				 */
317*4882a593Smuzhiyun 	u32 buffer1;		/* bits [31:23]: unused,
318*4882a593Smuzhiyun 				 * bits [22:0]: right-shifted address of the
319*4882a593Smuzhiyun 				 * buffer in system memory (high buffer)
320*4882a593Smuzhiyun 				 */
321*4882a593Smuzhiyun 	u32 rmc;		/* RMC information */
322*4882a593Smuzhiyun 	u32 pad0;
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun #define FZA_RX_BUFFER_SIZE	(4096 + 512)	/* buffer length */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /* Receive ring RMC constants. */
328*4882a593Smuzhiyun #define FZA_RING_RX_SOP		0x80000000	/* start of packet */
329*4882a593Smuzhiyun #define FZA_RING_RX_EOP		0x40000000	/* end of packet */
330*4882a593Smuzhiyun #define FZA_RING_RX_FSC_MASK	0x38000000	/* # of frame status bits */
331*4882a593Smuzhiyun #define FZA_RING_RX_FSB_MASK	0x07c00000	/* frame status bits */
332*4882a593Smuzhiyun #define FZA_RING_RX_FSB_ERR	0x04000000	/* error detected */
333*4882a593Smuzhiyun #define FZA_RING_RX_FSB_ADDR	0x02000000	/* address recognized */
334*4882a593Smuzhiyun #define FZA_RING_RX_FSB_COP	0x01000000	/* frame copied */
335*4882a593Smuzhiyun #define FZA_RING_RX_FSB_F0	0x00800000	/* first additional flag */
336*4882a593Smuzhiyun #define FZA_RING_RX_FSB_F1	0x00400000	/* second additional flag */
337*4882a593Smuzhiyun #define FZA_RING_RX_BAD		0x00200000	/* bad packet */
338*4882a593Smuzhiyun #define FZA_RING_RX_CRC		0x00100000	/* CRC error */
339*4882a593Smuzhiyun #define FZA_RING_RX_RRR_MASK	0x000e0000	/* MAC receive status bits */
340*4882a593Smuzhiyun #define FZA_RING_RX_RRR_OK	0x00000000	/* receive OK */
341*4882a593Smuzhiyun #define FZA_RING_RX_RRR_SADDR	0x00020000	/* source address matched */
342*4882a593Smuzhiyun #define FZA_RING_RX_RRR_DADDR	0x00040000	/* dest address not matched */
343*4882a593Smuzhiyun #define FZA_RING_RX_RRR_ABORT	0x00060000	/* RMC abort */
344*4882a593Smuzhiyun #define FZA_RING_RX_RRR_LENGTH	0x00080000	/* invalid length */
345*4882a593Smuzhiyun #define FZA_RING_RX_RRR_FRAG	0x000a0000	/* fragment */
346*4882a593Smuzhiyun #define FZA_RING_RX_RRR_FORMAT	0x000c0000	/* format error */
347*4882a593Smuzhiyun #define FZA_RING_RX_RRR_RESET	0x000e0000	/* MAC reset */
348*4882a593Smuzhiyun #define FZA_RING_RX_DA_MASK	0x00018000	/* daddr match status bits */
349*4882a593Smuzhiyun #define FZA_RING_RX_DA_NONE	0x00000000	/* no match */
350*4882a593Smuzhiyun #define FZA_RING_RX_DA_PROM	0x00008000	/* promiscuous match */
351*4882a593Smuzhiyun #define FZA_RING_RX_DA_CAM	0x00010000	/* CAM entry match */
352*4882a593Smuzhiyun #define FZA_RING_RX_DA_LOCAL	0x00018000	/* link addr or LLC bcast */
353*4882a593Smuzhiyun #define FZA_RING_RX_SA_MASK	0x00006000	/* saddr match status bits */
354*4882a593Smuzhiyun #define FZA_RING_RX_SA_NONE	0x00000000	/* no match */
355*4882a593Smuzhiyun #define FZA_RING_RX_SA_ALIAS	0x00002000	/* alias address match */
356*4882a593Smuzhiyun #define FZA_RING_RX_SA_CAM	0x00004000	/* CAM entry match */
357*4882a593Smuzhiyun #define FZA_RING_RX_SA_LOCAL	0x00006000	/* link address match */
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /* SMT (Station Management) transmit/receive descriptor ring entry. */
360*4882a593Smuzhiyun struct fza_ring_smt {
361*4882a593Smuzhiyun 	u32 own;		/* bit 31: ownership, bits [30:0]: unused */
362*4882a593Smuzhiyun 	u32 rmc;		/* RMC information */
363*4882a593Smuzhiyun 	u32 buffer;		/* address of the buffer */
364*4882a593Smuzhiyun 	u32 pad0;		/* reserved */
365*4882a593Smuzhiyun };
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /* Ownership constants.
368*4882a593Smuzhiyun  *
369*4882a593Smuzhiyun  * Only an owner is permitted to process a given ring entry.
370*4882a593Smuzhiyun  * RMC transmit ring meanings are reversed.
371*4882a593Smuzhiyun  */
372*4882a593Smuzhiyun #define FZA_RING_OWN_MASK	0x80000000
373*4882a593Smuzhiyun #define FZA_RING_OWN_FZA	0x00000000	/* permit FZA, forbid host */
374*4882a593Smuzhiyun #define FZA_RING_OWN_HOST	0x80000000	/* permit host, forbid FZA */
375*4882a593Smuzhiyun #define FZA_RING_TX_OWN_RMC	0x80000000	/* permit RMC, forbid host */
376*4882a593Smuzhiyun #define FZA_RING_TX_OWN_HOST	0x00000000	/* permit host, forbid RMC */
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun /* RMC constants. */
379*4882a593Smuzhiyun #define FZA_RING_PBC_MASK	0x00001fff	/* frame length */
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun /* Layout of counter buffers. */
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun struct fza_counter {
384*4882a593Smuzhiyun 	u32 msw;
385*4882a593Smuzhiyun 	u32 lsw;
386*4882a593Smuzhiyun };
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun struct fza_counters {
389*4882a593Smuzhiyun 	struct fza_counter sys_buf;	/* system buffer unavailable */
390*4882a593Smuzhiyun 	struct fza_counter tx_under;	/* transmit underruns */
391*4882a593Smuzhiyun 	struct fza_counter tx_fail;	/* transmit failures */
392*4882a593Smuzhiyun 	struct fza_counter rx_over;	/* receive data overruns */
393*4882a593Smuzhiyun 	struct fza_counter frame_cnt;	/* frame count */
394*4882a593Smuzhiyun 	struct fza_counter error_cnt;	/* error count */
395*4882a593Smuzhiyun 	struct fza_counter lost_cnt;	/* lost count */
396*4882a593Smuzhiyun 	struct fza_counter rinit_in;	/* ring initialization initiated */
397*4882a593Smuzhiyun 	struct fza_counter rinit_rx;	/* ring initialization received */
398*4882a593Smuzhiyun 	struct fza_counter beac_in;	/* ring beacon initiated */
399*4882a593Smuzhiyun 	struct fza_counter dup_addr;	/* duplicate address test failures */
400*4882a593Smuzhiyun 	struct fza_counter dup_tok;	/* duplicate token detected */
401*4882a593Smuzhiyun 	struct fza_counter purg_err;	/* ring purge errors */
402*4882a593Smuzhiyun 	struct fza_counter strip_err;	/* bridge strip errors */
403*4882a593Smuzhiyun 	struct fza_counter pct_in;	/* traces initiated */
404*4882a593Smuzhiyun 	struct fza_counter pct_rx;	/* traces received */
405*4882a593Smuzhiyun 	struct fza_counter lem_rej;	/* LEM rejects */
406*4882a593Smuzhiyun 	struct fza_counter tne_rej;	/* TNE expiry rejects */
407*4882a593Smuzhiyun 	struct fza_counter lem_event;	/* LEM events */
408*4882a593Smuzhiyun 	struct fza_counter lct_rej;	/* LCT rejects */
409*4882a593Smuzhiyun 	struct fza_counter conn_cmpl;	/* connections completed */
410*4882a593Smuzhiyun 	struct fza_counter el_buf;	/* elasticity buffer errors */
411*4882a593Smuzhiyun };
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun /* Layout of command buffers. */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun /* INIT command buffer.
416*4882a593Smuzhiyun  *
417*4882a593Smuzhiyun  * Values of default link parameters given are as obtained from a
418*4882a593Smuzhiyun  * DEFZA-AA rev. C03 board.  The board counts time in units of 80ns.
419*4882a593Smuzhiyun  */
420*4882a593Smuzhiyun struct fza_cmd_init {
421*4882a593Smuzhiyun 	u32 tx_mode;			/* transmit mode */
422*4882a593Smuzhiyun 	u32 hst_rx_size;		/* host receive ring entries */
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	struct fza_counters counters;	/* counters */
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	u8 rmc_rev[4];			/* RMC revision */
427*4882a593Smuzhiyun 	u8 rom_rev[4];			/* ROM revision */
428*4882a593Smuzhiyun 	u8 fw_rev[4];			/* firmware revision */
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	u32 mop_type;			/* MOP device type */
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	u32 hst_rx;			/* base of host rx descriptor ring */
433*4882a593Smuzhiyun 	u32 rmc_tx;			/* base of RMC tx descriptor ring */
434*4882a593Smuzhiyun 	u32 rmc_tx_size;		/* size of RMC tx descriptor ring */
435*4882a593Smuzhiyun 	u32 smt_tx;			/* base of SMT tx descriptor ring */
436*4882a593Smuzhiyun 	u32 smt_tx_size;		/* size of SMT tx descriptor ring */
437*4882a593Smuzhiyun 	u32 smt_rx;			/* base of SMT rx descriptor ring */
438*4882a593Smuzhiyun 	u32 smt_rx_size;		/* size of SMT rx descriptor ring */
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	u32 hw_addr[2];			/* link address */
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	u32 def_t_req;			/* default Requested TTRT (T_REQ) --
443*4882a593Smuzhiyun 					 * C03: 100000 [80ns]
444*4882a593Smuzhiyun 					 */
445*4882a593Smuzhiyun 	u32 def_tvx;			/* default Valid Transmission Time
446*4882a593Smuzhiyun 					 * (TVX) -- C03: 32768 [80ns]
447*4882a593Smuzhiyun 					 */
448*4882a593Smuzhiyun 	u32 def_t_max;			/* default Maximum TTRT (T_MAX) --
449*4882a593Smuzhiyun 					 * C03: 2162688 [80ns]
450*4882a593Smuzhiyun 					 */
451*4882a593Smuzhiyun 	u32 lem_threshold;		/* default LEM threshold -- C03: 8 */
452*4882a593Smuzhiyun 	u32 def_station_id[2];		/* default station ID */
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun 	u32 pmd_type_alt;		/* alternative PMD type code */
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	u32 smt_ver;			/* SMT version */
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	u32 rtoken_timeout;		/* default restricted token timeout
459*4882a593Smuzhiyun 					 * -- C03: 12500000 [80ns]
460*4882a593Smuzhiyun 					 */
461*4882a593Smuzhiyun 	u32 ring_purger;		/* default ring purger enable --
462*4882a593Smuzhiyun 					 * C03: 1
463*4882a593Smuzhiyun 					 */
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	u32 smt_ver_max;		/* max SMT version ID */
466*4882a593Smuzhiyun 	u32 smt_ver_min;		/* min SMT version ID */
467*4882a593Smuzhiyun 	u32 pmd_type;			/* PMD type code */
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun /* INIT command PMD type codes. */
471*4882a593Smuzhiyun #define FZA_PMD_TYPE_MMF	  0	/* Multimode fiber */
472*4882a593Smuzhiyun #define FZA_PMD_TYPE_TW		101	/* ThinWire */
473*4882a593Smuzhiyun #define FZA_PMD_TYPE_STP	102	/* STP */
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun /* MODCAM/RDCAM command buffer. */
476*4882a593Smuzhiyun #define FZA_CMD_CAM_SIZE	64		/* CAM address entry count */
477*4882a593Smuzhiyun struct fza_cmd_cam {
478*4882a593Smuzhiyun 	u32 hw_addr[FZA_CMD_CAM_SIZE][2];	/* CAM address entries */
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /* PARAM command buffer.
482*4882a593Smuzhiyun  *
483*4882a593Smuzhiyun  * Permitted ranges given are as defined by the spec and obtained from a
484*4882a593Smuzhiyun  * DEFZA-AA rev. C03 board, respectively.  The rtoken_timeout field is
485*4882a593Smuzhiyun  * erroneously interpreted in units of ms.
486*4882a593Smuzhiyun  */
487*4882a593Smuzhiyun struct fza_cmd_param {
488*4882a593Smuzhiyun 	u32 loop_mode;			/* loopback mode */
489*4882a593Smuzhiyun 	u32 t_max;			/* Maximum TTRT (T_MAX)
490*4882a593Smuzhiyun 					 * def: ??? [80ns]
491*4882a593Smuzhiyun 					 * C03: [t_req+1,4294967295] [80ns]
492*4882a593Smuzhiyun 					 */
493*4882a593Smuzhiyun 	u32 t_req;			/* Requested TTRT (T_REQ)
494*4882a593Smuzhiyun 					 * def: [50000,2097151] [80ns]
495*4882a593Smuzhiyun 					 * C03: [50001,t_max-1] [80ns]
496*4882a593Smuzhiyun 					 */
497*4882a593Smuzhiyun 	u32 tvx;			/* Valid Transmission Time (TVX)
498*4882a593Smuzhiyun 					 * def: [29375,65280] [80ns]
499*4882a593Smuzhiyun 					 * C03: [29376,65279] [80ns]
500*4882a593Smuzhiyun 					 */
501*4882a593Smuzhiyun 	u32 lem_threshold;		/* LEM threshold */
502*4882a593Smuzhiyun 	u32 station_id[2];		/* station ID */
503*4882a593Smuzhiyun 	u32 rtoken_timeout;		/* restricted token timeout
504*4882a593Smuzhiyun 					 * def: [0,125000000] [80ns]
505*4882a593Smuzhiyun 					 * C03: [0,9999] [ms]
506*4882a593Smuzhiyun 					 */
507*4882a593Smuzhiyun 	u32 ring_purger;		/* ring purger enable: 0|1 */
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /* Loopback modes for the PARAM command. */
511*4882a593Smuzhiyun #define FZA_LOOP_NORMAL		0
512*4882a593Smuzhiyun #define FZA_LOOP_INTERN		1
513*4882a593Smuzhiyun #define FZA_LOOP_EXTERN		2
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun /* MODPROM command buffer. */
516*4882a593Smuzhiyun struct fza_cmd_modprom {
517*4882a593Smuzhiyun 	u32 llc_prom;			/* LLC promiscuous enable */
518*4882a593Smuzhiyun 	u32 smt_prom;			/* SMT promiscuous enable */
519*4882a593Smuzhiyun 	u32 llc_multi;			/* LLC multicast promiscuous enable */
520*4882a593Smuzhiyun 	u32 llc_bcast;			/* LLC broadcast promiscuous enable */
521*4882a593Smuzhiyun };
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun /* SETCHAR command buffer.
524*4882a593Smuzhiyun  *
525*4882a593Smuzhiyun  * Permitted ranges are as for the PARAM command.
526*4882a593Smuzhiyun  */
527*4882a593Smuzhiyun struct fza_cmd_setchar {
528*4882a593Smuzhiyun 	u32 t_max;			/* Maximum TTRT (T_MAX) */
529*4882a593Smuzhiyun 	u32 t_req;			/* Requested TTRT (T_REQ) */
530*4882a593Smuzhiyun 	u32 tvx;			/* Valid Transmission Time (TVX) */
531*4882a593Smuzhiyun 	u32 lem_threshold;		/* LEM threshold */
532*4882a593Smuzhiyun 	u32 rtoken_timeout;		/* restricted token timeout */
533*4882a593Smuzhiyun 	u32 ring_purger;		/* ring purger enable */
534*4882a593Smuzhiyun };
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun /* RDCNTR command buffer. */
537*4882a593Smuzhiyun struct fza_cmd_rdcntr {
538*4882a593Smuzhiyun 	struct fza_counters counters;	/* counters */
539*4882a593Smuzhiyun };
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun /* STATUS command buffer. */
542*4882a593Smuzhiyun struct fza_cmd_status {
543*4882a593Smuzhiyun 	u32 led_state;			/* LED state */
544*4882a593Smuzhiyun 	u32 rmt_state;			/* ring management state */
545*4882a593Smuzhiyun 	u32 link_state;			/* link state */
546*4882a593Smuzhiyun 	u32 dup_addr;			/* duplicate address flag */
547*4882a593Smuzhiyun 	u32 ring_purger;		/* ring purger state */
548*4882a593Smuzhiyun 	u32 t_neg;			/* negotiated TTRT [80ns] */
549*4882a593Smuzhiyun 	u32 una[2];			/* upstream neighbour address */
550*4882a593Smuzhiyun 	u32 una_timeout;		/* UNA timed out */
551*4882a593Smuzhiyun 	u32 strip_mode;			/* frame strip mode */
552*4882a593Smuzhiyun 	u32 yield_mode;			/* claim token yield mode */
553*4882a593Smuzhiyun 	u32 phy_state;			/* PHY state */
554*4882a593Smuzhiyun 	u32 neigh_phy;			/* neighbour PHY type */
555*4882a593Smuzhiyun 	u32 reject;			/* reject reason */
556*4882a593Smuzhiyun 	u32 phy_lee;			/* PHY link error estimate [-log10] */
557*4882a593Smuzhiyun 	u32 una_old[2];			/* old upstream neighbour address */
558*4882a593Smuzhiyun 	u32 rmt_mac;			/* remote MAC indicated */
559*4882a593Smuzhiyun 	u32 ring_err;			/* ring error reason */
560*4882a593Smuzhiyun 	u32 beac_rx[2];			/* sender of last directed beacon */
561*4882a593Smuzhiyun 	u32 un_dup_addr;		/* upstream neighbr dup address flag */
562*4882a593Smuzhiyun 	u32 dna[2];			/* downstream neighbour address */
563*4882a593Smuzhiyun 	u32 dna_old[2];			/* old downstream neighbour address */
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /* Common command buffer. */
567*4882a593Smuzhiyun union fza_cmd_buf {
568*4882a593Smuzhiyun 	struct fza_cmd_init init;
569*4882a593Smuzhiyun 	struct fza_cmd_cam cam;
570*4882a593Smuzhiyun 	struct fza_cmd_param param;
571*4882a593Smuzhiyun 	struct fza_cmd_modprom modprom;
572*4882a593Smuzhiyun 	struct fza_cmd_setchar setchar;
573*4882a593Smuzhiyun 	struct fza_cmd_rdcntr rdcntr;
574*4882a593Smuzhiyun 	struct fza_cmd_status status;
575*4882a593Smuzhiyun };
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun /* MAC (Media Access Controller) chip packet request header constants. */
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun /* Packet request header byte #0. */
580*4882a593Smuzhiyun #define FZA_PRH0_FMT_TYPE_MASK	0xc0	/* type of packet, always zero */
581*4882a593Smuzhiyun #define FZA_PRH0_TOK_TYPE_MASK	0x30	/* type of token required
582*4882a593Smuzhiyun 					 * to send this frame
583*4882a593Smuzhiyun 					 */
584*4882a593Smuzhiyun #define FZA_PRH0_TKN_TYPE_ANY	0x30	/* use either token type */
585*4882a593Smuzhiyun #define FZA_PRH0_TKN_TYPE_UNR	0x20	/* use an unrestricted token */
586*4882a593Smuzhiyun #define FZA_PRH0_TKN_TYPE_RST	0x10	/* use a restricted token */
587*4882a593Smuzhiyun #define FZA_PRH0_TKN_TYPE_IMM	0x00	/* send immediately, no token required
588*4882a593Smuzhiyun 					 */
589*4882a593Smuzhiyun #define FZA_PRH0_FRAME_MASK	0x08	/* type of frame to send */
590*4882a593Smuzhiyun #define FZA_PRH0_FRAME_SYNC	0x08	/* send a synchronous frame */
591*4882a593Smuzhiyun #define FZA_PRH0_FRAME_ASYNC	0x00	/* send an asynchronous frame */
592*4882a593Smuzhiyun #define FZA_PRH0_MODE_MASK	0x04	/* send mode */
593*4882a593Smuzhiyun #define FZA_PRH0_MODE_IMMED	0x04	/* an immediate mode, send regardless
594*4882a593Smuzhiyun 					 * of the ring operational state
595*4882a593Smuzhiyun 					 */
596*4882a593Smuzhiyun #define FZA_PRH0_MODE_NORMAL	0x00	/* a normal mode, send only if ring
597*4882a593Smuzhiyun 					 * operational
598*4882a593Smuzhiyun 					 */
599*4882a593Smuzhiyun #define FZA_PRH0_SF_MASK	0x02	/* send frame first */
600*4882a593Smuzhiyun #define FZA_PRH0_SF_FIRST	0x02	/* send this frame first
601*4882a593Smuzhiyun 					 * with this token capture
602*4882a593Smuzhiyun 					 */
603*4882a593Smuzhiyun #define FZA_PRH0_SF_NORMAL	0x00	/* treat this frame normally */
604*4882a593Smuzhiyun #define FZA_PRH0_BCN_MASK	0x01	/* beacon frame */
605*4882a593Smuzhiyun #define FZA_PRH0_BCN_BEACON	0x01	/* send the frame only
606*4882a593Smuzhiyun 					 * if in the beacon state
607*4882a593Smuzhiyun 					 */
608*4882a593Smuzhiyun #define FZA_PRH0_BCN_DATA	0x01	/* send the frame only
609*4882a593Smuzhiyun 					 * if in the data state
610*4882a593Smuzhiyun 					 */
611*4882a593Smuzhiyun /* Packet request header byte #1. */
612*4882a593Smuzhiyun 					/* bit 7 always zero */
613*4882a593Smuzhiyun #define FZA_PRH1_SL_MASK	0x40	/* send frame last */
614*4882a593Smuzhiyun #define FZA_PRH1_SL_LAST	0x40	/* send this frame last, releasing
615*4882a593Smuzhiyun 					 * the token afterwards
616*4882a593Smuzhiyun 					 */
617*4882a593Smuzhiyun #define FZA_PRH1_SL_NORMAL	0x00	/* treat this frame normally */
618*4882a593Smuzhiyun #define FZA_PRH1_CRC_MASK	0x20	/* CRC append */
619*4882a593Smuzhiyun #define FZA_PRH1_CRC_NORMAL	0x20	/* calculate the CRC and append it
620*4882a593Smuzhiyun 					 * as the FCS field to the frame
621*4882a593Smuzhiyun 					 */
622*4882a593Smuzhiyun #define FZA_PRH1_CRC_SKIP	0x00	/* leave the frame as is */
623*4882a593Smuzhiyun #define FZA_PRH1_TKN_SEND_MASK	0x18	/* type of token to send after the
624*4882a593Smuzhiyun 					 * frame if this is the last frame
625*4882a593Smuzhiyun 					 */
626*4882a593Smuzhiyun #define FZA_PRH1_TKN_SEND_ORIG	0x18	/* send a token of the same type as the
627*4882a593Smuzhiyun 					 * originally captured one
628*4882a593Smuzhiyun 					 */
629*4882a593Smuzhiyun #define FZA_PRH1_TKN_SEND_RST	0x10	/* send a restricted token */
630*4882a593Smuzhiyun #define FZA_PRH1_TKN_SEND_UNR	0x08	/* send an unrestricted token */
631*4882a593Smuzhiyun #define FZA_PRH1_TKN_SEND_NONE	0x00	/* send no token */
632*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_MASK	0x07	/* send extra frame status indicators
633*4882a593Smuzhiyun 					 */
634*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_ST	0x07	/* TR RR ST II */
635*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_SS	0x06	/* TR RR SS II */
636*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_SR	0x05	/* TR RR SR II */
637*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_NONE1	0x04	/* TR RR II II */
638*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_RT	0x03	/* TR RR RT II */
639*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_RS	0x02	/* TR RR RS II */
640*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_RR	0x01	/* TR RR RR II */
641*4882a593Smuzhiyun #define FZA_PRH1_EXTRA_FS_NONE	0x00	/* TR RR II II */
642*4882a593Smuzhiyun /* Packet request header byte #2. */
643*4882a593Smuzhiyun #define FZA_PRH2_NORMAL		0x00	/* always zero */
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /* PRH used for LLC frames. */
646*4882a593Smuzhiyun #define FZA_PRH0_LLC		(FZA_PRH0_TKN_TYPE_UNR)
647*4882a593Smuzhiyun #define FZA_PRH1_LLC		(FZA_PRH1_CRC_NORMAL | FZA_PRH1_TKN_SEND_UNR)
648*4882a593Smuzhiyun #define FZA_PRH2_LLC		(FZA_PRH2_NORMAL)
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun /* PRH used for SMT frames. */
651*4882a593Smuzhiyun #define FZA_PRH0_SMT		(FZA_PRH0_TKN_TYPE_UNR)
652*4882a593Smuzhiyun #define FZA_PRH1_SMT		(FZA_PRH1_CRC_NORMAL | FZA_PRH1_TKN_SEND_UNR)
653*4882a593Smuzhiyun #define FZA_PRH2_SMT		(FZA_PRH2_NORMAL)
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun #if ((FZA_RING_RX_SIZE) < 2) || ((FZA_RING_RX_SIZE) > 256)
656*4882a593Smuzhiyun # error FZA_RING_RX_SIZE has to be from 2 up to 256
657*4882a593Smuzhiyun #endif
658*4882a593Smuzhiyun #if ((FZA_RING_TX_MODE) != 0) && ((FZA_RING_TX_MODE) != 1)
659*4882a593Smuzhiyun # error FZA_RING_TX_MODE has to be either 0 or 1
660*4882a593Smuzhiyun #endif
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #define FZA_RING_TX_SIZE (512 << (FZA_RING_TX_MODE))
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun struct fza_private {
665*4882a593Smuzhiyun 	struct device *bdev;		/* pointer to the bus device */
666*4882a593Smuzhiyun 	const char *name;		/* printable device name */
667*4882a593Smuzhiyun 	void __iomem *mmio;		/* MMIO ioremap cookie */
668*4882a593Smuzhiyun 	struct fza_regs __iomem *regs;	/* pointer to FZA registers */
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	struct sk_buff *rx_skbuff[FZA_RING_RX_SIZE];
671*4882a593Smuzhiyun 					/* all skbs assigned to the host
672*4882a593Smuzhiyun 					 * receive descriptors
673*4882a593Smuzhiyun 					 */
674*4882a593Smuzhiyun 	dma_addr_t rx_dma[FZA_RING_RX_SIZE];
675*4882a593Smuzhiyun 					/* their corresponding DMA addresses */
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	struct fza_ring_cmd __iomem *ring_cmd;
678*4882a593Smuzhiyun 					/* pointer to the command descriptor
679*4882a593Smuzhiyun 					 * ring
680*4882a593Smuzhiyun 					 */
681*4882a593Smuzhiyun 	int ring_cmd_index;		/* index to the command descriptor ring
682*4882a593Smuzhiyun 					 * for the next command
683*4882a593Smuzhiyun 					 */
684*4882a593Smuzhiyun 	struct fza_ring_uns __iomem *ring_uns;
685*4882a593Smuzhiyun 					/* pointer to the unsolicited
686*4882a593Smuzhiyun 					 * descriptor ring
687*4882a593Smuzhiyun 					 */
688*4882a593Smuzhiyun 	int ring_uns_index;		/* index to the unsolicited descriptor
689*4882a593Smuzhiyun 					 * ring for the next event
690*4882a593Smuzhiyun 					 */
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 	struct fza_ring_rmc_tx __iomem *ring_rmc_tx;
693*4882a593Smuzhiyun 					/* pointer to the RMC transmit
694*4882a593Smuzhiyun 					 * descriptor ring (obtained from the
695*4882a593Smuzhiyun 					 * INIT command)
696*4882a593Smuzhiyun 					 */
697*4882a593Smuzhiyun 	int ring_rmc_tx_size;		/* number of entries in the RMC
698*4882a593Smuzhiyun 					 * transmit descriptor ring (obtained
699*4882a593Smuzhiyun 					 * from the INIT command)
700*4882a593Smuzhiyun 					 */
701*4882a593Smuzhiyun 	int ring_rmc_tx_index;		/* index to the RMC transmit descriptor
702*4882a593Smuzhiyun 					 * ring for the next transmission
703*4882a593Smuzhiyun 					 */
704*4882a593Smuzhiyun 	int ring_rmc_txd_index;		/* index to the RMC transmit descriptor
705*4882a593Smuzhiyun 					 * ring for the next transmit done
706*4882a593Smuzhiyun 					 * acknowledge
707*4882a593Smuzhiyun 					 */
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	struct fza_ring_hst_rx __iomem *ring_hst_rx;
710*4882a593Smuzhiyun 					/* pointer to the host receive
711*4882a593Smuzhiyun 					 * descriptor ring (obtained from the
712*4882a593Smuzhiyun 					 * INIT command)
713*4882a593Smuzhiyun 					 */
714*4882a593Smuzhiyun 	int ring_hst_rx_size;		/* number of entries in the host
715*4882a593Smuzhiyun 					 * receive descriptor ring (set by the
716*4882a593Smuzhiyun 					 * INIT command)
717*4882a593Smuzhiyun 					 */
718*4882a593Smuzhiyun 	int ring_hst_rx_index;		/* index to the host receive descriptor
719*4882a593Smuzhiyun 					 * ring for the next transmission
720*4882a593Smuzhiyun 					 */
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	struct fza_ring_smt __iomem *ring_smt_tx;
723*4882a593Smuzhiyun 					/* pointer to the SMT transmit
724*4882a593Smuzhiyun 					 * descriptor ring (obtained from the
725*4882a593Smuzhiyun 					 * INIT command)
726*4882a593Smuzhiyun 					 */
727*4882a593Smuzhiyun 	int ring_smt_tx_size;		/* number of entries in the SMT
728*4882a593Smuzhiyun 					 * transmit descriptor ring (obtained
729*4882a593Smuzhiyun 					 * from the INIT command)
730*4882a593Smuzhiyun 					 */
731*4882a593Smuzhiyun 	int ring_smt_tx_index;		/* index to the SMT transmit descriptor
732*4882a593Smuzhiyun 					 * ring for the next transmission
733*4882a593Smuzhiyun 					 */
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	struct fza_ring_smt __iomem *ring_smt_rx;
736*4882a593Smuzhiyun 					/* pointer to the SMT transmit
737*4882a593Smuzhiyun 					 * descriptor ring (obtained from the
738*4882a593Smuzhiyun 					 * INIT command)
739*4882a593Smuzhiyun 					 */
740*4882a593Smuzhiyun 	int ring_smt_rx_size;		/* number of entries in the SMT
741*4882a593Smuzhiyun 					 * receive descriptor ring (obtained
742*4882a593Smuzhiyun 					 * from the INIT command)
743*4882a593Smuzhiyun 					 */
744*4882a593Smuzhiyun 	int ring_smt_rx_index;		/* index to the SMT receive descriptor
745*4882a593Smuzhiyun 					 * ring for the next transmission
746*4882a593Smuzhiyun 					 */
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	struct fza_buffer_tx __iomem *buffer_tx;
749*4882a593Smuzhiyun 					/* pointer to the RMC transmit buffers
750*4882a593Smuzhiyun 					 */
751*4882a593Smuzhiyun 
752*4882a593Smuzhiyun 	uint state;			/* adapter expected state */
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	spinlock_t lock;		/* for device & private data access */
755*4882a593Smuzhiyun 	uint int_mask;			/* interrupt source selector */
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	int cmd_done_flag;		/* command completion trigger */
758*4882a593Smuzhiyun 	wait_queue_head_t cmd_done_wait;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	int state_chg_flag;		/* state change trigger */
761*4882a593Smuzhiyun 	wait_queue_head_t state_chg_wait;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	struct timer_list reset_timer;	/* RESET time-out trigger */
764*4882a593Smuzhiyun 	int timer_state;		/* RESET trigger state */
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	int queue_active;		/* whether to enable queueing */
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	struct net_device_stats stats;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	uint irq_count_flush_tx;	/* transmit flush irqs */
771*4882a593Smuzhiyun 	uint irq_count_uns_poll;	/* unsolicited event irqs */
772*4882a593Smuzhiyun 	uint irq_count_smt_tx_poll;	/* SMT transmit irqs */
773*4882a593Smuzhiyun 	uint irq_count_rx_poll;		/* host receive irqs */
774*4882a593Smuzhiyun 	uint irq_count_tx_done;		/* transmit done irqs */
775*4882a593Smuzhiyun 	uint irq_count_cmd_done;	/* command done irqs */
776*4882a593Smuzhiyun 	uint irq_count_state_chg;	/* state change irqs */
777*4882a593Smuzhiyun 	uint irq_count_link_st_chg;	/* link status change irqs */
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	uint t_max;			/* T_MAX */
780*4882a593Smuzhiyun 	uint t_req;			/* T_REQ */
781*4882a593Smuzhiyun 	uint tvx;			/* TVX */
782*4882a593Smuzhiyun 	uint lem_threshold;		/* LEM threshold */
783*4882a593Smuzhiyun 	uint station_id[2];		/* station ID */
784*4882a593Smuzhiyun 	uint rtoken_timeout;		/* restricted token timeout */
785*4882a593Smuzhiyun 	uint ring_purger;		/* ring purger enable flag */
786*4882a593Smuzhiyun };
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun struct fza_fddihdr {
789*4882a593Smuzhiyun 	u8 pa[2];			/* preamble */
790*4882a593Smuzhiyun 	u8 sd;				/* starting delimiter */
791*4882a593Smuzhiyun 	struct fddihdr hdr;
792*4882a593Smuzhiyun } __packed;
793