1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * PTP 1588 clock using the IXP46X
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010 OMICRON electronics GmbH
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/device.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/gpio.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/irq.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/module.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/ptp_clock_kernel.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "ixp46x_ts.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define DRIVER "ptp_ixp46x"
22*4882a593Smuzhiyun #define N_EXT_TS 2
23*4882a593Smuzhiyun #define MASTER_GPIO 8
24*4882a593Smuzhiyun #define MASTER_IRQ 25
25*4882a593Smuzhiyun #define SLAVE_GPIO 7
26*4882a593Smuzhiyun #define SLAVE_IRQ 24
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct ixp_clock {
29*4882a593Smuzhiyun struct ixp46x_ts_regs *regs;
30*4882a593Smuzhiyun struct ptp_clock *ptp_clock;
31*4882a593Smuzhiyun struct ptp_clock_info caps;
32*4882a593Smuzhiyun int exts0_enabled;
33*4882a593Smuzhiyun int exts1_enabled;
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun DEFINE_SPINLOCK(register_lock);
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun * Register access functions
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
ixp_systime_read(struct ixp46x_ts_regs * regs)42*4882a593Smuzhiyun static u64 ixp_systime_read(struct ixp46x_ts_regs *regs)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun u64 ns;
45*4882a593Smuzhiyun u32 lo, hi;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun lo = __raw_readl(®s->systime_lo);
48*4882a593Smuzhiyun hi = __raw_readl(®s->systime_hi);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun ns = ((u64) hi) << 32;
51*4882a593Smuzhiyun ns |= lo;
52*4882a593Smuzhiyun ns <<= TICKS_NS_SHIFT;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun return ns;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
ixp_systime_write(struct ixp46x_ts_regs * regs,u64 ns)57*4882a593Smuzhiyun static void ixp_systime_write(struct ixp46x_ts_regs *regs, u64 ns)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun u32 hi, lo;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun ns >>= TICKS_NS_SHIFT;
62*4882a593Smuzhiyun hi = ns >> 32;
63*4882a593Smuzhiyun lo = ns & 0xffffffff;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun __raw_writel(lo, ®s->systime_lo);
66*4882a593Smuzhiyun __raw_writel(hi, ®s->systime_hi);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * Interrupt service routine
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun
isr(int irq,void * priv)73*4882a593Smuzhiyun static irqreturn_t isr(int irq, void *priv)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct ixp_clock *ixp_clock = priv;
76*4882a593Smuzhiyun struct ixp46x_ts_regs *regs = ixp_clock->regs;
77*4882a593Smuzhiyun struct ptp_clock_event event;
78*4882a593Smuzhiyun u32 ack = 0, lo, hi, val;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun val = __raw_readl(®s->event);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (val & TSER_SNS) {
83*4882a593Smuzhiyun ack |= TSER_SNS;
84*4882a593Smuzhiyun if (ixp_clock->exts0_enabled) {
85*4882a593Smuzhiyun hi = __raw_readl(®s->asms_hi);
86*4882a593Smuzhiyun lo = __raw_readl(®s->asms_lo);
87*4882a593Smuzhiyun event.type = PTP_CLOCK_EXTTS;
88*4882a593Smuzhiyun event.index = 0;
89*4882a593Smuzhiyun event.timestamp = ((u64) hi) << 32;
90*4882a593Smuzhiyun event.timestamp |= lo;
91*4882a593Smuzhiyun event.timestamp <<= TICKS_NS_SHIFT;
92*4882a593Smuzhiyun ptp_clock_event(ixp_clock->ptp_clock, &event);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (val & TSER_SNM) {
97*4882a593Smuzhiyun ack |= TSER_SNM;
98*4882a593Smuzhiyun if (ixp_clock->exts1_enabled) {
99*4882a593Smuzhiyun hi = __raw_readl(®s->amms_hi);
100*4882a593Smuzhiyun lo = __raw_readl(®s->amms_lo);
101*4882a593Smuzhiyun event.type = PTP_CLOCK_EXTTS;
102*4882a593Smuzhiyun event.index = 1;
103*4882a593Smuzhiyun event.timestamp = ((u64) hi) << 32;
104*4882a593Smuzhiyun event.timestamp |= lo;
105*4882a593Smuzhiyun event.timestamp <<= TICKS_NS_SHIFT;
106*4882a593Smuzhiyun ptp_clock_event(ixp_clock->ptp_clock, &event);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (val & TTIPEND)
111*4882a593Smuzhiyun ack |= TTIPEND; /* this bit seems to be always set */
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (ack) {
114*4882a593Smuzhiyun __raw_writel(ack, ®s->event);
115*4882a593Smuzhiyun return IRQ_HANDLED;
116*4882a593Smuzhiyun } else
117*4882a593Smuzhiyun return IRQ_NONE;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * PTP clock operations
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun
ptp_ixp_adjfreq(struct ptp_clock_info * ptp,s32 ppb)124*4882a593Smuzhiyun static int ptp_ixp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun u64 adj;
127*4882a593Smuzhiyun u32 diff, addend;
128*4882a593Smuzhiyun int neg_adj = 0;
129*4882a593Smuzhiyun struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
130*4882a593Smuzhiyun struct ixp46x_ts_regs *regs = ixp_clock->regs;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (ppb < 0) {
133*4882a593Smuzhiyun neg_adj = 1;
134*4882a593Smuzhiyun ppb = -ppb;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun addend = DEFAULT_ADDEND;
137*4882a593Smuzhiyun adj = addend;
138*4882a593Smuzhiyun adj *= ppb;
139*4882a593Smuzhiyun diff = div_u64(adj, 1000000000ULL);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun addend = neg_adj ? addend - diff : addend + diff;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun __raw_writel(addend, ®s->addend);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
ptp_ixp_adjtime(struct ptp_clock_info * ptp,s64 delta)148*4882a593Smuzhiyun static int ptp_ixp_adjtime(struct ptp_clock_info *ptp, s64 delta)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun s64 now;
151*4882a593Smuzhiyun unsigned long flags;
152*4882a593Smuzhiyun struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
153*4882a593Smuzhiyun struct ixp46x_ts_regs *regs = ixp_clock->regs;
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun spin_lock_irqsave(®ister_lock, flags);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun now = ixp_systime_read(regs);
158*4882a593Smuzhiyun now += delta;
159*4882a593Smuzhiyun ixp_systime_write(regs, now);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun spin_unlock_irqrestore(®ister_lock, flags);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
ptp_ixp_gettime(struct ptp_clock_info * ptp,struct timespec64 * ts)166*4882a593Smuzhiyun static int ptp_ixp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun u64 ns;
169*4882a593Smuzhiyun unsigned long flags;
170*4882a593Smuzhiyun struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
171*4882a593Smuzhiyun struct ixp46x_ts_regs *regs = ixp_clock->regs;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun spin_lock_irqsave(®ister_lock, flags);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun ns = ixp_systime_read(regs);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun spin_unlock_irqrestore(®ister_lock, flags);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun *ts = ns_to_timespec64(ns);
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
ptp_ixp_settime(struct ptp_clock_info * ptp,const struct timespec64 * ts)183*4882a593Smuzhiyun static int ptp_ixp_settime(struct ptp_clock_info *ptp,
184*4882a593Smuzhiyun const struct timespec64 *ts)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun u64 ns;
187*4882a593Smuzhiyun unsigned long flags;
188*4882a593Smuzhiyun struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
189*4882a593Smuzhiyun struct ixp46x_ts_regs *regs = ixp_clock->regs;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun ns = timespec64_to_ns(ts);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun spin_lock_irqsave(®ister_lock, flags);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun ixp_systime_write(regs, ns);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun spin_unlock_irqrestore(®ister_lock, flags);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun return 0;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
ptp_ixp_enable(struct ptp_clock_info * ptp,struct ptp_clock_request * rq,int on)202*4882a593Smuzhiyun static int ptp_ixp_enable(struct ptp_clock_info *ptp,
203*4882a593Smuzhiyun struct ptp_clock_request *rq, int on)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct ixp_clock *ixp_clock = container_of(ptp, struct ixp_clock, caps);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun switch (rq->type) {
208*4882a593Smuzhiyun case PTP_CLK_REQ_EXTTS:
209*4882a593Smuzhiyun switch (rq->extts.index) {
210*4882a593Smuzhiyun case 0:
211*4882a593Smuzhiyun ixp_clock->exts0_enabled = on ? 1 : 0;
212*4882a593Smuzhiyun break;
213*4882a593Smuzhiyun case 1:
214*4882a593Smuzhiyun ixp_clock->exts1_enabled = on ? 1 : 0;
215*4882a593Smuzhiyun break;
216*4882a593Smuzhiyun default:
217*4882a593Smuzhiyun return -EINVAL;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun return 0;
220*4882a593Smuzhiyun default:
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return -EOPNOTSUPP;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun static const struct ptp_clock_info ptp_ixp_caps = {
228*4882a593Smuzhiyun .owner = THIS_MODULE,
229*4882a593Smuzhiyun .name = "IXP46X timer",
230*4882a593Smuzhiyun .max_adj = 66666655,
231*4882a593Smuzhiyun .n_ext_ts = N_EXT_TS,
232*4882a593Smuzhiyun .n_pins = 0,
233*4882a593Smuzhiyun .pps = 0,
234*4882a593Smuzhiyun .adjfreq = ptp_ixp_adjfreq,
235*4882a593Smuzhiyun .adjtime = ptp_ixp_adjtime,
236*4882a593Smuzhiyun .gettime64 = ptp_ixp_gettime,
237*4882a593Smuzhiyun .settime64 = ptp_ixp_settime,
238*4882a593Smuzhiyun .enable = ptp_ixp_enable,
239*4882a593Smuzhiyun };
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* module operations */
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun static struct ixp_clock ixp_clock;
244*4882a593Smuzhiyun
setup_interrupt(int gpio)245*4882a593Smuzhiyun static int setup_interrupt(int gpio)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun int irq;
248*4882a593Smuzhiyun int err;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun err = gpio_request(gpio, "ixp4-ptp");
251*4882a593Smuzhiyun if (err)
252*4882a593Smuzhiyun return err;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun err = gpio_direction_input(gpio);
255*4882a593Smuzhiyun if (err)
256*4882a593Smuzhiyun return err;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun irq = gpio_to_irq(gpio);
259*4882a593Smuzhiyun if (irq < 0)
260*4882a593Smuzhiyun return irq;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun err = irq_set_irq_type(irq, IRQF_TRIGGER_FALLING);
263*4882a593Smuzhiyun if (err) {
264*4882a593Smuzhiyun pr_err("cannot set trigger type for irq %d\n", irq);
265*4882a593Smuzhiyun return err;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun err = request_irq(irq, isr, 0, DRIVER, &ixp_clock);
269*4882a593Smuzhiyun if (err) {
270*4882a593Smuzhiyun pr_err("request_irq failed for irq %d\n", irq);
271*4882a593Smuzhiyun return err;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return irq;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
ptp_ixp_exit(void)277*4882a593Smuzhiyun static void __exit ptp_ixp_exit(void)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun free_irq(MASTER_IRQ, &ixp_clock);
280*4882a593Smuzhiyun free_irq(SLAVE_IRQ, &ixp_clock);
281*4882a593Smuzhiyun ixp46x_phc_index = -1;
282*4882a593Smuzhiyun ptp_clock_unregister(ixp_clock.ptp_clock);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
ptp_ixp_init(void)285*4882a593Smuzhiyun static int __init ptp_ixp_init(void)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun if (!cpu_is_ixp46x())
288*4882a593Smuzhiyun return -ENODEV;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun ixp_clock.regs =
291*4882a593Smuzhiyun (struct ixp46x_ts_regs __iomem *) IXP4XX_TIMESYNC_BASE_VIRT;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun ixp_clock.caps = ptp_ixp_caps;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ixp_clock.ptp_clock = ptp_clock_register(&ixp_clock.caps, NULL);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (IS_ERR(ixp_clock.ptp_clock))
298*4882a593Smuzhiyun return PTR_ERR(ixp_clock.ptp_clock);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun ixp46x_phc_index = ptp_clock_index(ixp_clock.ptp_clock);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun __raw_writel(DEFAULT_ADDEND, &ixp_clock.regs->addend);
303*4882a593Smuzhiyun __raw_writel(1, &ixp_clock.regs->trgt_lo);
304*4882a593Smuzhiyun __raw_writel(0, &ixp_clock.regs->trgt_hi);
305*4882a593Smuzhiyun __raw_writel(TTIPEND, &ixp_clock.regs->event);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (MASTER_IRQ != setup_interrupt(MASTER_GPIO)) {
308*4882a593Smuzhiyun pr_err("failed to setup gpio %d as irq\n", MASTER_GPIO);
309*4882a593Smuzhiyun goto no_master;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun if (SLAVE_IRQ != setup_interrupt(SLAVE_GPIO)) {
312*4882a593Smuzhiyun pr_err("failed to setup gpio %d as irq\n", SLAVE_GPIO);
313*4882a593Smuzhiyun goto no_slave;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun no_slave:
318*4882a593Smuzhiyun free_irq(MASTER_IRQ, &ixp_clock);
319*4882a593Smuzhiyun no_master:
320*4882a593Smuzhiyun ptp_clock_unregister(ixp_clock.ptp_clock);
321*4882a593Smuzhiyun return -ENODEV;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun module_init(ptp_ixp_init);
325*4882a593Smuzhiyun module_exit(ptp_ixp_exit);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun MODULE_AUTHOR("Richard Cochran <richardcochran@gmail.com>");
328*4882a593Smuzhiyun MODULE_DESCRIPTION("PTP clock using the IXP46X timer");
329*4882a593Smuzhiyun MODULE_LICENSE("GPL");
330