1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) 1996, 2003 VIA Networking Technologies, Inc.
4*4882a593Smuzhiyun * All rights reserved.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * File: via-velocity.h
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Purpose: Header file to define driver's private structures.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Author: Chuang Liang-Shing, AJ Jiang
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Date: Jan 24, 2003
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #ifndef VELOCITY_H
17*4882a593Smuzhiyun #define VELOCITY_H
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define VELOCITY_TX_CSUM_SUPPORT
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define VELOCITY_NAME "via-velocity"
22*4882a593Smuzhiyun #define VELOCITY_FULL_DRV_NAM "VIA Networking Velocity Family Gigabit Ethernet Adapter Driver"
23*4882a593Smuzhiyun #define VELOCITY_VERSION "1.15"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define VELOCITY_IO_SIZE 256
26*4882a593Smuzhiyun #define VELOCITY_NAPI_WEIGHT 64
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PKT_BUF_SZ 1540
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define MAX_UNITS 8
31*4882a593Smuzhiyun #define OPTION_DEFAULT { [0 ... MAX_UNITS-1] = -1}
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define REV_ID_VT6110 (0)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define BYTE_REG_BITS_ON(x,p) do { writeb(readb((p))|(x),(p));} while (0)
36*4882a593Smuzhiyun #define WORD_REG_BITS_ON(x,p) do { writew(readw((p))|(x),(p));} while (0)
37*4882a593Smuzhiyun #define DWORD_REG_BITS_ON(x,p) do { writel(readl((p))|(x),(p));} while (0)
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define BYTE_REG_BITS_IS_ON(x,p) (readb((p)) & (x))
40*4882a593Smuzhiyun #define WORD_REG_BITS_IS_ON(x,p) (readw((p)) & (x))
41*4882a593Smuzhiyun #define DWORD_REG_BITS_IS_ON(x,p) (readl((p)) & (x))
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define BYTE_REG_BITS_OFF(x,p) do { writeb(readb((p)) & (~(x)),(p));} while (0)
44*4882a593Smuzhiyun #define WORD_REG_BITS_OFF(x,p) do { writew(readw((p)) & (~(x)),(p));} while (0)
45*4882a593Smuzhiyun #define DWORD_REG_BITS_OFF(x,p) do { writel(readl((p)) & (~(x)),(p));} while (0)
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define BYTE_REG_BITS_SET(x,m,p) do { writeb( (readb((p)) & (~(m))) |(x),(p));} while (0)
48*4882a593Smuzhiyun #define WORD_REG_BITS_SET(x,m,p) do { writew( (readw((p)) & (~(m))) |(x),(p));} while (0)
49*4882a593Smuzhiyun #define DWORD_REG_BITS_SET(x,m,p) do { writel( (readl((p)) & (~(m)))|(x),(p));} while (0)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define VAR_USED(p) do {(p)=(p);} while (0)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun * Purpose: Structures for MAX RX/TX descriptors.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define B_OWNED_BY_CHIP 1
59*4882a593Smuzhiyun #define B_OWNED_BY_HOST 0
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * Bits in the RSR0 register
63*4882a593Smuzhiyun */
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define RSR_DETAG cpu_to_le16(0x0080)
66*4882a593Smuzhiyun #define RSR_SNTAG cpu_to_le16(0x0040)
67*4882a593Smuzhiyun #define RSR_RXER cpu_to_le16(0x0020)
68*4882a593Smuzhiyun #define RSR_RL cpu_to_le16(0x0010)
69*4882a593Smuzhiyun #define RSR_CE cpu_to_le16(0x0008)
70*4882a593Smuzhiyun #define RSR_FAE cpu_to_le16(0x0004)
71*4882a593Smuzhiyun #define RSR_CRC cpu_to_le16(0x0002)
72*4882a593Smuzhiyun #define RSR_VIDM cpu_to_le16(0x0001)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /*
75*4882a593Smuzhiyun * Bits in the RSR1 register
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define RSR_RXOK cpu_to_le16(0x8000) // rx OK
79*4882a593Smuzhiyun #define RSR_PFT cpu_to_le16(0x4000) // Perfect filtering address match
80*4882a593Smuzhiyun #define RSR_MAR cpu_to_le16(0x2000) // MAC accept multicast address packet
81*4882a593Smuzhiyun #define RSR_BAR cpu_to_le16(0x1000) // MAC accept broadcast address packet
82*4882a593Smuzhiyun #define RSR_PHY cpu_to_le16(0x0800) // MAC accept physical address packet
83*4882a593Smuzhiyun #define RSR_VTAG cpu_to_le16(0x0400) // 802.1p/1q tagging packet indicator
84*4882a593Smuzhiyun #define RSR_STP cpu_to_le16(0x0200) // start of packet
85*4882a593Smuzhiyun #define RSR_EDP cpu_to_le16(0x0100) // end of packet
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Bits in the CSM register
89*4882a593Smuzhiyun */
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define CSM_IPOK 0x40 //IP Checksum validation ok
92*4882a593Smuzhiyun #define CSM_TUPOK 0x20 //TCP/UDP Checksum validation ok
93*4882a593Smuzhiyun #define CSM_FRAG 0x10 //Fragment IP datagram
94*4882a593Smuzhiyun #define CSM_IPKT 0x04 //Received an IP packet
95*4882a593Smuzhiyun #define CSM_TCPKT 0x02 //Received a TCP packet
96*4882a593Smuzhiyun #define CSM_UDPKT 0x01 //Received a UDP packet
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * Bits in the TSR0 register
100*4882a593Smuzhiyun */
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define TSR0_ABT cpu_to_le16(0x0080) // Tx abort because of excessive collision
103*4882a593Smuzhiyun #define TSR0_OWT cpu_to_le16(0x0040) // Jumbo frame Tx abort
104*4882a593Smuzhiyun #define TSR0_OWC cpu_to_le16(0x0020) // Out of window collision
105*4882a593Smuzhiyun #define TSR0_COLS cpu_to_le16(0x0010) // experience collision in this transmit event
106*4882a593Smuzhiyun #define TSR0_NCR3 cpu_to_le16(0x0008) // collision retry counter[3]
107*4882a593Smuzhiyun #define TSR0_NCR2 cpu_to_le16(0x0004) // collision retry counter[2]
108*4882a593Smuzhiyun #define TSR0_NCR1 cpu_to_le16(0x0002) // collision retry counter[1]
109*4882a593Smuzhiyun #define TSR0_NCR0 cpu_to_le16(0x0001) // collision retry counter[0]
110*4882a593Smuzhiyun #define TSR0_TERR cpu_to_le16(0x8000) //
111*4882a593Smuzhiyun #define TSR0_FDX cpu_to_le16(0x4000) // current transaction is serviced by full duplex mode
112*4882a593Smuzhiyun #define TSR0_GMII cpu_to_le16(0x2000) // current transaction is serviced by GMII mode
113*4882a593Smuzhiyun #define TSR0_LNKFL cpu_to_le16(0x1000) // packet serviced during link down
114*4882a593Smuzhiyun #define TSR0_SHDN cpu_to_le16(0x0400) // shutdown case
115*4882a593Smuzhiyun #define TSR0_CRS cpu_to_le16(0x0200) // carrier sense lost
116*4882a593Smuzhiyun #define TSR0_CDH cpu_to_le16(0x0100) // AQE test fail (CD heartbeat)
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun //
119*4882a593Smuzhiyun // Bits in the TCR0 register
120*4882a593Smuzhiyun //
121*4882a593Smuzhiyun #define TCR0_TIC 0x80 // assert interrupt immediately while descriptor has been send complete
122*4882a593Smuzhiyun #define TCR0_PIC 0x40 // priority interrupt request, INA# is issued over adaptive interrupt scheme
123*4882a593Smuzhiyun #define TCR0_VETAG 0x20 // enable VLAN tag
124*4882a593Smuzhiyun #define TCR0_IPCK 0x10 // request IP checksum calculation.
125*4882a593Smuzhiyun #define TCR0_UDPCK 0x08 // request UDP checksum calculation.
126*4882a593Smuzhiyun #define TCR0_TCPCK 0x04 // request TCP checksum calculation.
127*4882a593Smuzhiyun #define TCR0_JMBO 0x02 // indicate a jumbo packet in GMAC side
128*4882a593Smuzhiyun #define TCR0_CRC 0x01 // disable CRC generation
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define TCPLS_NORMAL 3
131*4882a593Smuzhiyun #define TCPLS_START 2
132*4882a593Smuzhiyun #define TCPLS_END 1
133*4882a593Smuzhiyun #define TCPLS_MED 0
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun // max transmit or receive buffer size
137*4882a593Smuzhiyun #define CB_RX_BUF_SIZE 2048UL // max buffer size
138*4882a593Smuzhiyun // NOTE: must be multiple of 4
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun #define CB_MAX_RD_NUM 512 // MAX # of RD
141*4882a593Smuzhiyun #define CB_MAX_TD_NUM 256 // MAX # of TD
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define CB_INIT_RD_NUM_3119 128 // init # of RD, for setup VT3119
144*4882a593Smuzhiyun #define CB_INIT_TD_NUM_3119 64 // init # of TD, for setup VT3119
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun #define CB_INIT_RD_NUM 128 // init # of RD, for setup default
147*4882a593Smuzhiyun #define CB_INIT_TD_NUM 64 // init # of TD, for setup default
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun // for 3119
150*4882a593Smuzhiyun #define CB_TD_RING_NUM 4 // # of TD rings.
151*4882a593Smuzhiyun #define CB_MAX_SEG_PER_PKT 7 // max data seg per packet (Tx)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * If collisions excess 15 times , tx will abort, and
156*4882a593Smuzhiyun * if tx fifo underflow, tx will fail
157*4882a593Smuzhiyun * we should try to resend it
158*4882a593Smuzhiyun */
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define CB_MAX_TX_ABORT_RETRY 3
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun * Receive descriptor
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun struct rdesc0 {
167*4882a593Smuzhiyun __le16 RSR; /* Receive status */
168*4882a593Smuzhiyun __le16 len; /* bits 0--13; bit 15 - owner */
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct rdesc1 {
172*4882a593Smuzhiyun __le16 PQTAG;
173*4882a593Smuzhiyun u8 CSM;
174*4882a593Smuzhiyun u8 IPKT;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun enum {
178*4882a593Smuzhiyun RX_INTEN = cpu_to_le16(0x8000)
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun struct rx_desc {
182*4882a593Smuzhiyun struct rdesc0 rdesc0;
183*4882a593Smuzhiyun struct rdesc1 rdesc1;
184*4882a593Smuzhiyun __le32 pa_low; /* Low 32 bit PCI address */
185*4882a593Smuzhiyun __le16 pa_high; /* Next 16 bit PCI address (48 total) */
186*4882a593Smuzhiyun __le16 size; /* bits 0--14 - frame size, bit 15 - enable int. */
187*4882a593Smuzhiyun } __packed;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun * Transmit descriptor
191*4882a593Smuzhiyun */
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun struct tdesc0 {
194*4882a593Smuzhiyun __le16 TSR; /* Transmit status register */
195*4882a593Smuzhiyun __le16 len; /* bits 0--13 - size of frame, bit 15 - owner */
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun struct tdesc1 {
199*4882a593Smuzhiyun __le16 vlan;
200*4882a593Smuzhiyun u8 TCR;
201*4882a593Smuzhiyun u8 cmd; /* bits 0--1 - TCPLS, bits 4--7 - CMDZ */
202*4882a593Smuzhiyun } __packed;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun enum {
205*4882a593Smuzhiyun TD_QUEUE = cpu_to_le16(0x8000)
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct td_buf {
209*4882a593Smuzhiyun __le32 pa_low;
210*4882a593Smuzhiyun __le16 pa_high;
211*4882a593Smuzhiyun __le16 size; /* bits 0--13 - size, bit 15 - queue */
212*4882a593Smuzhiyun } __packed;
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun struct tx_desc {
215*4882a593Smuzhiyun struct tdesc0 tdesc0;
216*4882a593Smuzhiyun struct tdesc1 tdesc1;
217*4882a593Smuzhiyun struct td_buf td_buf[7];
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun struct velocity_rd_info {
221*4882a593Smuzhiyun struct sk_buff *skb;
222*4882a593Smuzhiyun dma_addr_t skb_dma;
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /*
226*4882a593Smuzhiyun * Used to track transmit side buffers.
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun struct velocity_td_info {
230*4882a593Smuzhiyun struct sk_buff *skb;
231*4882a593Smuzhiyun int nskb_dma;
232*4882a593Smuzhiyun dma_addr_t skb_dma[7];
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun enum velocity_owner {
236*4882a593Smuzhiyun OWNED_BY_HOST = 0,
237*4882a593Smuzhiyun OWNED_BY_NIC = cpu_to_le16(0x8000)
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * MAC registers and macros.
243*4882a593Smuzhiyun */
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun #define MCAM_SIZE 64
247*4882a593Smuzhiyun #define VCAM_SIZE 64
248*4882a593Smuzhiyun #define TX_QUEUE_NO 4
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun #define MAX_HW_MIB_COUNTER 32
251*4882a593Smuzhiyun #define VELOCITY_MIN_MTU (64)
252*4882a593Smuzhiyun #define VELOCITY_MAX_MTU (9000)
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun * Registers in the MAC
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun #define MAC_REG_PAR 0x00 // physical address
259*4882a593Smuzhiyun #define MAC_REG_RCR 0x06
260*4882a593Smuzhiyun #define MAC_REG_TCR 0x07
261*4882a593Smuzhiyun #define MAC_REG_CR0_SET 0x08
262*4882a593Smuzhiyun #define MAC_REG_CR1_SET 0x09
263*4882a593Smuzhiyun #define MAC_REG_CR2_SET 0x0A
264*4882a593Smuzhiyun #define MAC_REG_CR3_SET 0x0B
265*4882a593Smuzhiyun #define MAC_REG_CR0_CLR 0x0C
266*4882a593Smuzhiyun #define MAC_REG_CR1_CLR 0x0D
267*4882a593Smuzhiyun #define MAC_REG_CR2_CLR 0x0E
268*4882a593Smuzhiyun #define MAC_REG_CR3_CLR 0x0F
269*4882a593Smuzhiyun #define MAC_REG_MAR 0x10
270*4882a593Smuzhiyun #define MAC_REG_CAM 0x10
271*4882a593Smuzhiyun #define MAC_REG_DEC_BASE_HI 0x18
272*4882a593Smuzhiyun #define MAC_REG_DBF_BASE_HI 0x1C
273*4882a593Smuzhiyun #define MAC_REG_ISR_CTL 0x20
274*4882a593Smuzhiyun #define MAC_REG_ISR_HOTMR 0x20
275*4882a593Smuzhiyun #define MAC_REG_ISR_TSUPTHR 0x20
276*4882a593Smuzhiyun #define MAC_REG_ISR_RSUPTHR 0x20
277*4882a593Smuzhiyun #define MAC_REG_ISR_CTL1 0x21
278*4882a593Smuzhiyun #define MAC_REG_TXE_SR 0x22
279*4882a593Smuzhiyun #define MAC_REG_RXE_SR 0x23
280*4882a593Smuzhiyun #define MAC_REG_ISR 0x24
281*4882a593Smuzhiyun #define MAC_REG_ISR0 0x24
282*4882a593Smuzhiyun #define MAC_REG_ISR1 0x25
283*4882a593Smuzhiyun #define MAC_REG_ISR2 0x26
284*4882a593Smuzhiyun #define MAC_REG_ISR3 0x27
285*4882a593Smuzhiyun #define MAC_REG_IMR 0x28
286*4882a593Smuzhiyun #define MAC_REG_IMR0 0x28
287*4882a593Smuzhiyun #define MAC_REG_IMR1 0x29
288*4882a593Smuzhiyun #define MAC_REG_IMR2 0x2A
289*4882a593Smuzhiyun #define MAC_REG_IMR3 0x2B
290*4882a593Smuzhiyun #define MAC_REG_TDCSR_SET 0x30
291*4882a593Smuzhiyun #define MAC_REG_RDCSR_SET 0x32
292*4882a593Smuzhiyun #define MAC_REG_TDCSR_CLR 0x34
293*4882a593Smuzhiyun #define MAC_REG_RDCSR_CLR 0x36
294*4882a593Smuzhiyun #define MAC_REG_RDBASE_LO 0x38
295*4882a593Smuzhiyun #define MAC_REG_RDINDX 0x3C
296*4882a593Smuzhiyun #define MAC_REG_TDBASE_LO 0x40
297*4882a593Smuzhiyun #define MAC_REG_RDCSIZE 0x50
298*4882a593Smuzhiyun #define MAC_REG_TDCSIZE 0x52
299*4882a593Smuzhiyun #define MAC_REG_TDINDX 0x54
300*4882a593Smuzhiyun #define MAC_REG_TDIDX0 0x54
301*4882a593Smuzhiyun #define MAC_REG_TDIDX1 0x56
302*4882a593Smuzhiyun #define MAC_REG_TDIDX2 0x58
303*4882a593Smuzhiyun #define MAC_REG_TDIDX3 0x5A
304*4882a593Smuzhiyun #define MAC_REG_PAUSE_TIMER 0x5C
305*4882a593Smuzhiyun #define MAC_REG_RBRDU 0x5E
306*4882a593Smuzhiyun #define MAC_REG_FIFO_TEST0 0x60
307*4882a593Smuzhiyun #define MAC_REG_FIFO_TEST1 0x64
308*4882a593Smuzhiyun #define MAC_REG_CAMADDR 0x68
309*4882a593Smuzhiyun #define MAC_REG_CAMCR 0x69
310*4882a593Smuzhiyun #define MAC_REG_GFTEST 0x6A
311*4882a593Smuzhiyun #define MAC_REG_FTSTCMD 0x6B
312*4882a593Smuzhiyun #define MAC_REG_MIICFG 0x6C
313*4882a593Smuzhiyun #define MAC_REG_MIISR 0x6D
314*4882a593Smuzhiyun #define MAC_REG_PHYSR0 0x6E
315*4882a593Smuzhiyun #define MAC_REG_PHYSR1 0x6F
316*4882a593Smuzhiyun #define MAC_REG_MIICR 0x70
317*4882a593Smuzhiyun #define MAC_REG_MIIADR 0x71
318*4882a593Smuzhiyun #define MAC_REG_MIIDATA 0x72
319*4882a593Smuzhiyun #define MAC_REG_SOFT_TIMER0 0x74
320*4882a593Smuzhiyun #define MAC_REG_SOFT_TIMER1 0x76
321*4882a593Smuzhiyun #define MAC_REG_CFGA 0x78
322*4882a593Smuzhiyun #define MAC_REG_CFGB 0x79
323*4882a593Smuzhiyun #define MAC_REG_CFGC 0x7A
324*4882a593Smuzhiyun #define MAC_REG_CFGD 0x7B
325*4882a593Smuzhiyun #define MAC_REG_DCFG0 0x7C
326*4882a593Smuzhiyun #define MAC_REG_DCFG1 0x7D
327*4882a593Smuzhiyun #define MAC_REG_MCFG0 0x7E
328*4882a593Smuzhiyun #define MAC_REG_MCFG1 0x7F
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define MAC_REG_TBIST 0x80
331*4882a593Smuzhiyun #define MAC_REG_RBIST 0x81
332*4882a593Smuzhiyun #define MAC_REG_PMCC 0x82
333*4882a593Smuzhiyun #define MAC_REG_STICKHW 0x83
334*4882a593Smuzhiyun #define MAC_REG_MIBCR 0x84
335*4882a593Smuzhiyun #define MAC_REG_EERSV 0x85
336*4882a593Smuzhiyun #define MAC_REG_REVID 0x86
337*4882a593Smuzhiyun #define MAC_REG_MIBREAD 0x88
338*4882a593Smuzhiyun #define MAC_REG_BPMA 0x8C
339*4882a593Smuzhiyun #define MAC_REG_EEWR_DATA 0x8C
340*4882a593Smuzhiyun #define MAC_REG_BPMD_WR 0x8F
341*4882a593Smuzhiyun #define MAC_REG_BPCMD 0x90
342*4882a593Smuzhiyun #define MAC_REG_BPMD_RD 0x91
343*4882a593Smuzhiyun #define MAC_REG_EECHKSUM 0x92
344*4882a593Smuzhiyun #define MAC_REG_EECSR 0x93
345*4882a593Smuzhiyun #define MAC_REG_EERD_DATA 0x94
346*4882a593Smuzhiyun #define MAC_REG_EADDR 0x96
347*4882a593Smuzhiyun #define MAC_REG_EMBCMD 0x97
348*4882a593Smuzhiyun #define MAC_REG_JMPSR0 0x98
349*4882a593Smuzhiyun #define MAC_REG_JMPSR1 0x99
350*4882a593Smuzhiyun #define MAC_REG_JMPSR2 0x9A
351*4882a593Smuzhiyun #define MAC_REG_JMPSR3 0x9B
352*4882a593Smuzhiyun #define MAC_REG_CHIPGSR 0x9C
353*4882a593Smuzhiyun #define MAC_REG_TESTCFG 0x9D
354*4882a593Smuzhiyun #define MAC_REG_DEBUG 0x9E
355*4882a593Smuzhiyun #define MAC_REG_CHIPGCR 0x9F /* Chip Operation and Diagnostic Control */
356*4882a593Smuzhiyun #define MAC_REG_WOLCR0_SET 0xA0
357*4882a593Smuzhiyun #define MAC_REG_WOLCR1_SET 0xA1
358*4882a593Smuzhiyun #define MAC_REG_PWCFG_SET 0xA2
359*4882a593Smuzhiyun #define MAC_REG_WOLCFG_SET 0xA3
360*4882a593Smuzhiyun #define MAC_REG_WOLCR0_CLR 0xA4
361*4882a593Smuzhiyun #define MAC_REG_WOLCR1_CLR 0xA5
362*4882a593Smuzhiyun #define MAC_REG_PWCFG_CLR 0xA6
363*4882a593Smuzhiyun #define MAC_REG_WOLCFG_CLR 0xA7
364*4882a593Smuzhiyun #define MAC_REG_WOLSR0_SET 0xA8
365*4882a593Smuzhiyun #define MAC_REG_WOLSR1_SET 0xA9
366*4882a593Smuzhiyun #define MAC_REG_WOLSR0_CLR 0xAC
367*4882a593Smuzhiyun #define MAC_REG_WOLSR1_CLR 0xAD
368*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC0 0xB0
369*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC1 0xB2
370*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC2 0xB4
371*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC3 0xB6
372*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC4 0xB8
373*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC5 0xBA
374*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC6 0xBC
375*4882a593Smuzhiyun #define MAC_REG_PATRN_CRC7 0xBE
376*4882a593Smuzhiyun #define MAC_REG_BYTEMSK0_0 0xC0
377*4882a593Smuzhiyun #define MAC_REG_BYTEMSK0_1 0xC4
378*4882a593Smuzhiyun #define MAC_REG_BYTEMSK0_2 0xC8
379*4882a593Smuzhiyun #define MAC_REG_BYTEMSK0_3 0xCC
380*4882a593Smuzhiyun #define MAC_REG_BYTEMSK1_0 0xD0
381*4882a593Smuzhiyun #define MAC_REG_BYTEMSK1_1 0xD4
382*4882a593Smuzhiyun #define MAC_REG_BYTEMSK1_2 0xD8
383*4882a593Smuzhiyun #define MAC_REG_BYTEMSK1_3 0xDC
384*4882a593Smuzhiyun #define MAC_REG_BYTEMSK2_0 0xE0
385*4882a593Smuzhiyun #define MAC_REG_BYTEMSK2_1 0xE4
386*4882a593Smuzhiyun #define MAC_REG_BYTEMSK2_2 0xE8
387*4882a593Smuzhiyun #define MAC_REG_BYTEMSK2_3 0xEC
388*4882a593Smuzhiyun #define MAC_REG_BYTEMSK3_0 0xF0
389*4882a593Smuzhiyun #define MAC_REG_BYTEMSK3_1 0xF4
390*4882a593Smuzhiyun #define MAC_REG_BYTEMSK3_2 0xF8
391*4882a593Smuzhiyun #define MAC_REG_BYTEMSK3_3 0xFC
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun * Bits in the RCR register
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun #define RCR_AS 0x80
398*4882a593Smuzhiyun #define RCR_AP 0x40
399*4882a593Smuzhiyun #define RCR_AL 0x20
400*4882a593Smuzhiyun #define RCR_PROM 0x10
401*4882a593Smuzhiyun #define RCR_AB 0x08
402*4882a593Smuzhiyun #define RCR_AM 0x04
403*4882a593Smuzhiyun #define RCR_AR 0x02
404*4882a593Smuzhiyun #define RCR_SEP 0x01
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /*
407*4882a593Smuzhiyun * Bits in the TCR register
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun #define TCR_TB2BDIS 0x80
411*4882a593Smuzhiyun #define TCR_COLTMC1 0x08
412*4882a593Smuzhiyun #define TCR_COLTMC0 0x04
413*4882a593Smuzhiyun #define TCR_LB1 0x02 /* loopback[1] */
414*4882a593Smuzhiyun #define TCR_LB0 0x01 /* loopback[0] */
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /*
417*4882a593Smuzhiyun * Bits in the CR0 register
418*4882a593Smuzhiyun */
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun #define CR0_TXON 0x00000008UL
421*4882a593Smuzhiyun #define CR0_RXON 0x00000004UL
422*4882a593Smuzhiyun #define CR0_STOP 0x00000002UL /* stop MAC, default = 1 */
423*4882a593Smuzhiyun #define CR0_STRT 0x00000001UL /* start MAC */
424*4882a593Smuzhiyun #define CR0_SFRST 0x00008000UL /* software reset */
425*4882a593Smuzhiyun #define CR0_TM1EN 0x00004000UL
426*4882a593Smuzhiyun #define CR0_TM0EN 0x00002000UL
427*4882a593Smuzhiyun #define CR0_DPOLL 0x00000800UL /* disable rx/tx auto polling */
428*4882a593Smuzhiyun #define CR0_DISAU 0x00000100UL
429*4882a593Smuzhiyun #define CR0_XONEN 0x00800000UL
430*4882a593Smuzhiyun #define CR0_FDXTFCEN 0x00400000UL /* full-duplex TX flow control enable */
431*4882a593Smuzhiyun #define CR0_FDXRFCEN 0x00200000UL /* full-duplex RX flow control enable */
432*4882a593Smuzhiyun #define CR0_HDXFCEN 0x00100000UL /* half-duplex flow control enable */
433*4882a593Smuzhiyun #define CR0_XHITH1 0x00080000UL /* TX XON high threshold 1 */
434*4882a593Smuzhiyun #define CR0_XHITH0 0x00040000UL /* TX XON high threshold 0 */
435*4882a593Smuzhiyun #define CR0_XLTH1 0x00020000UL /* TX pause frame low threshold 1 */
436*4882a593Smuzhiyun #define CR0_XLTH0 0x00010000UL /* TX pause frame low threshold 0 */
437*4882a593Smuzhiyun #define CR0_GSPRST 0x80000000UL
438*4882a593Smuzhiyun #define CR0_FORSRST 0x40000000UL
439*4882a593Smuzhiyun #define CR0_FPHYRST 0x20000000UL
440*4882a593Smuzhiyun #define CR0_DIAG 0x10000000UL
441*4882a593Smuzhiyun #define CR0_INTPCTL 0x04000000UL
442*4882a593Smuzhiyun #define CR0_GINTMSK1 0x02000000UL
443*4882a593Smuzhiyun #define CR0_GINTMSK0 0x01000000UL
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /*
446*4882a593Smuzhiyun * Bits in the CR1 register
447*4882a593Smuzhiyun */
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #define CR1_SFRST 0x80 /* software reset */
450*4882a593Smuzhiyun #define CR1_TM1EN 0x40
451*4882a593Smuzhiyun #define CR1_TM0EN 0x20
452*4882a593Smuzhiyun #define CR1_DPOLL 0x08 /* disable rx/tx auto polling */
453*4882a593Smuzhiyun #define CR1_DISAU 0x01
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Bits in the CR2 register
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun #define CR2_XONEN 0x80
460*4882a593Smuzhiyun #define CR2_FDXTFCEN 0x40 /* full-duplex TX flow control enable */
461*4882a593Smuzhiyun #define CR2_FDXRFCEN 0x20 /* full-duplex RX flow control enable */
462*4882a593Smuzhiyun #define CR2_HDXFCEN 0x10 /* half-duplex flow control enable */
463*4882a593Smuzhiyun #define CR2_XHITH1 0x08 /* TX XON high threshold 1 */
464*4882a593Smuzhiyun #define CR2_XHITH0 0x04 /* TX XON high threshold 0 */
465*4882a593Smuzhiyun #define CR2_XLTH1 0x02 /* TX pause frame low threshold 1 */
466*4882a593Smuzhiyun #define CR2_XLTH0 0x01 /* TX pause frame low threshold 0 */
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * Bits in the CR3 register
470*4882a593Smuzhiyun */
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun #define CR3_GSPRST 0x80
473*4882a593Smuzhiyun #define CR3_FORSRST 0x40
474*4882a593Smuzhiyun #define CR3_FPHYRST 0x20
475*4882a593Smuzhiyun #define CR3_DIAG 0x10
476*4882a593Smuzhiyun #define CR3_INTPCTL 0x04
477*4882a593Smuzhiyun #define CR3_GINTMSK1 0x02
478*4882a593Smuzhiyun #define CR3_GINTMSK0 0x01
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun #define ISRCTL_UDPINT 0x8000
481*4882a593Smuzhiyun #define ISRCTL_TSUPDIS 0x4000
482*4882a593Smuzhiyun #define ISRCTL_RSUPDIS 0x2000
483*4882a593Smuzhiyun #define ISRCTL_PMSK1 0x1000
484*4882a593Smuzhiyun #define ISRCTL_PMSK0 0x0800
485*4882a593Smuzhiyun #define ISRCTL_INTPD 0x0400
486*4882a593Smuzhiyun #define ISRCTL_HCRLD 0x0200
487*4882a593Smuzhiyun #define ISRCTL_SCRLD 0x0100
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun * Bits in the ISR_CTL1 register
491*4882a593Smuzhiyun */
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun #define ISRCTL1_UDPINT 0x80
494*4882a593Smuzhiyun #define ISRCTL1_TSUPDIS 0x40
495*4882a593Smuzhiyun #define ISRCTL1_RSUPDIS 0x20
496*4882a593Smuzhiyun #define ISRCTL1_PMSK1 0x10
497*4882a593Smuzhiyun #define ISRCTL1_PMSK0 0x08
498*4882a593Smuzhiyun #define ISRCTL1_INTPD 0x04
499*4882a593Smuzhiyun #define ISRCTL1_HCRLD 0x02
500*4882a593Smuzhiyun #define ISRCTL1_SCRLD 0x01
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * Bits in the TXE_SR register
504*4882a593Smuzhiyun */
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun #define TXESR_TFDBS 0x08
507*4882a593Smuzhiyun #define TXESR_TDWBS 0x04
508*4882a593Smuzhiyun #define TXESR_TDRBS 0x02
509*4882a593Smuzhiyun #define TXESR_TDSTR 0x01
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /*
512*4882a593Smuzhiyun * Bits in the RXE_SR register
513*4882a593Smuzhiyun */
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun #define RXESR_RFDBS 0x08
516*4882a593Smuzhiyun #define RXESR_RDWBS 0x04
517*4882a593Smuzhiyun #define RXESR_RDRBS 0x02
518*4882a593Smuzhiyun #define RXESR_RDSTR 0x01
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /*
521*4882a593Smuzhiyun * Bits in the ISR register
522*4882a593Smuzhiyun */
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun #define ISR_ISR3 0x80000000UL
525*4882a593Smuzhiyun #define ISR_ISR2 0x40000000UL
526*4882a593Smuzhiyun #define ISR_ISR1 0x20000000UL
527*4882a593Smuzhiyun #define ISR_ISR0 0x10000000UL
528*4882a593Smuzhiyun #define ISR_TXSTLI 0x02000000UL
529*4882a593Smuzhiyun #define ISR_RXSTLI 0x01000000UL
530*4882a593Smuzhiyun #define ISR_HFLD 0x00800000UL
531*4882a593Smuzhiyun #define ISR_UDPI 0x00400000UL
532*4882a593Smuzhiyun #define ISR_MIBFI 0x00200000UL
533*4882a593Smuzhiyun #define ISR_SHDNI 0x00100000UL
534*4882a593Smuzhiyun #define ISR_PHYI 0x00080000UL
535*4882a593Smuzhiyun #define ISR_PWEI 0x00040000UL
536*4882a593Smuzhiyun #define ISR_TMR1I 0x00020000UL
537*4882a593Smuzhiyun #define ISR_TMR0I 0x00010000UL
538*4882a593Smuzhiyun #define ISR_SRCI 0x00008000UL
539*4882a593Smuzhiyun #define ISR_LSTPEI 0x00004000UL
540*4882a593Smuzhiyun #define ISR_LSTEI 0x00002000UL
541*4882a593Smuzhiyun #define ISR_OVFI 0x00001000UL
542*4882a593Smuzhiyun #define ISR_FLONI 0x00000800UL
543*4882a593Smuzhiyun #define ISR_RACEI 0x00000400UL
544*4882a593Smuzhiyun #define ISR_TXWB1I 0x00000200UL
545*4882a593Smuzhiyun #define ISR_TXWB0I 0x00000100UL
546*4882a593Smuzhiyun #define ISR_PTX3I 0x00000080UL
547*4882a593Smuzhiyun #define ISR_PTX2I 0x00000040UL
548*4882a593Smuzhiyun #define ISR_PTX1I 0x00000020UL
549*4882a593Smuzhiyun #define ISR_PTX0I 0x00000010UL
550*4882a593Smuzhiyun #define ISR_PTXI 0x00000008UL
551*4882a593Smuzhiyun #define ISR_PRXI 0x00000004UL
552*4882a593Smuzhiyun #define ISR_PPTXI 0x00000002UL
553*4882a593Smuzhiyun #define ISR_PPRXI 0x00000001UL
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /*
556*4882a593Smuzhiyun * Bits in the IMR register
557*4882a593Smuzhiyun */
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun #define IMR_TXSTLM 0x02000000UL
560*4882a593Smuzhiyun #define IMR_UDPIM 0x00400000UL
561*4882a593Smuzhiyun #define IMR_MIBFIM 0x00200000UL
562*4882a593Smuzhiyun #define IMR_SHDNIM 0x00100000UL
563*4882a593Smuzhiyun #define IMR_PHYIM 0x00080000UL
564*4882a593Smuzhiyun #define IMR_PWEIM 0x00040000UL
565*4882a593Smuzhiyun #define IMR_TMR1IM 0x00020000UL
566*4882a593Smuzhiyun #define IMR_TMR0IM 0x00010000UL
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun #define IMR_SRCIM 0x00008000UL
569*4882a593Smuzhiyun #define IMR_LSTPEIM 0x00004000UL
570*4882a593Smuzhiyun #define IMR_LSTEIM 0x00002000UL
571*4882a593Smuzhiyun #define IMR_OVFIM 0x00001000UL
572*4882a593Smuzhiyun #define IMR_FLONIM 0x00000800UL
573*4882a593Smuzhiyun #define IMR_RACEIM 0x00000400UL
574*4882a593Smuzhiyun #define IMR_TXWB1IM 0x00000200UL
575*4882a593Smuzhiyun #define IMR_TXWB0IM 0x00000100UL
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun #define IMR_PTX3IM 0x00000080UL
578*4882a593Smuzhiyun #define IMR_PTX2IM 0x00000040UL
579*4882a593Smuzhiyun #define IMR_PTX1IM 0x00000020UL
580*4882a593Smuzhiyun #define IMR_PTX0IM 0x00000010UL
581*4882a593Smuzhiyun #define IMR_PTXIM 0x00000008UL
582*4882a593Smuzhiyun #define IMR_PRXIM 0x00000004UL
583*4882a593Smuzhiyun #define IMR_PPTXIM 0x00000002UL
584*4882a593Smuzhiyun #define IMR_PPRXIM 0x00000001UL
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun /* 0x0013FB0FUL = initial value of IMR */
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun #define INT_MASK_DEF (IMR_PPTXIM|IMR_PPRXIM|IMR_PTXIM|IMR_PRXIM|\
589*4882a593Smuzhiyun IMR_PWEIM|IMR_TXWB0IM|IMR_TXWB1IM|IMR_FLONIM|\
590*4882a593Smuzhiyun IMR_OVFIM|IMR_LSTEIM|IMR_LSTPEIM|IMR_SRCIM|IMR_MIBFIM|\
591*4882a593Smuzhiyun IMR_SHDNIM|IMR_TMR1IM|IMR_TMR0IM|IMR_TXSTLM)
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /*
594*4882a593Smuzhiyun * Bits in the TDCSR0/1, RDCSR0 register
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun #define TRDCSR_DEAD 0x0008
598*4882a593Smuzhiyun #define TRDCSR_WAK 0x0004
599*4882a593Smuzhiyun #define TRDCSR_ACT 0x0002
600*4882a593Smuzhiyun #define TRDCSR_RUN 0x0001
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /*
603*4882a593Smuzhiyun * Bits in the CAMADDR register
604*4882a593Smuzhiyun */
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun #define CAMADDR_CAMEN 0x80
607*4882a593Smuzhiyun #define CAMADDR_VCAMSL 0x40
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /*
610*4882a593Smuzhiyun * Bits in the CAMCR register
611*4882a593Smuzhiyun */
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun #define CAMCR_PS1 0x80
614*4882a593Smuzhiyun #define CAMCR_PS0 0x40
615*4882a593Smuzhiyun #define CAMCR_AITRPKT 0x20
616*4882a593Smuzhiyun #define CAMCR_AITR16 0x10
617*4882a593Smuzhiyun #define CAMCR_CAMRD 0x08
618*4882a593Smuzhiyun #define CAMCR_CAMWR 0x04
619*4882a593Smuzhiyun #define CAMCR_PS_CAM_MASK 0x40
620*4882a593Smuzhiyun #define CAMCR_PS_CAM_DATA 0x80
621*4882a593Smuzhiyun #define CAMCR_PS_MAR 0x00
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /*
624*4882a593Smuzhiyun * Bits in the MIICFG register
625*4882a593Smuzhiyun */
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #define MIICFG_MPO1 0x80
628*4882a593Smuzhiyun #define MIICFG_MPO0 0x40
629*4882a593Smuzhiyun #define MIICFG_MFDC 0x20
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /*
632*4882a593Smuzhiyun * Bits in the MIISR register
633*4882a593Smuzhiyun */
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun #define MIISR_MIDLE 0x80
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun /*
638*4882a593Smuzhiyun * Bits in the PHYSR0 register
639*4882a593Smuzhiyun */
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun #define PHYSR0_PHYRST 0x80
642*4882a593Smuzhiyun #define PHYSR0_LINKGD 0x40
643*4882a593Smuzhiyun #define PHYSR0_FDPX 0x10
644*4882a593Smuzhiyun #define PHYSR0_SPDG 0x08
645*4882a593Smuzhiyun #define PHYSR0_SPD10 0x04
646*4882a593Smuzhiyun #define PHYSR0_RXFLC 0x02
647*4882a593Smuzhiyun #define PHYSR0_TXFLC 0x01
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun * Bits in the PHYSR1 register
651*4882a593Smuzhiyun */
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun #define PHYSR1_PHYTBI 0x01
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /*
656*4882a593Smuzhiyun * Bits in the MIICR register
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun #define MIICR_MAUTO 0x80
660*4882a593Smuzhiyun #define MIICR_RCMD 0x40
661*4882a593Smuzhiyun #define MIICR_WCMD 0x20
662*4882a593Smuzhiyun #define MIICR_MDPM 0x10
663*4882a593Smuzhiyun #define MIICR_MOUT 0x08
664*4882a593Smuzhiyun #define MIICR_MDO 0x04
665*4882a593Smuzhiyun #define MIICR_MDI 0x02
666*4882a593Smuzhiyun #define MIICR_MDC 0x01
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * Bits in the MIIADR register
670*4882a593Smuzhiyun */
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun #define MIIADR_SWMPL 0x80
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /*
675*4882a593Smuzhiyun * Bits in the CFGA register
676*4882a593Smuzhiyun */
677*4882a593Smuzhiyun
678*4882a593Smuzhiyun #define CFGA_PMHCTG 0x08
679*4882a593Smuzhiyun #define CFGA_GPIO1PD 0x04
680*4882a593Smuzhiyun #define CFGA_ABSHDN 0x02
681*4882a593Smuzhiyun #define CFGA_PACPI 0x01
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun /*
684*4882a593Smuzhiyun * Bits in the CFGB register
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun #define CFGB_GTCKOPT 0x80
688*4882a593Smuzhiyun #define CFGB_MIIOPT 0x40
689*4882a593Smuzhiyun #define CFGB_CRSEOPT 0x20
690*4882a593Smuzhiyun #define CFGB_OFSET 0x10
691*4882a593Smuzhiyun #define CFGB_CRANDOM 0x08
692*4882a593Smuzhiyun #define CFGB_CAP 0x04
693*4882a593Smuzhiyun #define CFGB_MBA 0x02
694*4882a593Smuzhiyun #define CFGB_BAKOPT 0x01
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /*
697*4882a593Smuzhiyun * Bits in the CFGC register
698*4882a593Smuzhiyun */
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun #define CFGC_EELOAD 0x80
701*4882a593Smuzhiyun #define CFGC_BROPT 0x40
702*4882a593Smuzhiyun #define CFGC_DLYEN 0x20
703*4882a593Smuzhiyun #define CFGC_DTSEL 0x10
704*4882a593Smuzhiyun #define CFGC_BTSEL 0x08
705*4882a593Smuzhiyun #define CFGC_BPS2 0x04 /* bootrom select[2] */
706*4882a593Smuzhiyun #define CFGC_BPS1 0x02 /* bootrom select[1] */
707*4882a593Smuzhiyun #define CFGC_BPS0 0x01 /* bootrom select[0] */
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /*
710*4882a593Smuzhiyun * Bits in the CFGD register
711*4882a593Smuzhiyun */
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun #define CFGD_IODIS 0x80
714*4882a593Smuzhiyun #define CFGD_MSLVDACEN 0x40
715*4882a593Smuzhiyun #define CFGD_CFGDACEN 0x20
716*4882a593Smuzhiyun #define CFGD_PCI64EN 0x10
717*4882a593Smuzhiyun #define CFGD_HTMRL4 0x08
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun /*
720*4882a593Smuzhiyun * Bits in the DCFG1 register
721*4882a593Smuzhiyun */
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun #define DCFG_XMWI 0x8000
724*4882a593Smuzhiyun #define DCFG_XMRM 0x4000
725*4882a593Smuzhiyun #define DCFG_XMRL 0x2000
726*4882a593Smuzhiyun #define DCFG_PERDIS 0x1000
727*4882a593Smuzhiyun #define DCFG_MRWAIT 0x0400
728*4882a593Smuzhiyun #define DCFG_MWWAIT 0x0200
729*4882a593Smuzhiyun #define DCFG_LATMEN 0x0100
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * Bits in the MCFG0 register
733*4882a593Smuzhiyun */
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun #define MCFG_RXARB 0x0080
736*4882a593Smuzhiyun #define MCFG_RFT1 0x0020
737*4882a593Smuzhiyun #define MCFG_RFT0 0x0010
738*4882a593Smuzhiyun #define MCFG_LOWTHOPT 0x0008
739*4882a593Smuzhiyun #define MCFG_PQEN 0x0004
740*4882a593Smuzhiyun #define MCFG_RTGOPT 0x0002
741*4882a593Smuzhiyun #define MCFG_VIDFR 0x0001
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun /*
744*4882a593Smuzhiyun * Bits in the MCFG1 register
745*4882a593Smuzhiyun */
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun #define MCFG_TXARB 0x8000
748*4882a593Smuzhiyun #define MCFG_TXQBK1 0x0800
749*4882a593Smuzhiyun #define MCFG_TXQBK0 0x0400
750*4882a593Smuzhiyun #define MCFG_TXQNOBK 0x0200
751*4882a593Smuzhiyun #define MCFG_SNAPOPT 0x0100
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /*
754*4882a593Smuzhiyun * Bits in the PMCC register
755*4882a593Smuzhiyun */
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun #define PMCC_DSI 0x80
758*4882a593Smuzhiyun #define PMCC_D2_DIS 0x40
759*4882a593Smuzhiyun #define PMCC_D1_DIS 0x20
760*4882a593Smuzhiyun #define PMCC_D3C_EN 0x10
761*4882a593Smuzhiyun #define PMCC_D3H_EN 0x08
762*4882a593Smuzhiyun #define PMCC_D2_EN 0x04
763*4882a593Smuzhiyun #define PMCC_D1_EN 0x02
764*4882a593Smuzhiyun #define PMCC_D0_EN 0x01
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun /*
767*4882a593Smuzhiyun * Bits in STICKHW
768*4882a593Smuzhiyun */
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun #define STICKHW_SWPTAG 0x10
771*4882a593Smuzhiyun #define STICKHW_WOLSR 0x08
772*4882a593Smuzhiyun #define STICKHW_WOLEN 0x04
773*4882a593Smuzhiyun #define STICKHW_DS1 0x02 /* R/W by software/cfg cycle */
774*4882a593Smuzhiyun #define STICKHW_DS0 0x01 /* suspend well DS write port */
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /*
777*4882a593Smuzhiyun * Bits in the MIBCR register
778*4882a593Smuzhiyun */
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun #define MIBCR_MIBISTOK 0x80
781*4882a593Smuzhiyun #define MIBCR_MIBISTGO 0x40
782*4882a593Smuzhiyun #define MIBCR_MIBINC 0x20
783*4882a593Smuzhiyun #define MIBCR_MIBHI 0x10
784*4882a593Smuzhiyun #define MIBCR_MIBFRZ 0x08
785*4882a593Smuzhiyun #define MIBCR_MIBFLSH 0x04
786*4882a593Smuzhiyun #define MIBCR_MPTRINI 0x02
787*4882a593Smuzhiyun #define MIBCR_MIBCLR 0x01
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun /*
790*4882a593Smuzhiyun * Bits in the EERSV register
791*4882a593Smuzhiyun */
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun #define EERSV_BOOT_RPL ((u8) 0x01) /* Boot method selection for VT6110 */
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun #define EERSV_BOOT_MASK ((u8) 0x06)
796*4882a593Smuzhiyun #define EERSV_BOOT_INT19 ((u8) 0x00)
797*4882a593Smuzhiyun #define EERSV_BOOT_INT18 ((u8) 0x02)
798*4882a593Smuzhiyun #define EERSV_BOOT_LOCAL ((u8) 0x04)
799*4882a593Smuzhiyun #define EERSV_BOOT_BEV ((u8) 0x06)
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * Bits in BPCMD
804*4882a593Smuzhiyun */
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun #define BPCMD_BPDNE 0x80
807*4882a593Smuzhiyun #define BPCMD_EBPWR 0x02
808*4882a593Smuzhiyun #define BPCMD_EBPRD 0x01
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /*
811*4882a593Smuzhiyun * Bits in the EECSR register
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun #define EECSR_EMBP 0x40 /* eeprom embedded programming */
815*4882a593Smuzhiyun #define EECSR_RELOAD 0x20 /* eeprom content reload */
816*4882a593Smuzhiyun #define EECSR_DPM 0x10 /* eeprom direct programming */
817*4882a593Smuzhiyun #define EECSR_ECS 0x08 /* eeprom CS pin */
818*4882a593Smuzhiyun #define EECSR_ECK 0x04 /* eeprom CK pin */
819*4882a593Smuzhiyun #define EECSR_EDI 0x02 /* eeprom DI pin */
820*4882a593Smuzhiyun #define EECSR_EDO 0x01 /* eeprom DO pin */
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * Bits in the EMBCMD register
824*4882a593Smuzhiyun */
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun #define EMBCMD_EDONE 0x80
827*4882a593Smuzhiyun #define EMBCMD_EWDIS 0x08
828*4882a593Smuzhiyun #define EMBCMD_EWEN 0x04
829*4882a593Smuzhiyun #define EMBCMD_EWR 0x02
830*4882a593Smuzhiyun #define EMBCMD_ERD 0x01
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /*
833*4882a593Smuzhiyun * Bits in TESTCFG register
834*4882a593Smuzhiyun */
835*4882a593Smuzhiyun
836*4882a593Smuzhiyun #define TESTCFG_HBDIS 0x80
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun /*
839*4882a593Smuzhiyun * Bits in CHIPGCR register
840*4882a593Smuzhiyun */
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun #define CHIPGCR_FCGMII 0x80 /* force GMII (else MII only) */
843*4882a593Smuzhiyun #define CHIPGCR_FCFDX 0x40 /* force full duplex */
844*4882a593Smuzhiyun #define CHIPGCR_FCRESV 0x20
845*4882a593Smuzhiyun #define CHIPGCR_FCMODE 0x10 /* enable MAC forced mode */
846*4882a593Smuzhiyun #define CHIPGCR_LPSOPT 0x08
847*4882a593Smuzhiyun #define CHIPGCR_TM1US 0x04
848*4882a593Smuzhiyun #define CHIPGCR_TM0US 0x02
849*4882a593Smuzhiyun #define CHIPGCR_PHYINTEN 0x01
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun /*
852*4882a593Smuzhiyun * Bits in WOLCR0
853*4882a593Smuzhiyun */
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun #define WOLCR_MSWOLEN7 0x0080 /* enable pattern match filtering */
856*4882a593Smuzhiyun #define WOLCR_MSWOLEN6 0x0040
857*4882a593Smuzhiyun #define WOLCR_MSWOLEN5 0x0020
858*4882a593Smuzhiyun #define WOLCR_MSWOLEN4 0x0010
859*4882a593Smuzhiyun #define WOLCR_MSWOLEN3 0x0008
860*4882a593Smuzhiyun #define WOLCR_MSWOLEN2 0x0004
861*4882a593Smuzhiyun #define WOLCR_MSWOLEN1 0x0002
862*4882a593Smuzhiyun #define WOLCR_MSWOLEN0 0x0001
863*4882a593Smuzhiyun #define WOLCR_ARP_EN 0x0001
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun /*
866*4882a593Smuzhiyun * Bits in WOLCR1
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun #define WOLCR_LINKOFF_EN 0x0800 /* link off detected enable */
870*4882a593Smuzhiyun #define WOLCR_LINKON_EN 0x0400 /* link on detected enable */
871*4882a593Smuzhiyun #define WOLCR_MAGIC_EN 0x0200 /* magic packet filter enable */
872*4882a593Smuzhiyun #define WOLCR_UNICAST_EN 0x0100 /* unicast filter enable */
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun
875*4882a593Smuzhiyun /*
876*4882a593Smuzhiyun * Bits in PWCFG
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun #define PWCFG_PHYPWOPT 0x80 /* internal MII I/F timing */
880*4882a593Smuzhiyun #define PWCFG_PCISTICK 0x40 /* PCI sticky R/W enable */
881*4882a593Smuzhiyun #define PWCFG_WOLTYPE 0x20 /* pulse(1) or button (0) */
882*4882a593Smuzhiyun #define PWCFG_LEGCY_WOL 0x10
883*4882a593Smuzhiyun #define PWCFG_PMCSR_PME_SR 0x08
884*4882a593Smuzhiyun #define PWCFG_PMCSR_PME_EN 0x04 /* control by PCISTICK */
885*4882a593Smuzhiyun #define PWCFG_LEGACY_WOLSR 0x02 /* Legacy WOL_SR shadow */
886*4882a593Smuzhiyun #define PWCFG_LEGACY_WOLEN 0x01 /* Legacy WOL_EN shadow */
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /*
889*4882a593Smuzhiyun * Bits in WOLCFG
890*4882a593Smuzhiyun */
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun #define WOLCFG_PMEOVR 0x80 /* for legacy use, force PMEEN always */
893*4882a593Smuzhiyun #define WOLCFG_SAM 0x20 /* accept multicast case reset, default=0 */
894*4882a593Smuzhiyun #define WOLCFG_SAB 0x10 /* accept broadcast case reset, default=0 */
895*4882a593Smuzhiyun #define WOLCFG_SMIIACC 0x08 /* ?? */
896*4882a593Smuzhiyun #define WOLCFG_SGENWH 0x02
897*4882a593Smuzhiyun #define WOLCFG_PHYINTEN 0x01 /* 0:PHYINT trigger enable, 1:use internal MII
898*4882a593Smuzhiyun to report status change */
899*4882a593Smuzhiyun /*
900*4882a593Smuzhiyun * Bits in WOLSR1
901*4882a593Smuzhiyun */
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun #define WOLSR_LINKOFF_INT 0x0800
904*4882a593Smuzhiyun #define WOLSR_LINKON_INT 0x0400
905*4882a593Smuzhiyun #define WOLSR_MAGIC_INT 0x0200
906*4882a593Smuzhiyun #define WOLSR_UNICAST_INT 0x0100
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun /*
909*4882a593Smuzhiyun * Ethernet address filter type
910*4882a593Smuzhiyun */
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun #define PKT_TYPE_NONE 0x0000 /* Turn off receiver */
913*4882a593Smuzhiyun #define PKT_TYPE_DIRECTED 0x0001 /* obselete, directed address is always accepted */
914*4882a593Smuzhiyun #define PKT_TYPE_MULTICAST 0x0002
915*4882a593Smuzhiyun #define PKT_TYPE_ALL_MULTICAST 0x0004
916*4882a593Smuzhiyun #define PKT_TYPE_BROADCAST 0x0008
917*4882a593Smuzhiyun #define PKT_TYPE_PROMISCUOUS 0x0020
918*4882a593Smuzhiyun #define PKT_TYPE_LONG 0x2000 /* NOTE.... the definition of LONG is >2048 bytes in our chip */
919*4882a593Smuzhiyun #define PKT_TYPE_RUNT 0x4000
920*4882a593Smuzhiyun #define PKT_TYPE_ERROR 0x8000 /* Accept error packets, e.g. CRC error */
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * Loopback mode
924*4882a593Smuzhiyun */
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun #define MAC_LB_NONE 0x00
927*4882a593Smuzhiyun #define MAC_LB_INTERNAL 0x01
928*4882a593Smuzhiyun #define MAC_LB_EXTERNAL 0x02
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun /*
931*4882a593Smuzhiyun * Enabled mask value of irq
932*4882a593Smuzhiyun */
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun #if defined(_SIM)
935*4882a593Smuzhiyun #define IMR_MASK_VALUE 0x0033FF0FUL /* initial value of IMR
936*4882a593Smuzhiyun set IMR0 to 0x0F according to spec */
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun #else
939*4882a593Smuzhiyun #define IMR_MASK_VALUE 0x0013FB0FUL /* initial value of IMR
940*4882a593Smuzhiyun ignore MIBFI,RACEI to
941*4882a593Smuzhiyun reduce intr. frequency
942*4882a593Smuzhiyun NOTE.... do not enable NoBuf int mask at driver driver
943*4882a593Smuzhiyun when (1) NoBuf -> RxThreshold = SF
944*4882a593Smuzhiyun (2) OK -> RxThreshold = original value
945*4882a593Smuzhiyun */
946*4882a593Smuzhiyun #endif
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun /*
949*4882a593Smuzhiyun * Revision id
950*4882a593Smuzhiyun */
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun #define REV_ID_VT3119_A0 0x00
953*4882a593Smuzhiyun #define REV_ID_VT3119_A1 0x01
954*4882a593Smuzhiyun #define REV_ID_VT3216_A0 0x10
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun /*
957*4882a593Smuzhiyun * Max time out delay time
958*4882a593Smuzhiyun */
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun #define W_MAX_TIMEOUT 0x0FFFU
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun /*
964*4882a593Smuzhiyun * MAC registers as a structure. Cannot be directly accessed this
965*4882a593Smuzhiyun * way but generates offsets for readl/writel() calls
966*4882a593Smuzhiyun */
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun struct mac_regs {
969*4882a593Smuzhiyun volatile u8 PAR[6]; /* 0x00 */
970*4882a593Smuzhiyun volatile u8 RCR;
971*4882a593Smuzhiyun volatile u8 TCR;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun volatile __le32 CR0Set; /* 0x08 */
974*4882a593Smuzhiyun volatile __le32 CR0Clr; /* 0x0C */
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun volatile u8 MARCAM[8]; /* 0x10 */
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun volatile __le32 DecBaseHi; /* 0x18 */
979*4882a593Smuzhiyun volatile __le16 DbfBaseHi; /* 0x1C */
980*4882a593Smuzhiyun volatile __le16 reserved_1E;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun volatile __le16 ISRCTL; /* 0x20 */
983*4882a593Smuzhiyun volatile u8 TXESR;
984*4882a593Smuzhiyun volatile u8 RXESR;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun volatile __le32 ISR; /* 0x24 */
987*4882a593Smuzhiyun volatile __le32 IMR;
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun volatile __le32 TDStatusPort; /* 0x2C */
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun volatile __le16 TDCSRSet; /* 0x30 */
992*4882a593Smuzhiyun volatile u8 RDCSRSet;
993*4882a593Smuzhiyun volatile u8 reserved_33;
994*4882a593Smuzhiyun volatile __le16 TDCSRClr;
995*4882a593Smuzhiyun volatile u8 RDCSRClr;
996*4882a593Smuzhiyun volatile u8 reserved_37;
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun volatile __le32 RDBaseLo; /* 0x38 */
999*4882a593Smuzhiyun volatile __le16 RDIdx; /* 0x3C */
1000*4882a593Smuzhiyun volatile u8 TQETMR; /* 0x3E, VT3216 and above only */
1001*4882a593Smuzhiyun volatile u8 RQETMR; /* 0x3F, VT3216 and above only */
1002*4882a593Smuzhiyun
1003*4882a593Smuzhiyun volatile __le32 TDBaseLo[4]; /* 0x40 */
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun volatile __le16 RDCSize; /* 0x50 */
1006*4882a593Smuzhiyun volatile __le16 TDCSize; /* 0x52 */
1007*4882a593Smuzhiyun volatile __le16 TDIdx[4]; /* 0x54 */
1008*4882a593Smuzhiyun volatile __le16 tx_pause_timer; /* 0x5C */
1009*4882a593Smuzhiyun volatile __le16 RBRDU; /* 0x5E */
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun volatile __le32 FIFOTest0; /* 0x60 */
1012*4882a593Smuzhiyun volatile __le32 FIFOTest1; /* 0x64 */
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun volatile u8 CAMADDR; /* 0x68 */
1015*4882a593Smuzhiyun volatile u8 CAMCR; /* 0x69 */
1016*4882a593Smuzhiyun volatile u8 GFTEST; /* 0x6A */
1017*4882a593Smuzhiyun volatile u8 FTSTCMD; /* 0x6B */
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun volatile u8 MIICFG; /* 0x6C */
1020*4882a593Smuzhiyun volatile u8 MIISR;
1021*4882a593Smuzhiyun volatile u8 PHYSR0;
1022*4882a593Smuzhiyun volatile u8 PHYSR1;
1023*4882a593Smuzhiyun volatile u8 MIICR;
1024*4882a593Smuzhiyun volatile u8 MIIADR;
1025*4882a593Smuzhiyun volatile __le16 MIIDATA;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun volatile __le16 SoftTimer0; /* 0x74 */
1028*4882a593Smuzhiyun volatile __le16 SoftTimer1;
1029*4882a593Smuzhiyun
1030*4882a593Smuzhiyun volatile u8 CFGA; /* 0x78 */
1031*4882a593Smuzhiyun volatile u8 CFGB;
1032*4882a593Smuzhiyun volatile u8 CFGC;
1033*4882a593Smuzhiyun volatile u8 CFGD;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun volatile __le16 DCFG; /* 0x7C */
1036*4882a593Smuzhiyun volatile __le16 MCFG;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun volatile u8 TBIST; /* 0x80 */
1039*4882a593Smuzhiyun volatile u8 RBIST;
1040*4882a593Smuzhiyun volatile u8 PMCPORT;
1041*4882a593Smuzhiyun volatile u8 STICKHW;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun volatile u8 MIBCR; /* 0x84 */
1044*4882a593Smuzhiyun volatile u8 reserved_85;
1045*4882a593Smuzhiyun volatile u8 rev_id;
1046*4882a593Smuzhiyun volatile u8 PORSTS;
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun volatile __le32 MIBData; /* 0x88 */
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun volatile __le16 EEWrData;
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun volatile u8 reserved_8E;
1053*4882a593Smuzhiyun volatile u8 BPMDWr;
1054*4882a593Smuzhiyun volatile u8 BPCMD;
1055*4882a593Smuzhiyun volatile u8 BPMDRd;
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun volatile u8 EECHKSUM; /* 0x92 */
1058*4882a593Smuzhiyun volatile u8 EECSR;
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun volatile __le16 EERdData; /* 0x94 */
1061*4882a593Smuzhiyun volatile u8 EADDR;
1062*4882a593Smuzhiyun volatile u8 EMBCMD;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun volatile u8 JMPSR0; /* 0x98 */
1066*4882a593Smuzhiyun volatile u8 JMPSR1;
1067*4882a593Smuzhiyun volatile u8 JMPSR2;
1068*4882a593Smuzhiyun volatile u8 JMPSR3;
1069*4882a593Smuzhiyun volatile u8 CHIPGSR; /* 0x9C */
1070*4882a593Smuzhiyun volatile u8 TESTCFG;
1071*4882a593Smuzhiyun volatile u8 DEBUG;
1072*4882a593Smuzhiyun volatile u8 CHIPGCR;
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun volatile __le16 WOLCRSet; /* 0xA0 */
1075*4882a593Smuzhiyun volatile u8 PWCFGSet;
1076*4882a593Smuzhiyun volatile u8 WOLCFGSet;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun volatile __le16 WOLCRClr; /* 0xA4 */
1079*4882a593Smuzhiyun volatile u8 PWCFGCLR;
1080*4882a593Smuzhiyun volatile u8 WOLCFGClr;
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun volatile __le16 WOLSRSet; /* 0xA8 */
1083*4882a593Smuzhiyun volatile __le16 reserved_AA;
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun volatile __le16 WOLSRClr; /* 0xAC */
1086*4882a593Smuzhiyun volatile __le16 reserved_AE;
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun volatile __le16 PatternCRC[8]; /* 0xB0 */
1089*4882a593Smuzhiyun volatile __le32 ByteMask[4][4]; /* 0xC0 */
1090*4882a593Smuzhiyun };
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun enum hw_mib {
1094*4882a593Smuzhiyun HW_MIB_ifRxAllPkts = 0,
1095*4882a593Smuzhiyun HW_MIB_ifRxOkPkts,
1096*4882a593Smuzhiyun HW_MIB_ifTxOkPkts,
1097*4882a593Smuzhiyun HW_MIB_ifRxErrorPkts,
1098*4882a593Smuzhiyun HW_MIB_ifRxRuntOkPkt,
1099*4882a593Smuzhiyun HW_MIB_ifRxRuntErrPkt,
1100*4882a593Smuzhiyun HW_MIB_ifRx64Pkts,
1101*4882a593Smuzhiyun HW_MIB_ifTx64Pkts,
1102*4882a593Smuzhiyun HW_MIB_ifRx65To127Pkts,
1103*4882a593Smuzhiyun HW_MIB_ifTx65To127Pkts,
1104*4882a593Smuzhiyun HW_MIB_ifRx128To255Pkts,
1105*4882a593Smuzhiyun HW_MIB_ifTx128To255Pkts,
1106*4882a593Smuzhiyun HW_MIB_ifRx256To511Pkts,
1107*4882a593Smuzhiyun HW_MIB_ifTx256To511Pkts,
1108*4882a593Smuzhiyun HW_MIB_ifRx512To1023Pkts,
1109*4882a593Smuzhiyun HW_MIB_ifTx512To1023Pkts,
1110*4882a593Smuzhiyun HW_MIB_ifRx1024To1518Pkts,
1111*4882a593Smuzhiyun HW_MIB_ifTx1024To1518Pkts,
1112*4882a593Smuzhiyun HW_MIB_ifTxEtherCollisions,
1113*4882a593Smuzhiyun HW_MIB_ifRxPktCRCE,
1114*4882a593Smuzhiyun HW_MIB_ifRxJumboPkts,
1115*4882a593Smuzhiyun HW_MIB_ifTxJumboPkts,
1116*4882a593Smuzhiyun HW_MIB_ifRxMacControlFrames,
1117*4882a593Smuzhiyun HW_MIB_ifTxMacControlFrames,
1118*4882a593Smuzhiyun HW_MIB_ifRxPktFAE,
1119*4882a593Smuzhiyun HW_MIB_ifRxLongOkPkt,
1120*4882a593Smuzhiyun HW_MIB_ifRxLongPktErrPkt,
1121*4882a593Smuzhiyun HW_MIB_ifTXSQEErrors,
1122*4882a593Smuzhiyun HW_MIB_ifRxNobuf,
1123*4882a593Smuzhiyun HW_MIB_ifRxSymbolErrors,
1124*4882a593Smuzhiyun HW_MIB_ifInRangeLengthErrors,
1125*4882a593Smuzhiyun HW_MIB_ifLateCollisions,
1126*4882a593Smuzhiyun HW_MIB_SIZE
1127*4882a593Smuzhiyun };
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun enum chip_type {
1130*4882a593Smuzhiyun CHIP_TYPE_VT6110 = 1,
1131*4882a593Smuzhiyun };
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun struct velocity_info_tbl {
1134*4882a593Smuzhiyun enum chip_type chip_id;
1135*4882a593Smuzhiyun const char *name;
1136*4882a593Smuzhiyun int txqueue;
1137*4882a593Smuzhiyun u32 flags;
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun #define mac_hw_mibs_init(regs) {\
1141*4882a593Smuzhiyun BYTE_REG_BITS_ON(MIBCR_MIBFRZ,&((regs)->MIBCR));\
1142*4882a593Smuzhiyun BYTE_REG_BITS_ON(MIBCR_MIBCLR,&((regs)->MIBCR));\
1143*4882a593Smuzhiyun do {}\
1144*4882a593Smuzhiyun while (BYTE_REG_BITS_IS_ON(MIBCR_MIBCLR,&((regs)->MIBCR)));\
1145*4882a593Smuzhiyun BYTE_REG_BITS_OFF(MIBCR_MIBFRZ,&((regs)->MIBCR));\
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun #define mac_read_isr(regs) readl(&((regs)->ISR))
1149*4882a593Smuzhiyun #define mac_write_isr(regs, x) writel((x),&((regs)->ISR))
1150*4882a593Smuzhiyun #define mac_clear_isr(regs) writel(0xffffffffL,&((regs)->ISR))
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun #define mac_write_int_mask(mask, regs) writel((mask),&((regs)->IMR));
1153*4882a593Smuzhiyun #define mac_disable_int(regs) writel(CR0_GINTMSK1,&((regs)->CR0Clr))
1154*4882a593Smuzhiyun #define mac_enable_int(regs) writel(CR0_GINTMSK1,&((regs)->CR0Set))
1155*4882a593Smuzhiyun
1156*4882a593Smuzhiyun #define mac_set_dma_length(regs, n) {\
1157*4882a593Smuzhiyun BYTE_REG_BITS_SET((n),0x07,&((regs)->DCFG));\
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun #define mac_set_rx_thresh(regs, n) {\
1161*4882a593Smuzhiyun BYTE_REG_BITS_SET((n),(MCFG_RFT0|MCFG_RFT1),&((regs)->MCFG));\
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun #define mac_rx_queue_run(regs) {\
1165*4882a593Smuzhiyun writeb(TRDCSR_RUN, &((regs)->RDCSRSet));\
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun #define mac_rx_queue_wake(regs) {\
1169*4882a593Smuzhiyun writeb(TRDCSR_WAK, &((regs)->RDCSRSet));\
1170*4882a593Smuzhiyun }
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun #define mac_tx_queue_run(regs, n) {\
1173*4882a593Smuzhiyun writew(TRDCSR_RUN<<((n)*4),&((regs)->TDCSRSet));\
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun #define mac_tx_queue_wake(regs, n) {\
1177*4882a593Smuzhiyun writew(TRDCSR_WAK<<(n*4),&((regs)->TDCSRSet));\
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
mac_eeprom_reload(struct mac_regs __iomem * regs)1180*4882a593Smuzhiyun static inline void mac_eeprom_reload(struct mac_regs __iomem * regs) {
1181*4882a593Smuzhiyun int i=0;
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun BYTE_REG_BITS_ON(EECSR_RELOAD,&(regs->EECSR));
1184*4882a593Smuzhiyun do {
1185*4882a593Smuzhiyun udelay(10);
1186*4882a593Smuzhiyun if (i++>0x1000)
1187*4882a593Smuzhiyun break;
1188*4882a593Smuzhiyun } while (BYTE_REG_BITS_IS_ON(EECSR_RELOAD,&(regs->EECSR)));
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /*
1192*4882a593Smuzhiyun * Header for WOL definitions. Used to compute hashes
1193*4882a593Smuzhiyun */
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun typedef u8 MCAM_ADDR[ETH_ALEN];
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun struct arp_packet {
1198*4882a593Smuzhiyun u8 dest_mac[ETH_ALEN];
1199*4882a593Smuzhiyun u8 src_mac[ETH_ALEN];
1200*4882a593Smuzhiyun __be16 type;
1201*4882a593Smuzhiyun __be16 ar_hrd;
1202*4882a593Smuzhiyun __be16 ar_pro;
1203*4882a593Smuzhiyun u8 ar_hln;
1204*4882a593Smuzhiyun u8 ar_pln;
1205*4882a593Smuzhiyun __be16 ar_op;
1206*4882a593Smuzhiyun u8 ar_sha[ETH_ALEN];
1207*4882a593Smuzhiyun u8 ar_sip[4];
1208*4882a593Smuzhiyun u8 ar_tha[ETH_ALEN];
1209*4882a593Smuzhiyun u8 ar_tip[4];
1210*4882a593Smuzhiyun } __packed;
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun struct _magic_packet {
1213*4882a593Smuzhiyun u8 dest_mac[6];
1214*4882a593Smuzhiyun u8 src_mac[6];
1215*4882a593Smuzhiyun __be16 type;
1216*4882a593Smuzhiyun u8 MAC[16][6];
1217*4882a593Smuzhiyun u8 password[6];
1218*4882a593Smuzhiyun } __packed;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun /*
1221*4882a593Smuzhiyun * Store for chip context when saving and restoring status. Not
1222*4882a593Smuzhiyun * all fields are saved/restored currently.
1223*4882a593Smuzhiyun */
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun struct velocity_context {
1226*4882a593Smuzhiyun u8 mac_reg[256];
1227*4882a593Smuzhiyun MCAM_ADDR cam_addr[MCAM_SIZE];
1228*4882a593Smuzhiyun u16 vcam[VCAM_SIZE];
1229*4882a593Smuzhiyun u32 cammask[2];
1230*4882a593Smuzhiyun u32 patcrc[2];
1231*4882a593Smuzhiyun u32 pattern[8];
1232*4882a593Smuzhiyun };
1233*4882a593Smuzhiyun
1234*4882a593Smuzhiyun /*
1235*4882a593Smuzhiyun * Registers in the MII (offset unit is WORD)
1236*4882a593Smuzhiyun */
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun // Marvell 88E1000/88E1000S
1239*4882a593Smuzhiyun #define MII_REG_PSCR 0x10 // PHY specific control register
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun //
1242*4882a593Smuzhiyun // Bits in the Silicon revision register
1243*4882a593Smuzhiyun //
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun #define TCSR_ECHODIS 0x2000 //
1246*4882a593Smuzhiyun #define AUXCR_MDPPS 0x0004 //
1247*4882a593Smuzhiyun
1248*4882a593Smuzhiyun // Bits in the PLED register
1249*4882a593Smuzhiyun #define PLED_LALBE 0x0004 //
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun // Marvell 88E1000/88E1000S Bits in the PHY specific control register (10h)
1252*4882a593Smuzhiyun #define PSCR_ACRSTX 0x0800 // Assert CRS on Transmit
1253*4882a593Smuzhiyun
1254*4882a593Smuzhiyun #define PHYID_CICADA_CS8201 0x000FC410UL
1255*4882a593Smuzhiyun #define PHYID_VT3216_32BIT 0x000FC610UL
1256*4882a593Smuzhiyun #define PHYID_VT3216_64BIT 0x000FC600UL
1257*4882a593Smuzhiyun #define PHYID_MARVELL_1000 0x01410C50UL
1258*4882a593Smuzhiyun #define PHYID_MARVELL_1000S 0x01410C40UL
1259*4882a593Smuzhiyun #define PHYID_ICPLUS_IP101A 0x02430C54UL
1260*4882a593Smuzhiyun #define PHYID_REV_ID_MASK 0x0000000FUL
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun #define PHYID_GET_PHY_ID(i) ((i) & ~PHYID_REV_ID_MASK)
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun #define MII_REG_BITS_ON(x,i,p) do {\
1265*4882a593Smuzhiyun u16 w;\
1266*4882a593Smuzhiyun velocity_mii_read((p),(i),&(w));\
1267*4882a593Smuzhiyun (w)|=(x);\
1268*4882a593Smuzhiyun velocity_mii_write((p),(i),(w));\
1269*4882a593Smuzhiyun } while (0)
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun #define MII_REG_BITS_OFF(x,i,p) do {\
1272*4882a593Smuzhiyun u16 w;\
1273*4882a593Smuzhiyun velocity_mii_read((p),(i),&(w));\
1274*4882a593Smuzhiyun (w)&=(~(x));\
1275*4882a593Smuzhiyun velocity_mii_write((p),(i),(w));\
1276*4882a593Smuzhiyun } while (0)
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun #define MII_REG_BITS_IS_ON(x,i,p) ({\
1279*4882a593Smuzhiyun u16 w;\
1280*4882a593Smuzhiyun velocity_mii_read((p),(i),&(w));\
1281*4882a593Smuzhiyun ((int) ((w) & (x)));})
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun #define MII_GET_PHY_ID(p) ({\
1284*4882a593Smuzhiyun u32 id;\
1285*4882a593Smuzhiyun velocity_mii_read((p),MII_PHYSID2,(u16 *) &id);\
1286*4882a593Smuzhiyun velocity_mii_read((p),MII_PHYSID1,((u16 *) &id)+1);\
1287*4882a593Smuzhiyun (id);})
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun #define VELOCITY_WOL_MAGIC 0x00000000UL
1290*4882a593Smuzhiyun #define VELOCITY_WOL_PHY 0x00000001UL
1291*4882a593Smuzhiyun #define VELOCITY_WOL_ARP 0x00000002UL
1292*4882a593Smuzhiyun #define VELOCITY_WOL_UCAST 0x00000004UL
1293*4882a593Smuzhiyun #define VELOCITY_WOL_BCAST 0x00000010UL
1294*4882a593Smuzhiyun #define VELOCITY_WOL_MCAST 0x00000020UL
1295*4882a593Smuzhiyun #define VELOCITY_WOL_MAGIC_SEC 0x00000040UL
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun /*
1298*4882a593Smuzhiyun * Flags for options
1299*4882a593Smuzhiyun */
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun #define VELOCITY_FLAGS_TAGGING 0x00000001UL
1302*4882a593Smuzhiyun #define VELOCITY_FLAGS_RX_CSUM 0x00000004UL
1303*4882a593Smuzhiyun #define VELOCITY_FLAGS_IP_ALIGN 0x00000008UL
1304*4882a593Smuzhiyun #define VELOCITY_FLAGS_VAL_PKT_LEN 0x00000010UL
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun #define VELOCITY_FLAGS_FLOW_CTRL 0x01000000UL
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun /*
1309*4882a593Smuzhiyun * Flags for driver status
1310*4882a593Smuzhiyun */
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun #define VELOCITY_FLAGS_OPENED 0x00010000UL
1313*4882a593Smuzhiyun #define VELOCITY_FLAGS_VMNS_CONNECTED 0x00020000UL
1314*4882a593Smuzhiyun #define VELOCITY_FLAGS_VMNS_COMMITTED 0x00040000UL
1315*4882a593Smuzhiyun #define VELOCITY_FLAGS_WOL_ENABLED 0x00080000UL
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /*
1318*4882a593Smuzhiyun * Flags for MII status
1319*4882a593Smuzhiyun */
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun #define VELOCITY_LINK_FAIL 0x00000001UL
1322*4882a593Smuzhiyun #define VELOCITY_SPEED_10 0x00000002UL
1323*4882a593Smuzhiyun #define VELOCITY_SPEED_100 0x00000004UL
1324*4882a593Smuzhiyun #define VELOCITY_SPEED_1000 0x00000008UL
1325*4882a593Smuzhiyun #define VELOCITY_DUPLEX_FULL 0x00000010UL
1326*4882a593Smuzhiyun #define VELOCITY_AUTONEG_ENABLE 0x00000020UL
1327*4882a593Smuzhiyun #define VELOCITY_FORCED_BY_EEPROM 0x00000040UL
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /*
1330*4882a593Smuzhiyun * For velocity_set_media_duplex
1331*4882a593Smuzhiyun */
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun #define VELOCITY_LINK_CHANGE 0x00000001UL
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun enum speed_opt {
1336*4882a593Smuzhiyun SPD_DPX_AUTO = 0,
1337*4882a593Smuzhiyun SPD_DPX_100_HALF = 1,
1338*4882a593Smuzhiyun SPD_DPX_100_FULL = 2,
1339*4882a593Smuzhiyun SPD_DPX_10_HALF = 3,
1340*4882a593Smuzhiyun SPD_DPX_10_FULL = 4,
1341*4882a593Smuzhiyun SPD_DPX_1000_FULL = 5
1342*4882a593Smuzhiyun };
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun enum velocity_init_type {
1345*4882a593Smuzhiyun VELOCITY_INIT_COLD = 0,
1346*4882a593Smuzhiyun VELOCITY_INIT_RESET,
1347*4882a593Smuzhiyun VELOCITY_INIT_WOL
1348*4882a593Smuzhiyun };
1349*4882a593Smuzhiyun
1350*4882a593Smuzhiyun enum velocity_flow_cntl_type {
1351*4882a593Smuzhiyun FLOW_CNTL_DEFAULT = 1,
1352*4882a593Smuzhiyun FLOW_CNTL_TX,
1353*4882a593Smuzhiyun FLOW_CNTL_RX,
1354*4882a593Smuzhiyun FLOW_CNTL_TX_RX,
1355*4882a593Smuzhiyun FLOW_CNTL_DISABLE,
1356*4882a593Smuzhiyun };
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun struct velocity_opt {
1359*4882a593Smuzhiyun int numrx; /* Number of RX descriptors */
1360*4882a593Smuzhiyun int numtx; /* Number of TX descriptors */
1361*4882a593Smuzhiyun enum speed_opt spd_dpx; /* Media link mode */
1362*4882a593Smuzhiyun
1363*4882a593Smuzhiyun int DMA_length; /* DMA length */
1364*4882a593Smuzhiyun int rx_thresh; /* RX_THRESH */
1365*4882a593Smuzhiyun int flow_cntl;
1366*4882a593Smuzhiyun int wol_opts; /* Wake on lan options */
1367*4882a593Smuzhiyun int td_int_count;
1368*4882a593Smuzhiyun int int_works;
1369*4882a593Smuzhiyun int rx_bandwidth_hi;
1370*4882a593Smuzhiyun int rx_bandwidth_lo;
1371*4882a593Smuzhiyun int rx_bandwidth_en;
1372*4882a593Smuzhiyun int rxqueue_timer;
1373*4882a593Smuzhiyun int txqueue_timer;
1374*4882a593Smuzhiyun int tx_intsup;
1375*4882a593Smuzhiyun int rx_intsup;
1376*4882a593Smuzhiyun u32 flags;
1377*4882a593Smuzhiyun };
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun #define AVAIL_TD(p,q) ((p)->options.numtx-((p)->tx.used[(q)]))
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun #define GET_RD_BY_IDX(vptr, idx) (vptr->rd_ring[idx])
1382*4882a593Smuzhiyun
1383*4882a593Smuzhiyun struct velocity_info {
1384*4882a593Smuzhiyun struct device *dev;
1385*4882a593Smuzhiyun struct pci_dev *pdev;
1386*4882a593Smuzhiyun struct net_device *netdev;
1387*4882a593Smuzhiyun int no_eeprom;
1388*4882a593Smuzhiyun
1389*4882a593Smuzhiyun unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
1390*4882a593Smuzhiyun u8 ip_addr[4];
1391*4882a593Smuzhiyun enum chip_type chip_id;
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun struct mac_regs __iomem * mac_regs;
1394*4882a593Smuzhiyun unsigned long memaddr;
1395*4882a593Smuzhiyun unsigned long ioaddr;
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun struct tx_info {
1398*4882a593Smuzhiyun int numq;
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun /* FIXME: the locality of the data seems rather poor. */
1401*4882a593Smuzhiyun int used[TX_QUEUE_NO];
1402*4882a593Smuzhiyun int curr[TX_QUEUE_NO];
1403*4882a593Smuzhiyun int tail[TX_QUEUE_NO];
1404*4882a593Smuzhiyun struct tx_desc *rings[TX_QUEUE_NO];
1405*4882a593Smuzhiyun struct velocity_td_info *infos[TX_QUEUE_NO];
1406*4882a593Smuzhiyun dma_addr_t pool_dma[TX_QUEUE_NO];
1407*4882a593Smuzhiyun } tx;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun struct rx_info {
1410*4882a593Smuzhiyun int buf_sz;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun int dirty;
1413*4882a593Smuzhiyun int curr;
1414*4882a593Smuzhiyun u32 filled;
1415*4882a593Smuzhiyun struct rx_desc *ring;
1416*4882a593Smuzhiyun struct velocity_rd_info *info; /* It's an array */
1417*4882a593Smuzhiyun dma_addr_t pool_dma;
1418*4882a593Smuzhiyun } rx;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun u32 mib_counter[MAX_HW_MIB_COUNTER];
1421*4882a593Smuzhiyun struct velocity_opt options;
1422*4882a593Smuzhiyun
1423*4882a593Smuzhiyun u32 int_mask;
1424*4882a593Smuzhiyun
1425*4882a593Smuzhiyun u32 flags;
1426*4882a593Smuzhiyun
1427*4882a593Smuzhiyun u32 mii_status;
1428*4882a593Smuzhiyun u32 phy_id;
1429*4882a593Smuzhiyun int multicast_limit;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun u8 vCAMmask[(VCAM_SIZE / 8)];
1432*4882a593Smuzhiyun u8 mCAMmask[(MCAM_SIZE / 8)];
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun spinlock_t lock;
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun int wol_opts;
1437*4882a593Smuzhiyun u8 wol_passwd[6];
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun struct velocity_context context;
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun u32 ticks;
1442*4882a593Smuzhiyun u32 ethtool_ops_nesting;
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun u8 rev_id;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun struct napi_struct napi;
1447*4882a593Smuzhiyun };
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /**
1450*4882a593Smuzhiyun * velocity_get_ip - find an IP address for the device
1451*4882a593Smuzhiyun * @vptr: Velocity to query
1452*4882a593Smuzhiyun *
1453*4882a593Smuzhiyun * Dig out an IP address for this interface so that we can
1454*4882a593Smuzhiyun * configure wakeup with WOL for ARP. If there are multiple IP
1455*4882a593Smuzhiyun * addresses on this chain then we use the first - multi-IP WOL is not
1456*4882a593Smuzhiyun * supported.
1457*4882a593Smuzhiyun *
1458*4882a593Smuzhiyun */
1459*4882a593Smuzhiyun
velocity_get_ip(struct velocity_info * vptr)1460*4882a593Smuzhiyun static inline int velocity_get_ip(struct velocity_info *vptr)
1461*4882a593Smuzhiyun {
1462*4882a593Smuzhiyun struct in_device *in_dev;
1463*4882a593Smuzhiyun struct in_ifaddr *ifa;
1464*4882a593Smuzhiyun int res = -ENOENT;
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun rcu_read_lock();
1467*4882a593Smuzhiyun in_dev = __in_dev_get_rcu(vptr->netdev);
1468*4882a593Smuzhiyun if (in_dev != NULL) {
1469*4882a593Smuzhiyun ifa = rcu_dereference(in_dev->ifa_list);
1470*4882a593Smuzhiyun if (ifa != NULL) {
1471*4882a593Smuzhiyun memcpy(vptr->ip_addr, &ifa->ifa_address, 4);
1472*4882a593Smuzhiyun res = 0;
1473*4882a593Smuzhiyun }
1474*4882a593Smuzhiyun }
1475*4882a593Smuzhiyun rcu_read_unlock();
1476*4882a593Smuzhiyun return res;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /**
1480*4882a593Smuzhiyun * velocity_update_hw_mibs - fetch MIB counters from chip
1481*4882a593Smuzhiyun * @vptr: velocity to update
1482*4882a593Smuzhiyun *
1483*4882a593Smuzhiyun * The velocity hardware keeps certain counters in the hardware
1484*4882a593Smuzhiyun * side. We need to read these when the user asks for statistics
1485*4882a593Smuzhiyun * or when they overflow (causing an interrupt). The read of the
1486*4882a593Smuzhiyun * statistic clears it, so we keep running master counters in user
1487*4882a593Smuzhiyun * space.
1488*4882a593Smuzhiyun */
1489*4882a593Smuzhiyun
velocity_update_hw_mibs(struct velocity_info * vptr)1490*4882a593Smuzhiyun static inline void velocity_update_hw_mibs(struct velocity_info *vptr)
1491*4882a593Smuzhiyun {
1492*4882a593Smuzhiyun u32 tmp;
1493*4882a593Smuzhiyun int i;
1494*4882a593Smuzhiyun BYTE_REG_BITS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR));
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun while (BYTE_REG_BITS_IS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR)));
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun BYTE_REG_BITS_ON(MIBCR_MPTRINI, &(vptr->mac_regs->MIBCR));
1499*4882a593Smuzhiyun for (i = 0; i < HW_MIB_SIZE; i++) {
1500*4882a593Smuzhiyun tmp = readl(&(vptr->mac_regs->MIBData)) & 0x00FFFFFFUL;
1501*4882a593Smuzhiyun vptr->mib_counter[i] += tmp;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun }
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /**
1506*4882a593Smuzhiyun * init_flow_control_register - set up flow control
1507*4882a593Smuzhiyun * @vptr: velocity to configure
1508*4882a593Smuzhiyun *
1509*4882a593Smuzhiyun * Configure the flow control registers for this velocity device.
1510*4882a593Smuzhiyun */
1511*4882a593Smuzhiyun
init_flow_control_register(struct velocity_info * vptr)1512*4882a593Smuzhiyun static inline void init_flow_control_register(struct velocity_info *vptr)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun struct mac_regs __iomem * regs = vptr->mac_regs;
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun /* Set {XHITH1, XHITH0, XLTH1, XLTH0} in FlowCR1 to {1, 0, 1, 1}
1517*4882a593Smuzhiyun depend on RD=64, and Turn on XNOEN in FlowCR1 */
1518*4882a593Smuzhiyun writel((CR0_XONEN | CR0_XHITH1 | CR0_XLTH1 | CR0_XLTH0), ®s->CR0Set);
1519*4882a593Smuzhiyun writel((CR0_FDXTFCEN | CR0_FDXRFCEN | CR0_HDXFCEN | CR0_XHITH0), ®s->CR0Clr);
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun /* Set TxPauseTimer to 0xFFFF */
1522*4882a593Smuzhiyun writew(0xFFFF, ®s->tx_pause_timer);
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /* Initialize RBRDU to Rx buffer count. */
1525*4882a593Smuzhiyun writew(vptr->options.numrx, ®s->RBRDU);
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun #endif
1530