xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/tundra/tsi108_eth.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2005 Tundra Semiconductor Corp.
4*4882a593Smuzhiyun  * Kong Lai, <kong.lai@tundra.com).
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * See file CREDITS for list of people who contributed to this
7*4882a593Smuzhiyun  * project.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * net/tsi108_eth.h - definitions for Tsi108 GIGE network controller.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #ifndef __TSI108_ETH_H
15*4882a593Smuzhiyun #define __TSI108_ETH_H
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/types.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define TSI_WRITE(offset, val) \
20*4882a593Smuzhiyun 	out_be32((data->regs + (offset)), val)
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define TSI_READ(offset) \
23*4882a593Smuzhiyun 	in_be32((data->regs + (offset)))
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define TSI_WRITE_PHY(offset, val) \
26*4882a593Smuzhiyun 	out_be32((data->phyregs + (offset)), val)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define TSI_READ_PHY(offset) \
29*4882a593Smuzhiyun 	in_be32((data->phyregs + (offset)))
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun  * TSI108 GIGE port registers
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define TSI108_ETH_PORT_NUM		2
36*4882a593Smuzhiyun #define TSI108_PBM_PORT			2
37*4882a593Smuzhiyun #define TSI108_SDRAM_PORT		4
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define TSI108_MAC_CFG1			(0x000)
40*4882a593Smuzhiyun #define TSI108_MAC_CFG1_SOFTRST		(1 << 31)
41*4882a593Smuzhiyun #define TSI108_MAC_CFG1_LOOPBACK	(1 << 8)
42*4882a593Smuzhiyun #define TSI108_MAC_CFG1_RXEN		(1 << 2)
43*4882a593Smuzhiyun #define TSI108_MAC_CFG1_TXEN		(1 << 0)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define TSI108_MAC_CFG2			(0x004)
46*4882a593Smuzhiyun #define TSI108_MAC_CFG2_DFLT_PREAMBLE	(7 << 12)
47*4882a593Smuzhiyun #define TSI108_MAC_CFG2_IFACE_MASK	(3 << 8)
48*4882a593Smuzhiyun #define TSI108_MAC_CFG2_NOGIG		(1 << 8)
49*4882a593Smuzhiyun #define TSI108_MAC_CFG2_GIG		(2 << 8)
50*4882a593Smuzhiyun #define TSI108_MAC_CFG2_PADCRC		(1 << 2)
51*4882a593Smuzhiyun #define TSI108_MAC_CFG2_FULLDUPLEX	(1 << 0)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define TSI108_MAC_MII_MGMT_CFG		(0x020)
54*4882a593Smuzhiyun #define TSI108_MAC_MII_MGMT_CLK		(7 << 0)
55*4882a593Smuzhiyun #define TSI108_MAC_MII_MGMT_RST		(1 << 31)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define TSI108_MAC_MII_CMD		(0x024)
58*4882a593Smuzhiyun #define TSI108_MAC_MII_CMD_READ		(1 << 0)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define TSI108_MAC_MII_ADDR		(0x028)
61*4882a593Smuzhiyun #define TSI108_MAC_MII_ADDR_REG		0
62*4882a593Smuzhiyun #define TSI108_MAC_MII_ADDR_PHY		8
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define TSI108_MAC_MII_DATAOUT		(0x02c)
65*4882a593Smuzhiyun #define TSI108_MAC_MII_DATAIN		(0x030)
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define TSI108_MAC_MII_IND		(0x034)
68*4882a593Smuzhiyun #define TSI108_MAC_MII_IND_NOTVALID	(1 << 2)
69*4882a593Smuzhiyun #define TSI108_MAC_MII_IND_SCANNING	(1 << 1)
70*4882a593Smuzhiyun #define TSI108_MAC_MII_IND_BUSY		(1 << 0)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define TSI108_MAC_IFCTRL		(0x038)
73*4882a593Smuzhiyun #define TSI108_MAC_IFCTRL_PHYMODE	(1 << 24)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define TSI108_MAC_ADDR1		(0x040)
76*4882a593Smuzhiyun #define TSI108_MAC_ADDR2		(0x044)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define TSI108_STAT_RXBYTES		(0x06c)
79*4882a593Smuzhiyun #define TSI108_STAT_RXBYTES_CARRY	(1 << 24)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define TSI108_STAT_RXPKTS		(0x070)
82*4882a593Smuzhiyun #define TSI108_STAT_RXPKTS_CARRY	(1 << 18)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define TSI108_STAT_RXFCS		(0x074)
85*4882a593Smuzhiyun #define TSI108_STAT_RXFCS_CARRY		(1 << 12)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define TSI108_STAT_RXMCAST		(0x078)
88*4882a593Smuzhiyun #define TSI108_STAT_RXMCAST_CARRY	(1 << 18)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define TSI108_STAT_RXALIGN		(0x08c)
91*4882a593Smuzhiyun #define TSI108_STAT_RXALIGN_CARRY	(1 << 12)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define TSI108_STAT_RXLENGTH		(0x090)
94*4882a593Smuzhiyun #define TSI108_STAT_RXLENGTH_CARRY	(1 << 12)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define TSI108_STAT_RXRUNT		(0x09c)
97*4882a593Smuzhiyun #define TSI108_STAT_RXRUNT_CARRY	(1 << 12)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define TSI108_STAT_RXJUMBO		(0x0a0)
100*4882a593Smuzhiyun #define TSI108_STAT_RXJUMBO_CARRY	(1 << 12)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define TSI108_STAT_RXFRAG		(0x0a4)
103*4882a593Smuzhiyun #define TSI108_STAT_RXFRAG_CARRY	(1 << 12)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define TSI108_STAT_RXJABBER		(0x0a8)
106*4882a593Smuzhiyun #define TSI108_STAT_RXJABBER_CARRY	(1 << 12)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define TSI108_STAT_RXDROP		(0x0ac)
109*4882a593Smuzhiyun #define TSI108_STAT_RXDROP_CARRY	(1 << 12)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define TSI108_STAT_TXBYTES		(0x0b0)
112*4882a593Smuzhiyun #define TSI108_STAT_TXBYTES_CARRY	(1 << 24)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define TSI108_STAT_TXPKTS		(0x0b4)
115*4882a593Smuzhiyun #define TSI108_STAT_TXPKTS_CARRY	(1 << 18)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define TSI108_STAT_TXEXDEF		(0x0c8)
118*4882a593Smuzhiyun #define TSI108_STAT_TXEXDEF_CARRY	(1 << 12)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define TSI108_STAT_TXEXCOL		(0x0d8)
121*4882a593Smuzhiyun #define TSI108_STAT_TXEXCOL_CARRY	(1 << 12)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define TSI108_STAT_TXTCOL		(0x0dc)
124*4882a593Smuzhiyun #define TSI108_STAT_TXTCOL_CARRY	(1 << 13)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define TSI108_STAT_TXPAUSEDROP		(0x0e4)
127*4882a593Smuzhiyun #define TSI108_STAT_TXPAUSEDROP_CARRY	(1 << 12)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define TSI108_STAT_CARRY1		(0x100)
130*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXBYTES	(1 << 16)
131*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXPKTS	(1 << 15)
132*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXFCS	(1 << 14)
133*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXMCAST	(1 << 13)
134*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXALIGN	(1 << 8)
135*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXLENGTH	(1 << 7)
136*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXRUNT	(1 << 4)
137*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXJUMBO	(1 << 3)
138*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXFRAG	(1 << 2)
139*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXJABBER	(1 << 1)
140*4882a593Smuzhiyun #define TSI108_STAT_CARRY1_RXDROP	(1 << 0)
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define TSI108_STAT_CARRY2		(0x104)
143*4882a593Smuzhiyun #define TSI108_STAT_CARRY2_TXBYTES	(1 << 13)
144*4882a593Smuzhiyun #define TSI108_STAT_CARRY2_TXPKTS	(1 << 12)
145*4882a593Smuzhiyun #define TSI108_STAT_CARRY2_TXEXDEF	(1 << 7)
146*4882a593Smuzhiyun #define TSI108_STAT_CARRY2_TXEXCOL	(1 << 3)
147*4882a593Smuzhiyun #define TSI108_STAT_CARRY2_TXTCOL	(1 << 2)
148*4882a593Smuzhiyun #define TSI108_STAT_CARRY2_TXPAUSE	(1 << 0)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define TSI108_STAT_CARRYMASK1		(0x108)
151*4882a593Smuzhiyun #define TSI108_STAT_CARRYMASK2		(0x10c)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define TSI108_EC_PORTCTRL		(0x200)
154*4882a593Smuzhiyun #define TSI108_EC_PORTCTRL_STATRST	(1 << 31)
155*4882a593Smuzhiyun #define TSI108_EC_PORTCTRL_STATEN	(1 << 28)
156*4882a593Smuzhiyun #define TSI108_EC_PORTCTRL_NOGIG	(1 << 18)
157*4882a593Smuzhiyun #define TSI108_EC_PORTCTRL_HALFDUPLEX	(1 << 16)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define TSI108_EC_INTSTAT		(0x204)
160*4882a593Smuzhiyun #define TSI108_EC_INTMASK		(0x208)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define TSI108_INT_ANY			(1 << 31)
163*4882a593Smuzhiyun #define TSI108_INT_SFN			(1 << 30)
164*4882a593Smuzhiyun #define TSI108_INT_RXIDLE		(1 << 29)
165*4882a593Smuzhiyun #define TSI108_INT_RXABORT		(1 << 28)
166*4882a593Smuzhiyun #define TSI108_INT_RXERROR		(1 << 27)
167*4882a593Smuzhiyun #define TSI108_INT_RXOVERRUN		(1 << 26)
168*4882a593Smuzhiyun #define TSI108_INT_RXTHRESH		(1 << 25)
169*4882a593Smuzhiyun #define TSI108_INT_RXWAIT		(1 << 24)
170*4882a593Smuzhiyun #define TSI108_INT_RXQUEUE0		(1 << 16)
171*4882a593Smuzhiyun #define TSI108_INT_STATCARRY		(1 << 15)
172*4882a593Smuzhiyun #define TSI108_INT_TXIDLE		(1 << 13)
173*4882a593Smuzhiyun #define TSI108_INT_TXABORT		(1 << 12)
174*4882a593Smuzhiyun #define TSI108_INT_TXERROR		(1 << 11)
175*4882a593Smuzhiyun #define TSI108_INT_TXUNDERRUN		(1 << 10)
176*4882a593Smuzhiyun #define TSI108_INT_TXTHRESH		(1 <<  9)
177*4882a593Smuzhiyun #define TSI108_INT_TXWAIT		(1 <<  8)
178*4882a593Smuzhiyun #define TSI108_INT_TXQUEUE0		(1 <<  0)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define TSI108_EC_TXCFG			(0x220)
181*4882a593Smuzhiyun #define TSI108_EC_TXCFG_RST		(1 << 31)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define TSI108_EC_TXCTRL		(0x224)
184*4882a593Smuzhiyun #define TSI108_EC_TXCTRL_IDLEINT	(1 << 31)
185*4882a593Smuzhiyun #define TSI108_EC_TXCTRL_ABORT		(1 << 30)
186*4882a593Smuzhiyun #define TSI108_EC_TXCTRL_GO		(1 << 15)
187*4882a593Smuzhiyun #define TSI108_EC_TXCTRL_QUEUE0		(1 <<  0)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define TSI108_EC_TXSTAT		(0x228)
190*4882a593Smuzhiyun #define TSI108_EC_TXSTAT_ACTIVE		(1 << 15)
191*4882a593Smuzhiyun #define TSI108_EC_TXSTAT_QUEUE0		(1 << 0)
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define TSI108_EC_TXESTAT		(0x22c)
194*4882a593Smuzhiyun #define TSI108_EC_TXESTAT_Q0_ERR	(1 << 24)
195*4882a593Smuzhiyun #define TSI108_EC_TXESTAT_Q0_DESCINT	(1 << 16)
196*4882a593Smuzhiyun #define TSI108_EC_TXESTAT_Q0_EOF	(1 <<  8)
197*4882a593Smuzhiyun #define TSI108_EC_TXESTAT_Q0_EOQ	(1 <<  0)
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define TSI108_EC_TXERR			(0x278)
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun #define TSI108_EC_TXQ_CFG		(0x280)
202*4882a593Smuzhiyun #define TSI108_EC_TXQ_CFG_DESC_INT	(1 << 20)
203*4882a593Smuzhiyun #define TSI108_EC_TXQ_CFG_EOQ_OWN_INT	(1 << 19)
204*4882a593Smuzhiyun #define TSI108_EC_TXQ_CFG_WSWP		(1 << 11)
205*4882a593Smuzhiyun #define TSI108_EC_TXQ_CFG_BSWP		(1 << 10)
206*4882a593Smuzhiyun #define TSI108_EC_TXQ_CFG_SFNPORT	0
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG		(0x284)
209*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_BURST8	(0 << 8)
210*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_BURST32	(1 << 8)
211*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_BURST128	(2 << 8)
212*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_BURST256	(3 << 8)
213*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_WSWP	(1 << 11)
214*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_BSWP	(1 << 10)
215*4882a593Smuzhiyun #define TSI108_EC_TXQ_BUFCFG_SFNPORT	0
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define TSI108_EC_TXQ_PTRLOW		(0x288)
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #define TSI108_EC_TXQ_PTRHIGH		(0x28c)
220*4882a593Smuzhiyun #define TSI108_EC_TXQ_PTRHIGH_VALID	(1 << 31)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define TSI108_EC_TXTHRESH		(0x230)
223*4882a593Smuzhiyun #define TSI108_EC_TXTHRESH_STARTFILL	0
224*4882a593Smuzhiyun #define TSI108_EC_TXTHRESH_STOPFILL	16
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun #define TSI108_EC_RXCFG			(0x320)
227*4882a593Smuzhiyun #define TSI108_EC_RXCFG_RST		(1 << 31)
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun #define TSI108_EC_RXSTAT		(0x328)
230*4882a593Smuzhiyun #define TSI108_EC_RXSTAT_ACTIVE		(1 << 15)
231*4882a593Smuzhiyun #define TSI108_EC_RXSTAT_QUEUE0		(1 << 0)
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun #define TSI108_EC_RXESTAT		(0x32c)
234*4882a593Smuzhiyun #define TSI108_EC_RXESTAT_Q0_ERR	(1 << 24)
235*4882a593Smuzhiyun #define TSI108_EC_RXESTAT_Q0_DESCINT	(1 << 16)
236*4882a593Smuzhiyun #define TSI108_EC_RXESTAT_Q0_EOF	(1 <<  8)
237*4882a593Smuzhiyun #define TSI108_EC_RXESTAT_Q0_EOQ	(1 <<  0)
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define TSI108_EC_HASHADDR		(0x360)
240*4882a593Smuzhiyun #define TSI108_EC_HASHADDR_AUTOINC	(1 << 31)
241*4882a593Smuzhiyun #define TSI108_EC_HASHADDR_DO1STREAD	(1 << 30)
242*4882a593Smuzhiyun #define TSI108_EC_HASHADDR_UNICAST	(0 <<  4)
243*4882a593Smuzhiyun #define TSI108_EC_HASHADDR_MCAST	(1 <<  4)
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #define TSI108_EC_HASHDATA		(0x364)
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun #define TSI108_EC_RXQ_PTRLOW		(0x388)
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #define TSI108_EC_RXQ_PTRHIGH		(0x38c)
250*4882a593Smuzhiyun #define TSI108_EC_RXQ_PTRHIGH_VALID	(1 << 31)
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /* Station Enable -- accept packets destined for us */
253*4882a593Smuzhiyun #define TSI108_EC_RXCFG_SE		(1 << 13)
254*4882a593Smuzhiyun /* Unicast Frame Enable -- for packets not destined for us */
255*4882a593Smuzhiyun #define TSI108_EC_RXCFG_UFE		(1 << 12)
256*4882a593Smuzhiyun /* Multicast Frame Enable */
257*4882a593Smuzhiyun #define TSI108_EC_RXCFG_MFE		(1 << 11)
258*4882a593Smuzhiyun /* Broadcast Frame Enable */
259*4882a593Smuzhiyun #define TSI108_EC_RXCFG_BFE		(1 << 10)
260*4882a593Smuzhiyun #define TSI108_EC_RXCFG_UC_HASH		(1 <<  9)
261*4882a593Smuzhiyun #define TSI108_EC_RXCFG_MC_HASH		(1 <<  8)
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define TSI108_EC_RXQ_CFG		(0x380)
264*4882a593Smuzhiyun #define TSI108_EC_RXQ_CFG_DESC_INT	(1 << 20)
265*4882a593Smuzhiyun #define TSI108_EC_RXQ_CFG_EOQ_OWN_INT	(1 << 19)
266*4882a593Smuzhiyun #define TSI108_EC_RXQ_CFG_WSWP		(1 << 11)
267*4882a593Smuzhiyun #define TSI108_EC_RXQ_CFG_BSWP		(1 << 10)
268*4882a593Smuzhiyun #define TSI108_EC_RXQ_CFG_SFNPORT	0
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG		(0x384)
271*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_BURST8	(0 << 8)
272*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_BURST32	(1 << 8)
273*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_BURST128	(2 << 8)
274*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_BURST256	(3 << 8)
275*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_WSWP	(1 << 11)
276*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_BSWP	(1 << 10)
277*4882a593Smuzhiyun #define TSI108_EC_RXQ_BUFCFG_SFNPORT	0
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define TSI108_EC_RXCTRL		(0x324)
280*4882a593Smuzhiyun #define TSI108_EC_RXCTRL_ABORT		(1 << 30)
281*4882a593Smuzhiyun #define TSI108_EC_RXCTRL_GO		(1 << 15)
282*4882a593Smuzhiyun #define TSI108_EC_RXCTRL_QUEUE0		(1 << 0)
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #define TSI108_EC_RXERR			(0x378)
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun #define TSI108_TX_EOF	(1 << 0)	/* End of frame; last fragment of packet */
287*4882a593Smuzhiyun #define TSI108_TX_SOF	(1 << 1)	/* Start of frame; first frag. of packet */
288*4882a593Smuzhiyun #define TSI108_TX_VLAN	(1 << 2)	/* Per-frame VLAN: enables VLAN override */
289*4882a593Smuzhiyun #define TSI108_TX_HUGE	(1 << 3)	/* Huge frame enable */
290*4882a593Smuzhiyun #define TSI108_TX_PAD	(1 << 4)	/* Pad the packet if too short */
291*4882a593Smuzhiyun #define TSI108_TX_CRC	(1 << 5)	/* Generate CRC for this packet */
292*4882a593Smuzhiyun #define TSI108_TX_INT	(1 << 14)	/* Generate an IRQ after frag. processed */
293*4882a593Smuzhiyun #define TSI108_TX_RETRY	(0xf << 16)	/* 4 bit field indicating num. of retries */
294*4882a593Smuzhiyun #define TSI108_TX_COL	(1 << 20)	/* Set if a collision occurred */
295*4882a593Smuzhiyun #define TSI108_TX_LCOL	(1 << 24)	/* Set if a late collision occurred */
296*4882a593Smuzhiyun #define TSI108_TX_UNDER	(1 << 25)	/* Set if a FIFO underrun occurred */
297*4882a593Smuzhiyun #define TSI108_TX_RLIM	(1 << 26)	/* Set if the retry limit was reached */
298*4882a593Smuzhiyun #define TSI108_TX_OK	(1 << 30)	/* Set if the frame TX was successful */
299*4882a593Smuzhiyun #define TSI108_TX_OWN	(1 << 31)	/* Set if the device owns the descriptor */
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun /* Note: the descriptor layouts assume big-endian byte order. */
302*4882a593Smuzhiyun typedef struct {
303*4882a593Smuzhiyun 	u32 buf0;
304*4882a593Smuzhiyun 	u32 buf1;		/* Base address of buffer */
305*4882a593Smuzhiyun 	u32 next0;		/* Address of next descriptor, if any */
306*4882a593Smuzhiyun 	u32 next1;
307*4882a593Smuzhiyun 	u16 vlan;		/* VLAN, if override enabled for this packet */
308*4882a593Smuzhiyun 	u16 len;		/* Length of buffer in bytes */
309*4882a593Smuzhiyun 	u32 misc;		/* See TSI108_TX_* above */
310*4882a593Smuzhiyun 	u32 reserved0;		/*reserved0 and reserved1 are added to make the desc */
311*4882a593Smuzhiyun 	u32 reserved1;		/* 32-byte aligned */
312*4882a593Smuzhiyun } __attribute__ ((aligned(32))) tx_desc;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #define TSI108_RX_EOF	(1 << 0)	/* End of frame; last fragment of packet */
315*4882a593Smuzhiyun #define TSI108_RX_SOF	(1 << 1)	/* Start of frame; first frag. of packet */
316*4882a593Smuzhiyun #define TSI108_RX_VLAN	(1 << 2)	/* Set on SOF if packet has a VLAN */
317*4882a593Smuzhiyun #define TSI108_RX_FTYPE	(1 << 3)	/* Length/Type field is type, not length */
318*4882a593Smuzhiyun #define TSI108_RX_RUNT	(1 << 4)/* Packet is less than minimum size */
319*4882a593Smuzhiyun #define TSI108_RX_HASH	(1 << 7)/* Hash table match */
320*4882a593Smuzhiyun #define TSI108_RX_BAD	(1 << 8)	/* Bad frame */
321*4882a593Smuzhiyun #define TSI108_RX_OVER	(1 << 9)	/* FIFO overrun occurred */
322*4882a593Smuzhiyun #define TSI108_RX_TRUNC	(1 << 11)	/* Packet truncated due to excess length */
323*4882a593Smuzhiyun #define TSI108_RX_CRC	(1 << 12)	/* Packet had a CRC error */
324*4882a593Smuzhiyun #define TSI108_RX_INT	(1 << 13)	/* Generate an IRQ after frag. processed */
325*4882a593Smuzhiyun #define TSI108_RX_OWN	(1 << 15)	/* Set if the device owns the descriptor */
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define TSI108_RX_SKB_SIZE 1536		/* The RX skb length */
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun typedef struct {
330*4882a593Smuzhiyun 	u32 buf0;		/* Base address of buffer */
331*4882a593Smuzhiyun 	u32 buf1;		/* Base address of buffer */
332*4882a593Smuzhiyun 	u32 next0;		/* Address of next descriptor, if any */
333*4882a593Smuzhiyun 	u32 next1;		/* Address of next descriptor, if any */
334*4882a593Smuzhiyun 	u16 vlan;		/* VLAN of received packet, first frag only */
335*4882a593Smuzhiyun 	u16 len;		/* Length of received fragment in bytes */
336*4882a593Smuzhiyun 	u16 blen;		/* Length of buffer in bytes */
337*4882a593Smuzhiyun 	u16 misc;		/* See TSI108_RX_* above */
338*4882a593Smuzhiyun 	u32 reserved0;		/* reserved0 and reserved1 are added to make the desc */
339*4882a593Smuzhiyun 	u32 reserved1;		/* 32-byte aligned */
340*4882a593Smuzhiyun } __attribute__ ((aligned(32))) rx_desc;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #endif				/* __TSI108_ETH_H */
343