xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/toshiba/tc35815.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Based on skelton.c by Donald Becker.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This driver is a replacement of older and less maintained version.
7*4882a593Smuzhiyun  * This is a header of the older version:
8*4882a593Smuzhiyun  *	-----<snip>-----
9*4882a593Smuzhiyun  *	Copyright 2001 MontaVista Software Inc.
10*4882a593Smuzhiyun  *	Author: MontaVista Software, Inc.
11*4882a593Smuzhiyun  *		ahennessy@mvista.com
12*4882a593Smuzhiyun  *	Copyright (C) 2000-2001 Toshiba Corporation
13*4882a593Smuzhiyun  *	static const char *version =
14*4882a593Smuzhiyun  *		"tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
15*4882a593Smuzhiyun  *	-----<snip>-----
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * This file is subject to the terms and conditions of the GNU General Public
18*4882a593Smuzhiyun  * License.  See the file "COPYING" in the main directory of this archive
19*4882a593Smuzhiyun  * for more details.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * (C) Copyright TOSHIBA CORPORATION 2004-2005
22*4882a593Smuzhiyun  * All Rights Reserved.
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DRV_VERSION	"1.39"
26*4882a593Smuzhiyun static const char version[] = "tc35815.c:v" DRV_VERSION "\n";
27*4882a593Smuzhiyun #define MODNAME			"tc35815"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/module.h>
30*4882a593Smuzhiyun #include <linux/kernel.h>
31*4882a593Smuzhiyun #include <linux/types.h>
32*4882a593Smuzhiyun #include <linux/fcntl.h>
33*4882a593Smuzhiyun #include <linux/interrupt.h>
34*4882a593Smuzhiyun #include <linux/ioport.h>
35*4882a593Smuzhiyun #include <linux/in.h>
36*4882a593Smuzhiyun #include <linux/if_vlan.h>
37*4882a593Smuzhiyun #include <linux/slab.h>
38*4882a593Smuzhiyun #include <linux/string.h>
39*4882a593Smuzhiyun #include <linux/spinlock.h>
40*4882a593Smuzhiyun #include <linux/errno.h>
41*4882a593Smuzhiyun #include <linux/netdevice.h>
42*4882a593Smuzhiyun #include <linux/etherdevice.h>
43*4882a593Smuzhiyun #include <linux/skbuff.h>
44*4882a593Smuzhiyun #include <linux/delay.h>
45*4882a593Smuzhiyun #include <linux/pci.h>
46*4882a593Smuzhiyun #include <linux/phy.h>
47*4882a593Smuzhiyun #include <linux/workqueue.h>
48*4882a593Smuzhiyun #include <linux/platform_device.h>
49*4882a593Smuzhiyun #include <linux/prefetch.h>
50*4882a593Smuzhiyun #include <asm/io.h>
51*4882a593Smuzhiyun #include <asm/byteorder.h>
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun enum tc35815_chiptype {
54*4882a593Smuzhiyun 	TC35815CF = 0,
55*4882a593Smuzhiyun 	TC35815_NWU,
56*4882a593Smuzhiyun 	TC35815_TX4939,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* indexed by tc35815_chiptype, above */
60*4882a593Smuzhiyun static const struct {
61*4882a593Smuzhiyun 	const char *name;
62*4882a593Smuzhiyun } chip_info[] = {
63*4882a593Smuzhiyun 	{ "TOSHIBA TC35815CF 10/100BaseTX" },
64*4882a593Smuzhiyun 	{ "TOSHIBA TC35815 with Wake on LAN" },
65*4882a593Smuzhiyun 	{ "TOSHIBA TC35815/TX4939" },
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun static const struct pci_device_id tc35815_pci_tbl[] = {
69*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
70*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
71*4882a593Smuzhiyun 	{PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
72*4882a593Smuzhiyun 	{0,}
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* see MODULE_PARM_DESC */
77*4882a593Smuzhiyun static struct tc35815_options {
78*4882a593Smuzhiyun 	int speed;
79*4882a593Smuzhiyun 	int duplex;
80*4882a593Smuzhiyun } options;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /*
83*4882a593Smuzhiyun  * Registers
84*4882a593Smuzhiyun  */
85*4882a593Smuzhiyun struct tc35815_regs {
86*4882a593Smuzhiyun 	__u32 DMA_Ctl;		/* 0x00 */
87*4882a593Smuzhiyun 	__u32 TxFrmPtr;
88*4882a593Smuzhiyun 	__u32 TxThrsh;
89*4882a593Smuzhiyun 	__u32 TxPollCtr;
90*4882a593Smuzhiyun 	__u32 BLFrmPtr;
91*4882a593Smuzhiyun 	__u32 RxFragSize;
92*4882a593Smuzhiyun 	__u32 Int_En;
93*4882a593Smuzhiyun 	__u32 FDA_Bas;
94*4882a593Smuzhiyun 	__u32 FDA_Lim;		/* 0x20 */
95*4882a593Smuzhiyun 	__u32 Int_Src;
96*4882a593Smuzhiyun 	__u32 unused0[2];
97*4882a593Smuzhiyun 	__u32 PauseCnt;
98*4882a593Smuzhiyun 	__u32 RemPauCnt;
99*4882a593Smuzhiyun 	__u32 TxCtlFrmStat;
100*4882a593Smuzhiyun 	__u32 unused1;
101*4882a593Smuzhiyun 	__u32 MAC_Ctl;		/* 0x40 */
102*4882a593Smuzhiyun 	__u32 CAM_Ctl;
103*4882a593Smuzhiyun 	__u32 Tx_Ctl;
104*4882a593Smuzhiyun 	__u32 Tx_Stat;
105*4882a593Smuzhiyun 	__u32 Rx_Ctl;
106*4882a593Smuzhiyun 	__u32 Rx_Stat;
107*4882a593Smuzhiyun 	__u32 MD_Data;
108*4882a593Smuzhiyun 	__u32 MD_CA;
109*4882a593Smuzhiyun 	__u32 CAM_Adr;		/* 0x60 */
110*4882a593Smuzhiyun 	__u32 CAM_Data;
111*4882a593Smuzhiyun 	__u32 CAM_Ena;
112*4882a593Smuzhiyun 	__u32 PROM_Ctl;
113*4882a593Smuzhiyun 	__u32 PROM_Data;
114*4882a593Smuzhiyun 	__u32 Algn_Cnt;
115*4882a593Smuzhiyun 	__u32 CRC_Cnt;
116*4882a593Smuzhiyun 	__u32 Miss_Cnt;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /*
120*4882a593Smuzhiyun  * Bit assignments
121*4882a593Smuzhiyun  */
122*4882a593Smuzhiyun /* DMA_Ctl bit assign ------------------------------------------------------- */
123*4882a593Smuzhiyun #define DMA_RxAlign	       0x00c00000 /* 1:Reception Alignment	     */
124*4882a593Smuzhiyun #define DMA_RxAlign_1	       0x00400000
125*4882a593Smuzhiyun #define DMA_RxAlign_2	       0x00800000
126*4882a593Smuzhiyun #define DMA_RxAlign_3	       0x00c00000
127*4882a593Smuzhiyun #define DMA_M66EnStat	       0x00080000 /* 1:66MHz Enable State	     */
128*4882a593Smuzhiyun #define DMA_IntMask	       0x00040000 /* 1:Interrupt mask		     */
129*4882a593Smuzhiyun #define DMA_SWIntReq	       0x00020000 /* 1:Software Interrupt request    */
130*4882a593Smuzhiyun #define DMA_TxWakeUp	       0x00010000 /* 1:Transmit Wake Up		     */
131*4882a593Smuzhiyun #define DMA_RxBigE	       0x00008000 /* 1:Receive Big Endian	     */
132*4882a593Smuzhiyun #define DMA_TxBigE	       0x00004000 /* 1:Transmit Big Endian	     */
133*4882a593Smuzhiyun #define DMA_TestMode	       0x00002000 /* 1:Test Mode		     */
134*4882a593Smuzhiyun #define DMA_PowrMgmnt	       0x00001000 /* 1:Power Management		     */
135*4882a593Smuzhiyun #define DMA_DmBurst_Mask       0x000001fc /* DMA Burst size		     */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* RxFragSize bit assign ---------------------------------------------------- */
138*4882a593Smuzhiyun #define RxFrag_EnPack	       0x00008000 /* 1:Enable Packing		     */
139*4882a593Smuzhiyun #define RxFrag_MinFragMask     0x00000ffc /* Minimum Fragment		     */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* MAC_Ctl bit assign ------------------------------------------------------- */
142*4882a593Smuzhiyun #define MAC_Link10	       0x00008000 /* 1:Link Status 10Mbits	     */
143*4882a593Smuzhiyun #define MAC_EnMissRoll	       0x00002000 /* 1:Enable Missed Roll	     */
144*4882a593Smuzhiyun #define MAC_MissRoll	       0x00000400 /* 1:Missed Roll		     */
145*4882a593Smuzhiyun #define MAC_Loop10	       0x00000080 /* 1:Loop 10 Mbps		     */
146*4882a593Smuzhiyun #define MAC_Conn_Auto	       0x00000000 /*00:Connection mode (Automatic)   */
147*4882a593Smuzhiyun #define MAC_Conn_10M	       0x00000020 /*01:		       (10Mbps endec)*/
148*4882a593Smuzhiyun #define MAC_Conn_Mll	       0x00000040 /*10:		       (Mll clock)   */
149*4882a593Smuzhiyun #define MAC_MacLoop	       0x00000010 /* 1:MAC Loopback		     */
150*4882a593Smuzhiyun #define MAC_FullDup	       0x00000008 /* 1:Full Duplex 0:Half Duplex     */
151*4882a593Smuzhiyun #define MAC_Reset	       0x00000004 /* 1:Software Reset		     */
152*4882a593Smuzhiyun #define MAC_HaltImm	       0x00000002 /* 1:Halt Immediate		     */
153*4882a593Smuzhiyun #define MAC_HaltReq	       0x00000001 /* 1:Halt request		     */
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* PROM_Ctl bit assign ------------------------------------------------------ */
156*4882a593Smuzhiyun #define PROM_Busy	       0x00008000 /* 1:Busy (Start Operation)	     */
157*4882a593Smuzhiyun #define PROM_Read	       0x00004000 /*10:Read operation		     */
158*4882a593Smuzhiyun #define PROM_Write	       0x00002000 /*01:Write operation		     */
159*4882a593Smuzhiyun #define PROM_Erase	       0x00006000 /*11:Erase operation		     */
160*4882a593Smuzhiyun 					  /*00:Enable or Disable Writting,   */
161*4882a593Smuzhiyun 					  /*	  as specified in PROM_Addr. */
162*4882a593Smuzhiyun #define PROM_Addr_Ena	       0x00000030 /*11xxxx:PROM Write enable	     */
163*4882a593Smuzhiyun 					  /*00xxxx:	      disable	     */
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* CAM_Ctl bit assign ------------------------------------------------------- */
166*4882a593Smuzhiyun #define CAM_CompEn	       0x00000010 /* 1:CAM Compare Enable	     */
167*4882a593Smuzhiyun #define CAM_NegCAM	       0x00000008 /* 1:Reject packets CAM recognizes,*/
168*4882a593Smuzhiyun 					  /*			accept other */
169*4882a593Smuzhiyun #define CAM_BroadAcc	       0x00000004 /* 1:Broadcast assept		     */
170*4882a593Smuzhiyun #define CAM_GroupAcc	       0x00000002 /* 1:Multicast assept		     */
171*4882a593Smuzhiyun #define CAM_StationAcc	       0x00000001 /* 1:unicast accept		     */
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun /* CAM_Ena bit assign ------------------------------------------------------- */
174*4882a593Smuzhiyun #define CAM_ENTRY_MAX		       21   /* CAM Data entry max count	     */
175*4882a593Smuzhiyun #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits)  */
176*4882a593Smuzhiyun #define CAM_Ena_Bit(index)	(1 << (index))
177*4882a593Smuzhiyun #define CAM_ENTRY_DESTINATION	0
178*4882a593Smuzhiyun #define CAM_ENTRY_SOURCE	1
179*4882a593Smuzhiyun #define CAM_ENTRY_MACCTL	20
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* Tx_Ctl bit assign -------------------------------------------------------- */
182*4882a593Smuzhiyun #define Tx_En		       0x00000001 /* 1:Transmit enable		     */
183*4882a593Smuzhiyun #define Tx_TxHalt	       0x00000002 /* 1:Transmit Halt Request	     */
184*4882a593Smuzhiyun #define Tx_NoPad	       0x00000004 /* 1:Suppress Padding		     */
185*4882a593Smuzhiyun #define Tx_NoCRC	       0x00000008 /* 1:Suppress Padding		     */
186*4882a593Smuzhiyun #define Tx_FBack	       0x00000010 /* 1:Fast Back-off		     */
187*4882a593Smuzhiyun #define Tx_EnUnder	       0x00000100 /* 1:Enable Underrun		     */
188*4882a593Smuzhiyun #define Tx_EnExDefer	       0x00000200 /* 1:Enable Excessive Deferral     */
189*4882a593Smuzhiyun #define Tx_EnLCarr	       0x00000400 /* 1:Enable Lost Carrier	     */
190*4882a593Smuzhiyun #define Tx_EnExColl	       0x00000800 /* 1:Enable Excessive Collision    */
191*4882a593Smuzhiyun #define Tx_EnLateColl	       0x00001000 /* 1:Enable Late Collision	     */
192*4882a593Smuzhiyun #define Tx_EnTxPar	       0x00002000 /* 1:Enable Transmit Parity	     */
193*4882a593Smuzhiyun #define Tx_EnComp	       0x00004000 /* 1:Enable Completion	     */
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* Tx_Stat bit assign ------------------------------------------------------- */
196*4882a593Smuzhiyun #define Tx_TxColl_MASK	       0x0000000F /* Tx Collision Count		     */
197*4882a593Smuzhiyun #define Tx_ExColl	       0x00000010 /* Excessive Collision	     */
198*4882a593Smuzhiyun #define Tx_TXDefer	       0x00000020 /* Transmit Defered		     */
199*4882a593Smuzhiyun #define Tx_Paused	       0x00000040 /* Transmit Paused		     */
200*4882a593Smuzhiyun #define Tx_IntTx	       0x00000080 /* Interrupt on Tx		     */
201*4882a593Smuzhiyun #define Tx_Under	       0x00000100 /* Underrun			     */
202*4882a593Smuzhiyun #define Tx_Defer	       0x00000200 /* Deferral			     */
203*4882a593Smuzhiyun #define Tx_NCarr	       0x00000400 /* No Carrier			     */
204*4882a593Smuzhiyun #define Tx_10Stat	       0x00000800 /* 10Mbps Status		     */
205*4882a593Smuzhiyun #define Tx_LateColl	       0x00001000 /* Late Collision		     */
206*4882a593Smuzhiyun #define Tx_TxPar	       0x00002000 /* Tx Parity Error		     */
207*4882a593Smuzhiyun #define Tx_Comp		       0x00004000 /* Completion			     */
208*4882a593Smuzhiyun #define Tx_Halted	       0x00008000 /* Tx Halted			     */
209*4882a593Smuzhiyun #define Tx_SQErr	       0x00010000 /* Signal Quality Error(SQE)	     */
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun /* Rx_Ctl bit assign -------------------------------------------------------- */
212*4882a593Smuzhiyun #define Rx_EnGood	       0x00004000 /* 1:Enable Good		     */
213*4882a593Smuzhiyun #define Rx_EnRxPar	       0x00002000 /* 1:Enable Receive Parity	     */
214*4882a593Smuzhiyun #define Rx_EnLongErr	       0x00000800 /* 1:Enable Long Error	     */
215*4882a593Smuzhiyun #define Rx_EnOver	       0x00000400 /* 1:Enable OverFlow		     */
216*4882a593Smuzhiyun #define Rx_EnCRCErr	       0x00000200 /* 1:Enable CRC Error		     */
217*4882a593Smuzhiyun #define Rx_EnAlign	       0x00000100 /* 1:Enable Alignment		     */
218*4882a593Smuzhiyun #define Rx_IgnoreCRC	       0x00000040 /* 1:Ignore CRC Value		     */
219*4882a593Smuzhiyun #define Rx_StripCRC	       0x00000010 /* 1:Strip CRC Value		     */
220*4882a593Smuzhiyun #define Rx_ShortEn	       0x00000008 /* 1:Short Enable		     */
221*4882a593Smuzhiyun #define Rx_LongEn	       0x00000004 /* 1:Long Enable		     */
222*4882a593Smuzhiyun #define Rx_RxHalt	       0x00000002 /* 1:Receive Halt Request	     */
223*4882a593Smuzhiyun #define Rx_RxEn		       0x00000001 /* 1:Receive Intrrupt Enable	     */
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* Rx_Stat bit assign ------------------------------------------------------- */
226*4882a593Smuzhiyun #define Rx_Halted	       0x00008000 /* Rx Halted			     */
227*4882a593Smuzhiyun #define Rx_Good		       0x00004000 /* Rx Good			     */
228*4882a593Smuzhiyun #define Rx_RxPar	       0x00002000 /* Rx Parity Error		     */
229*4882a593Smuzhiyun #define Rx_TypePkt	       0x00001000 /* Rx Type Packet		     */
230*4882a593Smuzhiyun #define Rx_LongErr	       0x00000800 /* Rx Long Error		     */
231*4882a593Smuzhiyun #define Rx_Over		       0x00000400 /* Rx Overflow		     */
232*4882a593Smuzhiyun #define Rx_CRCErr	       0x00000200 /* Rx CRC Error		     */
233*4882a593Smuzhiyun #define Rx_Align	       0x00000100 /* Rx Alignment Error		     */
234*4882a593Smuzhiyun #define Rx_10Stat	       0x00000080 /* Rx 10Mbps Status		     */
235*4882a593Smuzhiyun #define Rx_IntRx	       0x00000040 /* Rx Interrupt		     */
236*4882a593Smuzhiyun #define Rx_CtlRecd	       0x00000020 /* Rx Control Receive		     */
237*4882a593Smuzhiyun #define Rx_InLenErr	       0x00000010 /* Rx In Range Frame Length Error  */
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun #define Rx_Stat_Mask	       0x0000FFF0 /* Rx All Status Mask		     */
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* Int_En bit assign -------------------------------------------------------- */
242*4882a593Smuzhiyun #define Int_NRAbtEn	       0x00000800 /* 1:Non-recoverable Abort Enable  */
243*4882a593Smuzhiyun #define Int_TxCtlCmpEn	       0x00000400 /* 1:Transmit Ctl Complete Enable  */
244*4882a593Smuzhiyun #define Int_DmParErrEn	       0x00000200 /* 1:DMA Parity Error Enable	     */
245*4882a593Smuzhiyun #define Int_DParDEn	       0x00000100 /* 1:Data Parity Error Enable	     */
246*4882a593Smuzhiyun #define Int_EarNotEn	       0x00000080 /* 1:Early Notify Enable	     */
247*4882a593Smuzhiyun #define Int_DParErrEn	       0x00000040 /* 1:Detected Parity Error Enable  */
248*4882a593Smuzhiyun #define Int_SSysErrEn	       0x00000020 /* 1:Signalled System Error Enable */
249*4882a593Smuzhiyun #define Int_RMasAbtEn	       0x00000010 /* 1:Received Master Abort Enable  */
250*4882a593Smuzhiyun #define Int_RTargAbtEn	       0x00000008 /* 1:Received Target Abort Enable  */
251*4882a593Smuzhiyun #define Int_STargAbtEn	       0x00000004 /* 1:Signalled Target Abort Enable */
252*4882a593Smuzhiyun #define Int_BLExEn	       0x00000002 /* 1:Buffer List Exhausted Enable  */
253*4882a593Smuzhiyun #define Int_FDAExEn	       0x00000001 /* 1:Free Descriptor Area	     */
254*4882a593Smuzhiyun 					  /*		   Exhausted Enable  */
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun /* Int_Src bit assign ------------------------------------------------------- */
257*4882a593Smuzhiyun #define Int_NRabt	       0x00004000 /* 1:Non Recoverable error	     */
258*4882a593Smuzhiyun #define Int_DmParErrStat       0x00002000 /* 1:DMA Parity Error & Clear	     */
259*4882a593Smuzhiyun #define Int_BLEx	       0x00001000 /* 1:Buffer List Empty & Clear     */
260*4882a593Smuzhiyun #define Int_FDAEx	       0x00000800 /* 1:FDA Empty & Clear	     */
261*4882a593Smuzhiyun #define Int_IntNRAbt	       0x00000400 /* 1:Non Recoverable Abort	     */
262*4882a593Smuzhiyun #define Int_IntCmp	       0x00000200 /* 1:MAC control packet complete   */
263*4882a593Smuzhiyun #define Int_IntExBD	       0x00000100 /* 1:Interrupt Extra BD & Clear    */
264*4882a593Smuzhiyun #define Int_DmParErr	       0x00000080 /* 1:DMA Parity Error & Clear	     */
265*4882a593Smuzhiyun #define Int_IntEarNot	       0x00000040 /* 1:Receive Data write & Clear    */
266*4882a593Smuzhiyun #define Int_SWInt	       0x00000020 /* 1:Software request & Clear	     */
267*4882a593Smuzhiyun #define Int_IntBLEx	       0x00000010 /* 1:Buffer List Empty & Clear     */
268*4882a593Smuzhiyun #define Int_IntFDAEx	       0x00000008 /* 1:FDA Empty & Clear	     */
269*4882a593Smuzhiyun #define Int_IntPCI	       0x00000004 /* 1:PCI controller & Clear	     */
270*4882a593Smuzhiyun #define Int_IntMacRx	       0x00000002 /* 1:Rx controller & Clear	     */
271*4882a593Smuzhiyun #define Int_IntMacTx	       0x00000001 /* 1:Tx controller & Clear	     */
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* MD_CA bit assign --------------------------------------------------------- */
274*4882a593Smuzhiyun #define MD_CA_PreSup	       0x00001000 /* 1:Preamble Suppress		     */
275*4882a593Smuzhiyun #define MD_CA_Busy	       0x00000800 /* 1:Busy (Start Operation)	     */
276*4882a593Smuzhiyun #define MD_CA_Wr	       0x00000400 /* 1:Write 0:Read		     */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun  * Descriptors
281*4882a593Smuzhiyun  */
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /* Frame descriptor */
284*4882a593Smuzhiyun struct FDesc {
285*4882a593Smuzhiyun 	volatile __u32 FDNext;
286*4882a593Smuzhiyun 	volatile __u32 FDSystem;
287*4882a593Smuzhiyun 	volatile __u32 FDStat;
288*4882a593Smuzhiyun 	volatile __u32 FDCtl;
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun /* Buffer descriptor */
292*4882a593Smuzhiyun struct BDesc {
293*4882a593Smuzhiyun 	volatile __u32 BuffData;
294*4882a593Smuzhiyun 	volatile __u32 BDCtl;
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun #define FD_ALIGN	16
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /* Frame Descriptor bit assign ---------------------------------------------- */
300*4882a593Smuzhiyun #define FD_FDLength_MASK       0x0000FFFF /* Length MASK		     */
301*4882a593Smuzhiyun #define FD_BDCnt_MASK	       0x001F0000 /* BD count MASK in FD	     */
302*4882a593Smuzhiyun #define FD_FrmOpt_MASK	       0x7C000000 /* Frame option MASK		     */
303*4882a593Smuzhiyun #define FD_FrmOpt_BigEndian    0x40000000 /* Tx/Rx */
304*4882a593Smuzhiyun #define FD_FrmOpt_IntTx	       0x20000000 /* Tx only */
305*4882a593Smuzhiyun #define FD_FrmOpt_NoCRC	       0x10000000 /* Tx only */
306*4882a593Smuzhiyun #define FD_FrmOpt_NoPadding    0x08000000 /* Tx only */
307*4882a593Smuzhiyun #define FD_FrmOpt_Packing      0x04000000 /* Rx only */
308*4882a593Smuzhiyun #define FD_CownsFD	       0x80000000 /* FD Controller owner bit	     */
309*4882a593Smuzhiyun #define FD_Next_EOL	       0x00000001 /* FD EOL indicator		     */
310*4882a593Smuzhiyun #define FD_BDCnt_SHIFT	       16
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /* Buffer Descriptor bit assign --------------------------------------------- */
313*4882a593Smuzhiyun #define BD_BuffLength_MASK     0x0000FFFF /* Receive Data Size		     */
314*4882a593Smuzhiyun #define BD_RxBDID_MASK	       0x00FF0000 /* BD ID Number MASK		     */
315*4882a593Smuzhiyun #define BD_RxBDSeqN_MASK       0x7F000000 /* Rx BD Sequence Number	     */
316*4882a593Smuzhiyun #define BD_CownsBD	       0x80000000 /* BD Controller owner bit	     */
317*4882a593Smuzhiyun #define BD_RxBDID_SHIFT	       16
318*4882a593Smuzhiyun #define BD_RxBDSeqN_SHIFT      24
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /* Some useful constants. */
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #define TX_CTL_CMD	(Tx_EnTxPar | Tx_EnLateColl | \
324*4882a593Smuzhiyun 	Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
325*4882a593Smuzhiyun 	Tx_En)	/* maybe  0x7b01 */
326*4882a593Smuzhiyun /* Do not use Rx_StripCRC -- it causes trouble on BLEx/FDAEx condition */
327*4882a593Smuzhiyun #define RX_CTL_CMD	(Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
328*4882a593Smuzhiyun 	| Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
329*4882a593Smuzhiyun #define INT_EN_CMD  (Int_NRAbtEn | \
330*4882a593Smuzhiyun 	Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
331*4882a593Smuzhiyun 	Int_SSysErrEn  | Int_RMasAbtEn | Int_RTargAbtEn | \
332*4882a593Smuzhiyun 	Int_STargAbtEn | \
333*4882a593Smuzhiyun 	Int_BLExEn  | Int_FDAExEn) /* maybe 0xb7f*/
334*4882a593Smuzhiyun #define DMA_CTL_CMD	DMA_BURST_SIZE
335*4882a593Smuzhiyun #define HAVE_DMA_RXALIGN(lp)	likely((lp)->chiptype != TC35815CF)
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun /* Tuning parameters */
338*4882a593Smuzhiyun #define DMA_BURST_SIZE	32
339*4882a593Smuzhiyun #define TX_THRESHOLD	1024
340*4882a593Smuzhiyun /* used threshold with packet max byte for low pci transfer ability.*/
341*4882a593Smuzhiyun #define TX_THRESHOLD_MAX 1536
342*4882a593Smuzhiyun /* setting threshold max value when overrun error occurred this count. */
343*4882a593Smuzhiyun #define TX_THRESHOLD_KEEP_LIMIT 10
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
346*4882a593Smuzhiyun #define FD_PAGE_NUM 4
347*4882a593Smuzhiyun #define RX_BUF_NUM	128	/* < 256 */
348*4882a593Smuzhiyun #define RX_FD_NUM	256	/* >= 32 */
349*4882a593Smuzhiyun #define TX_FD_NUM	128
350*4882a593Smuzhiyun #if RX_CTL_CMD & Rx_LongEn
351*4882a593Smuzhiyun #define RX_BUF_SIZE	PAGE_SIZE
352*4882a593Smuzhiyun #elif RX_CTL_CMD & Rx_StripCRC
353*4882a593Smuzhiyun #define RX_BUF_SIZE	\
354*4882a593Smuzhiyun 	L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
355*4882a593Smuzhiyun #else
356*4882a593Smuzhiyun #define RX_BUF_SIZE	\
357*4882a593Smuzhiyun 	L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
358*4882a593Smuzhiyun #endif
359*4882a593Smuzhiyun #define RX_FD_RESERVE	(2 / 2)	/* max 2 BD per RxFD */
360*4882a593Smuzhiyun #define NAPI_WEIGHT	16
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun struct TxFD {
363*4882a593Smuzhiyun 	struct FDesc fd;
364*4882a593Smuzhiyun 	struct BDesc bd;
365*4882a593Smuzhiyun 	struct BDesc unused;
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun struct RxFD {
369*4882a593Smuzhiyun 	struct FDesc fd;
370*4882a593Smuzhiyun 	struct BDesc bd[];	/* variable length */
371*4882a593Smuzhiyun };
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun struct FrFD {
374*4882a593Smuzhiyun 	struct FDesc fd;
375*4882a593Smuzhiyun 	struct BDesc bd[RX_BUF_NUM];
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun #define tc_readl(addr)	ioread32(addr)
380*4882a593Smuzhiyun #define tc_writel(d, addr)	iowrite32(d, addr)
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun #define TC35815_TX_TIMEOUT  msecs_to_jiffies(400)
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun /* Information that need to be kept for each controller. */
385*4882a593Smuzhiyun struct tc35815_local {
386*4882a593Smuzhiyun 	struct pci_dev *pci_dev;
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	struct net_device *dev;
389*4882a593Smuzhiyun 	struct napi_struct napi;
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	/* statistics */
392*4882a593Smuzhiyun 	struct {
393*4882a593Smuzhiyun 		int max_tx_qlen;
394*4882a593Smuzhiyun 		int tx_ints;
395*4882a593Smuzhiyun 		int rx_ints;
396*4882a593Smuzhiyun 		int tx_underrun;
397*4882a593Smuzhiyun 	} lstats;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* Tx control lock.  This protects the transmit buffer ring
400*4882a593Smuzhiyun 	 * state along with the "tx full" state of the driver.  This
401*4882a593Smuzhiyun 	 * means all netif_queue flow control actions are protected
402*4882a593Smuzhiyun 	 * by this lock as well.
403*4882a593Smuzhiyun 	 */
404*4882a593Smuzhiyun 	spinlock_t lock;
405*4882a593Smuzhiyun 	spinlock_t rx_lock;
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	struct mii_bus *mii_bus;
408*4882a593Smuzhiyun 	int duplex;
409*4882a593Smuzhiyun 	int speed;
410*4882a593Smuzhiyun 	int link;
411*4882a593Smuzhiyun 	struct work_struct restart_work;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	/*
414*4882a593Smuzhiyun 	 * Transmitting: Batch Mode.
415*4882a593Smuzhiyun 	 *	1 BD in 1 TxFD.
416*4882a593Smuzhiyun 	 * Receiving: Non-Packing Mode.
417*4882a593Smuzhiyun 	 *	1 circular FD for Free Buffer List.
418*4882a593Smuzhiyun 	 *	RX_BUF_NUM BD in Free Buffer FD.
419*4882a593Smuzhiyun 	 *	One Free Buffer BD has ETH_FRAME_LEN data buffer.
420*4882a593Smuzhiyun 	 */
421*4882a593Smuzhiyun 	void *fd_buf;	/* for TxFD, RxFD, FrFD */
422*4882a593Smuzhiyun 	dma_addr_t fd_buf_dma;
423*4882a593Smuzhiyun 	struct TxFD *tfd_base;
424*4882a593Smuzhiyun 	unsigned int tfd_start;
425*4882a593Smuzhiyun 	unsigned int tfd_end;
426*4882a593Smuzhiyun 	struct RxFD *rfd_base;
427*4882a593Smuzhiyun 	struct RxFD *rfd_limit;
428*4882a593Smuzhiyun 	struct RxFD *rfd_cur;
429*4882a593Smuzhiyun 	struct FrFD *fbl_ptr;
430*4882a593Smuzhiyun 	unsigned int fbl_count;
431*4882a593Smuzhiyun 	struct {
432*4882a593Smuzhiyun 		struct sk_buff *skb;
433*4882a593Smuzhiyun 		dma_addr_t skb_dma;
434*4882a593Smuzhiyun 	} tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
435*4882a593Smuzhiyun 	u32 msg_enable;
436*4882a593Smuzhiyun 	enum tc35815_chiptype chiptype;
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
fd_virt_to_bus(struct tc35815_local * lp,void * virt)439*4882a593Smuzhiyun static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun #ifdef DEBUG
fd_bus_to_virt(struct tc35815_local * lp,dma_addr_t bus)444*4882a593Smuzhiyun static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun #endif
alloc_rxbuf_skb(struct net_device * dev,struct pci_dev * hwdev,dma_addr_t * dma_handle)449*4882a593Smuzhiyun static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
450*4882a593Smuzhiyun 				       struct pci_dev *hwdev,
451*4882a593Smuzhiyun 				       dma_addr_t *dma_handle)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct sk_buff *skb;
454*4882a593Smuzhiyun 	skb = netdev_alloc_skb(dev, RX_BUF_SIZE);
455*4882a593Smuzhiyun 	if (!skb)
456*4882a593Smuzhiyun 		return NULL;
457*4882a593Smuzhiyun 	*dma_handle = dma_map_single(&hwdev->dev, skb->data, RX_BUF_SIZE,
458*4882a593Smuzhiyun 				     DMA_FROM_DEVICE);
459*4882a593Smuzhiyun 	if (dma_mapping_error(&hwdev->dev, *dma_handle)) {
460*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
461*4882a593Smuzhiyun 		return NULL;
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 	skb_reserve(skb, 2);	/* make IP header 4byte aligned */
464*4882a593Smuzhiyun 	return skb;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
free_rxbuf_skb(struct pci_dev * hwdev,struct sk_buff * skb,dma_addr_t dma_handle)467*4882a593Smuzhiyun static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	dma_unmap_single(&hwdev->dev, dma_handle, RX_BUF_SIZE,
470*4882a593Smuzhiyun 			 DMA_FROM_DEVICE);
471*4882a593Smuzhiyun 	dev_kfree_skb_any(skb);
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun /* Index to functions, as function prototypes. */
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun static int	tc35815_open(struct net_device *dev);
477*4882a593Smuzhiyun static netdev_tx_t	tc35815_send_packet(struct sk_buff *skb,
478*4882a593Smuzhiyun 					    struct net_device *dev);
479*4882a593Smuzhiyun static irqreturn_t	tc35815_interrupt(int irq, void *dev_id);
480*4882a593Smuzhiyun static int	tc35815_rx(struct net_device *dev, int limit);
481*4882a593Smuzhiyun static int	tc35815_poll(struct napi_struct *napi, int budget);
482*4882a593Smuzhiyun static void	tc35815_txdone(struct net_device *dev);
483*4882a593Smuzhiyun static int	tc35815_close(struct net_device *dev);
484*4882a593Smuzhiyun static struct	net_device_stats *tc35815_get_stats(struct net_device *dev);
485*4882a593Smuzhiyun static void	tc35815_set_multicast_list(struct net_device *dev);
486*4882a593Smuzhiyun static void	tc35815_tx_timeout(struct net_device *dev, unsigned int txqueue);
487*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
488*4882a593Smuzhiyun static void	tc35815_poll_controller(struct net_device *dev);
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun static const struct ethtool_ops tc35815_ethtool_ops;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun /* Example routines you must write ;->. */
493*4882a593Smuzhiyun static void	tc35815_chip_reset(struct net_device *dev);
494*4882a593Smuzhiyun static void	tc35815_chip_init(struct net_device *dev);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun #ifdef DEBUG
497*4882a593Smuzhiyun static void	panic_queues(struct net_device *dev);
498*4882a593Smuzhiyun #endif
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun static void tc35815_restart_work(struct work_struct *work);
501*4882a593Smuzhiyun 
tc_mdio_read(struct mii_bus * bus,int mii_id,int regnum)502*4882a593Smuzhiyun static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct net_device *dev = bus->priv;
505*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
506*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
507*4882a593Smuzhiyun 	unsigned long timeout = jiffies + HZ;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
510*4882a593Smuzhiyun 	udelay(12); /* it takes 32 x 400ns at least */
511*4882a593Smuzhiyun 	while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
512*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
513*4882a593Smuzhiyun 			return -EIO;
514*4882a593Smuzhiyun 		cpu_relax();
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 	return tc_readl(&tr->MD_Data) & 0xffff;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun 
tc_mdio_write(struct mii_bus * bus,int mii_id,int regnum,u16 val)519*4882a593Smuzhiyun static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun 	struct net_device *dev = bus->priv;
522*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
523*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
524*4882a593Smuzhiyun 	unsigned long timeout = jiffies + HZ;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	tc_writel(val, &tr->MD_Data);
527*4882a593Smuzhiyun 	tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
528*4882a593Smuzhiyun 		  &tr->MD_CA);
529*4882a593Smuzhiyun 	udelay(12); /* it takes 32 x 400ns at least */
530*4882a593Smuzhiyun 	while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
531*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
532*4882a593Smuzhiyun 			return -EIO;
533*4882a593Smuzhiyun 		cpu_relax();
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 	return 0;
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun 
tc_handle_link_change(struct net_device * dev)538*4882a593Smuzhiyun static void tc_handle_link_change(struct net_device *dev)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
541*4882a593Smuzhiyun 	struct phy_device *phydev = dev->phydev;
542*4882a593Smuzhiyun 	unsigned long flags;
543*4882a593Smuzhiyun 	int status_change = 0;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	spin_lock_irqsave(&lp->lock, flags);
546*4882a593Smuzhiyun 	if (phydev->link &&
547*4882a593Smuzhiyun 	    (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
548*4882a593Smuzhiyun 		struct tc35815_regs __iomem *tr =
549*4882a593Smuzhiyun 			(struct tc35815_regs __iomem *)dev->base_addr;
550*4882a593Smuzhiyun 		u32 reg;
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 		reg = tc_readl(&tr->MAC_Ctl);
553*4882a593Smuzhiyun 		reg |= MAC_HaltReq;
554*4882a593Smuzhiyun 		tc_writel(reg, &tr->MAC_Ctl);
555*4882a593Smuzhiyun 		if (phydev->duplex == DUPLEX_FULL)
556*4882a593Smuzhiyun 			reg |= MAC_FullDup;
557*4882a593Smuzhiyun 		else
558*4882a593Smuzhiyun 			reg &= ~MAC_FullDup;
559*4882a593Smuzhiyun 		tc_writel(reg, &tr->MAC_Ctl);
560*4882a593Smuzhiyun 		reg &= ~MAC_HaltReq;
561*4882a593Smuzhiyun 		tc_writel(reg, &tr->MAC_Ctl);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 		/*
564*4882a593Smuzhiyun 		 * TX4939 PCFG.SPEEDn bit will be changed on
565*4882a593Smuzhiyun 		 * NETDEV_CHANGE event.
566*4882a593Smuzhiyun 		 */
567*4882a593Smuzhiyun 		/*
568*4882a593Smuzhiyun 		 * WORKAROUND: enable LostCrS only if half duplex
569*4882a593Smuzhiyun 		 * operation.
570*4882a593Smuzhiyun 		 * (TX4939 does not have EnLCarr)
571*4882a593Smuzhiyun 		 */
572*4882a593Smuzhiyun 		if (phydev->duplex == DUPLEX_HALF &&
573*4882a593Smuzhiyun 		    lp->chiptype != TC35815_TX4939)
574*4882a593Smuzhiyun 			tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
575*4882a593Smuzhiyun 				  &tr->Tx_Ctl);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 		lp->speed = phydev->speed;
578*4882a593Smuzhiyun 		lp->duplex = phydev->duplex;
579*4882a593Smuzhiyun 		status_change = 1;
580*4882a593Smuzhiyun 	}
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	if (phydev->link != lp->link) {
583*4882a593Smuzhiyun 		if (phydev->link) {
584*4882a593Smuzhiyun 			/* delayed promiscuous enabling */
585*4882a593Smuzhiyun 			if (dev->flags & IFF_PROMISC)
586*4882a593Smuzhiyun 				tc35815_set_multicast_list(dev);
587*4882a593Smuzhiyun 		} else {
588*4882a593Smuzhiyun 			lp->speed = 0;
589*4882a593Smuzhiyun 			lp->duplex = -1;
590*4882a593Smuzhiyun 		}
591*4882a593Smuzhiyun 		lp->link = phydev->link;
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		status_change = 1;
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 	spin_unlock_irqrestore(&lp->lock, flags);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	if (status_change && netif_msg_link(lp)) {
598*4882a593Smuzhiyun 		phy_print_status(phydev);
599*4882a593Smuzhiyun 		pr_debug("%s: MII BMCR %04x BMSR %04x LPA %04x\n",
600*4882a593Smuzhiyun 			 dev->name,
601*4882a593Smuzhiyun 			 phy_read(phydev, MII_BMCR),
602*4882a593Smuzhiyun 			 phy_read(phydev, MII_BMSR),
603*4882a593Smuzhiyun 			 phy_read(phydev, MII_LPA));
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun 
tc_mii_probe(struct net_device * dev)607*4882a593Smuzhiyun static int tc_mii_probe(struct net_device *dev)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun 	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
610*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
611*4882a593Smuzhiyun 	struct phy_device *phydev;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	phydev = phy_find_first(lp->mii_bus);
614*4882a593Smuzhiyun 	if (!phydev) {
615*4882a593Smuzhiyun 		printk(KERN_ERR "%s: no PHY found\n", dev->name);
616*4882a593Smuzhiyun 		return -ENODEV;
617*4882a593Smuzhiyun 	}
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	/* attach the mac to the phy */
620*4882a593Smuzhiyun 	phydev = phy_connect(dev, phydev_name(phydev),
621*4882a593Smuzhiyun 			     &tc_handle_link_change,
622*4882a593Smuzhiyun 			     lp->chiptype == TC35815_TX4939 ? PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
623*4882a593Smuzhiyun 	if (IS_ERR(phydev)) {
624*4882a593Smuzhiyun 		printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
625*4882a593Smuzhiyun 		return PTR_ERR(phydev);
626*4882a593Smuzhiyun 	}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	phy_attached_info(phydev);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	/* mask with MAC supported features */
631*4882a593Smuzhiyun 	phy_set_max_speed(phydev, SPEED_100);
632*4882a593Smuzhiyun 	if (options.speed == 10) {
633*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
634*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
635*4882a593Smuzhiyun 	} else if (options.speed == 100) {
636*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT, mask);
637*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT, mask);
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 	if (options.duplex == 1) {
640*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT, mask);
641*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, mask);
642*4882a593Smuzhiyun 	} else if (options.duplex == 2) {
643*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT, mask);
644*4882a593Smuzhiyun 		linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, mask);
645*4882a593Smuzhiyun 	}
646*4882a593Smuzhiyun 	linkmode_andnot(phydev->supported, phydev->supported, mask);
647*4882a593Smuzhiyun 	linkmode_copy(phydev->advertising, phydev->supported);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	lp->link = 0;
650*4882a593Smuzhiyun 	lp->speed = 0;
651*4882a593Smuzhiyun 	lp->duplex = -1;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	return 0;
654*4882a593Smuzhiyun }
655*4882a593Smuzhiyun 
tc_mii_init(struct net_device * dev)656*4882a593Smuzhiyun static int tc_mii_init(struct net_device *dev)
657*4882a593Smuzhiyun {
658*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
659*4882a593Smuzhiyun 	int err;
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	lp->mii_bus = mdiobus_alloc();
662*4882a593Smuzhiyun 	if (lp->mii_bus == NULL) {
663*4882a593Smuzhiyun 		err = -ENOMEM;
664*4882a593Smuzhiyun 		goto err_out;
665*4882a593Smuzhiyun 	}
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	lp->mii_bus->name = "tc35815_mii_bus";
668*4882a593Smuzhiyun 	lp->mii_bus->read = tc_mdio_read;
669*4882a593Smuzhiyun 	lp->mii_bus->write = tc_mdio_write;
670*4882a593Smuzhiyun 	snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
671*4882a593Smuzhiyun 		 (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
672*4882a593Smuzhiyun 	lp->mii_bus->priv = dev;
673*4882a593Smuzhiyun 	lp->mii_bus->parent = &lp->pci_dev->dev;
674*4882a593Smuzhiyun 	err = mdiobus_register(lp->mii_bus);
675*4882a593Smuzhiyun 	if (err)
676*4882a593Smuzhiyun 		goto err_out_free_mii_bus;
677*4882a593Smuzhiyun 	err = tc_mii_probe(dev);
678*4882a593Smuzhiyun 	if (err)
679*4882a593Smuzhiyun 		goto err_out_unregister_bus;
680*4882a593Smuzhiyun 	return 0;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun err_out_unregister_bus:
683*4882a593Smuzhiyun 	mdiobus_unregister(lp->mii_bus);
684*4882a593Smuzhiyun err_out_free_mii_bus:
685*4882a593Smuzhiyun 	mdiobus_free(lp->mii_bus);
686*4882a593Smuzhiyun err_out:
687*4882a593Smuzhiyun 	return err;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun #ifdef CONFIG_CPU_TX49XX
691*4882a593Smuzhiyun /*
692*4882a593Smuzhiyun  * Find a platform_device providing a MAC address.  The platform code
693*4882a593Smuzhiyun  * should provide a "tc35815-mac" device with a MAC address in its
694*4882a593Smuzhiyun  * platform_data.
695*4882a593Smuzhiyun  */
tc35815_mac_match(struct device * dev,const void * data)696*4882a593Smuzhiyun static int tc35815_mac_match(struct device *dev, const void *data)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun 	struct platform_device *plat_dev = to_platform_device(dev);
699*4882a593Smuzhiyun 	const struct pci_dev *pci_dev = data;
700*4882a593Smuzhiyun 	unsigned int id = pci_dev->irq;
701*4882a593Smuzhiyun 	return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun 
tc35815_read_plat_dev_addr(struct net_device * dev)704*4882a593Smuzhiyun static int tc35815_read_plat_dev_addr(struct net_device *dev)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
707*4882a593Smuzhiyun 	struct device *pd = bus_find_device(&platform_bus_type, NULL,
708*4882a593Smuzhiyun 					    lp->pci_dev, tc35815_mac_match);
709*4882a593Smuzhiyun 	if (pd) {
710*4882a593Smuzhiyun 		if (pd->platform_data)
711*4882a593Smuzhiyun 			memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
712*4882a593Smuzhiyun 		put_device(pd);
713*4882a593Smuzhiyun 		return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 	return -ENODEV;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun #else
tc35815_read_plat_dev_addr(struct net_device * dev)718*4882a593Smuzhiyun static int tc35815_read_plat_dev_addr(struct net_device *dev)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	return -ENODEV;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun #endif
723*4882a593Smuzhiyun 
tc35815_init_dev_addr(struct net_device * dev)724*4882a593Smuzhiyun static int tc35815_init_dev_addr(struct net_device *dev)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
727*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
728*4882a593Smuzhiyun 	int i;
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
731*4882a593Smuzhiyun 		;
732*4882a593Smuzhiyun 	for (i = 0; i < 6; i += 2) {
733*4882a593Smuzhiyun 		unsigned short data;
734*4882a593Smuzhiyun 		tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
735*4882a593Smuzhiyun 		while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
736*4882a593Smuzhiyun 			;
737*4882a593Smuzhiyun 		data = tc_readl(&tr->PROM_Data);
738*4882a593Smuzhiyun 		dev->dev_addr[i] = data & 0xff;
739*4882a593Smuzhiyun 		dev->dev_addr[i+1] = data >> 8;
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 	if (!is_valid_ether_addr(dev->dev_addr))
742*4882a593Smuzhiyun 		return tc35815_read_plat_dev_addr(dev);
743*4882a593Smuzhiyun 	return 0;
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static const struct net_device_ops tc35815_netdev_ops = {
747*4882a593Smuzhiyun 	.ndo_open		= tc35815_open,
748*4882a593Smuzhiyun 	.ndo_stop		= tc35815_close,
749*4882a593Smuzhiyun 	.ndo_start_xmit		= tc35815_send_packet,
750*4882a593Smuzhiyun 	.ndo_get_stats		= tc35815_get_stats,
751*4882a593Smuzhiyun 	.ndo_set_rx_mode	= tc35815_set_multicast_list,
752*4882a593Smuzhiyun 	.ndo_tx_timeout		= tc35815_tx_timeout,
753*4882a593Smuzhiyun 	.ndo_do_ioctl		= phy_do_ioctl_running,
754*4882a593Smuzhiyun 	.ndo_validate_addr	= eth_validate_addr,
755*4882a593Smuzhiyun 	.ndo_set_mac_address	= eth_mac_addr,
756*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
757*4882a593Smuzhiyun 	.ndo_poll_controller	= tc35815_poll_controller,
758*4882a593Smuzhiyun #endif
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun 
tc35815_init_one(struct pci_dev * pdev,const struct pci_device_id * ent)761*4882a593Smuzhiyun static int tc35815_init_one(struct pci_dev *pdev,
762*4882a593Smuzhiyun 			    const struct pci_device_id *ent)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	void __iomem *ioaddr = NULL;
765*4882a593Smuzhiyun 	struct net_device *dev;
766*4882a593Smuzhiyun 	struct tc35815_local *lp;
767*4882a593Smuzhiyun 	int rc;
768*4882a593Smuzhiyun 
769*4882a593Smuzhiyun 	static int printed_version;
770*4882a593Smuzhiyun 	if (!printed_version++) {
771*4882a593Smuzhiyun 		printk(version);
772*4882a593Smuzhiyun 		dev_printk(KERN_DEBUG, &pdev->dev,
773*4882a593Smuzhiyun 			   "speed:%d duplex:%d\n",
774*4882a593Smuzhiyun 			   options.speed, options.duplex);
775*4882a593Smuzhiyun 	}
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	if (!pdev->irq) {
778*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "no IRQ assigned.\n");
779*4882a593Smuzhiyun 		return -ENODEV;
780*4882a593Smuzhiyun 	}
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	/* dev zeroed in alloc_etherdev */
783*4882a593Smuzhiyun 	dev = alloc_etherdev(sizeof(*lp));
784*4882a593Smuzhiyun 	if (dev == NULL)
785*4882a593Smuzhiyun 		return -ENOMEM;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	SET_NETDEV_DEV(dev, &pdev->dev);
788*4882a593Smuzhiyun 	lp = netdev_priv(dev);
789*4882a593Smuzhiyun 	lp->dev = dev;
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun 	/* enable device (incl. PCI PM wakeup), and bus-mastering */
792*4882a593Smuzhiyun 	rc = pcim_enable_device(pdev);
793*4882a593Smuzhiyun 	if (rc)
794*4882a593Smuzhiyun 		goto err_out;
795*4882a593Smuzhiyun 	rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
796*4882a593Smuzhiyun 	if (rc)
797*4882a593Smuzhiyun 		goto err_out;
798*4882a593Smuzhiyun 	pci_set_master(pdev);
799*4882a593Smuzhiyun 	ioaddr = pcim_iomap_table(pdev)[1];
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* Initialize the device structure. */
802*4882a593Smuzhiyun 	dev->netdev_ops = &tc35815_netdev_ops;
803*4882a593Smuzhiyun 	dev->ethtool_ops = &tc35815_ethtool_ops;
804*4882a593Smuzhiyun 	dev->watchdog_timeo = TC35815_TX_TIMEOUT;
805*4882a593Smuzhiyun 	netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 	dev->irq = pdev->irq;
808*4882a593Smuzhiyun 	dev->base_addr = (unsigned long)ioaddr;
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	INIT_WORK(&lp->restart_work, tc35815_restart_work);
811*4882a593Smuzhiyun 	spin_lock_init(&lp->lock);
812*4882a593Smuzhiyun 	spin_lock_init(&lp->rx_lock);
813*4882a593Smuzhiyun 	lp->pci_dev = pdev;
814*4882a593Smuzhiyun 	lp->chiptype = ent->driver_data;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
817*4882a593Smuzhiyun 	pci_set_drvdata(pdev, dev);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* Soft reset the chip. */
820*4882a593Smuzhiyun 	tc35815_chip_reset(dev);
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	/* Retrieve the ethernet address. */
823*4882a593Smuzhiyun 	if (tc35815_init_dev_addr(dev)) {
824*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "not valid ether addr\n");
825*4882a593Smuzhiyun 		eth_hw_addr_random(dev);
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	rc = register_netdev(dev);
829*4882a593Smuzhiyun 	if (rc)
830*4882a593Smuzhiyun 		goto err_out;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
833*4882a593Smuzhiyun 		dev->name,
834*4882a593Smuzhiyun 		chip_info[ent->driver_data].name,
835*4882a593Smuzhiyun 		dev->base_addr,
836*4882a593Smuzhiyun 		dev->dev_addr,
837*4882a593Smuzhiyun 		dev->irq);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	rc = tc_mii_init(dev);
840*4882a593Smuzhiyun 	if (rc)
841*4882a593Smuzhiyun 		goto err_out_unregister;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	return 0;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun err_out_unregister:
846*4882a593Smuzhiyun 	unregister_netdev(dev);
847*4882a593Smuzhiyun err_out:
848*4882a593Smuzhiyun 	free_netdev(dev);
849*4882a593Smuzhiyun 	return rc;
850*4882a593Smuzhiyun }
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 
tc35815_remove_one(struct pci_dev * pdev)853*4882a593Smuzhiyun static void tc35815_remove_one(struct pci_dev *pdev)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(pdev);
856*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun 	phy_disconnect(dev->phydev);
859*4882a593Smuzhiyun 	mdiobus_unregister(lp->mii_bus);
860*4882a593Smuzhiyun 	mdiobus_free(lp->mii_bus);
861*4882a593Smuzhiyun 	unregister_netdev(dev);
862*4882a593Smuzhiyun 	free_netdev(dev);
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun static int
tc35815_init_queues(struct net_device * dev)866*4882a593Smuzhiyun tc35815_init_queues(struct net_device *dev)
867*4882a593Smuzhiyun {
868*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
869*4882a593Smuzhiyun 	int i;
870*4882a593Smuzhiyun 	unsigned long fd_addr;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (!lp->fd_buf) {
873*4882a593Smuzhiyun 		BUG_ON(sizeof(struct FDesc) +
874*4882a593Smuzhiyun 		       sizeof(struct BDesc) * RX_BUF_NUM +
875*4882a593Smuzhiyun 		       sizeof(struct FDesc) * RX_FD_NUM +
876*4882a593Smuzhiyun 		       sizeof(struct TxFD) * TX_FD_NUM >
877*4882a593Smuzhiyun 		       PAGE_SIZE * FD_PAGE_NUM);
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 		lp->fd_buf = dma_alloc_coherent(&lp->pci_dev->dev,
880*4882a593Smuzhiyun 						PAGE_SIZE * FD_PAGE_NUM,
881*4882a593Smuzhiyun 						&lp->fd_buf_dma, GFP_ATOMIC);
882*4882a593Smuzhiyun 		if (!lp->fd_buf)
883*4882a593Smuzhiyun 			return -ENOMEM;
884*4882a593Smuzhiyun 		for (i = 0; i < RX_BUF_NUM; i++) {
885*4882a593Smuzhiyun 			lp->rx_skbs[i].skb =
886*4882a593Smuzhiyun 				alloc_rxbuf_skb(dev, lp->pci_dev,
887*4882a593Smuzhiyun 						&lp->rx_skbs[i].skb_dma);
888*4882a593Smuzhiyun 			if (!lp->rx_skbs[i].skb) {
889*4882a593Smuzhiyun 				while (--i >= 0) {
890*4882a593Smuzhiyun 					free_rxbuf_skb(lp->pci_dev,
891*4882a593Smuzhiyun 						       lp->rx_skbs[i].skb,
892*4882a593Smuzhiyun 						       lp->rx_skbs[i].skb_dma);
893*4882a593Smuzhiyun 					lp->rx_skbs[i].skb = NULL;
894*4882a593Smuzhiyun 				}
895*4882a593Smuzhiyun 				dma_free_coherent(&lp->pci_dev->dev,
896*4882a593Smuzhiyun 						  PAGE_SIZE * FD_PAGE_NUM,
897*4882a593Smuzhiyun 						  lp->fd_buf, lp->fd_buf_dma);
898*4882a593Smuzhiyun 				lp->fd_buf = NULL;
899*4882a593Smuzhiyun 				return -ENOMEM;
900*4882a593Smuzhiyun 			}
901*4882a593Smuzhiyun 		}
902*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s: FD buf %p DataBuf",
903*4882a593Smuzhiyun 		       dev->name, lp->fd_buf);
904*4882a593Smuzhiyun 		printk("\n");
905*4882a593Smuzhiyun 	} else {
906*4882a593Smuzhiyun 		for (i = 0; i < FD_PAGE_NUM; i++)
907*4882a593Smuzhiyun 			clear_page((void *)((unsigned long)lp->fd_buf +
908*4882a593Smuzhiyun 					    i * PAGE_SIZE));
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 	fd_addr = (unsigned long)lp->fd_buf;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* Free Descriptors (for Receive) */
913*4882a593Smuzhiyun 	lp->rfd_base = (struct RxFD *)fd_addr;
914*4882a593Smuzhiyun 	fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
915*4882a593Smuzhiyun 	for (i = 0; i < RX_FD_NUM; i++)
916*4882a593Smuzhiyun 		lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
917*4882a593Smuzhiyun 	lp->rfd_cur = lp->rfd_base;
918*4882a593Smuzhiyun 	lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	/* Transmit Descriptors */
921*4882a593Smuzhiyun 	lp->tfd_base = (struct TxFD *)fd_addr;
922*4882a593Smuzhiyun 	fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
923*4882a593Smuzhiyun 	for (i = 0; i < TX_FD_NUM; i++) {
924*4882a593Smuzhiyun 		lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
925*4882a593Smuzhiyun 		lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
926*4882a593Smuzhiyun 		lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
927*4882a593Smuzhiyun 	}
928*4882a593Smuzhiyun 	lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
929*4882a593Smuzhiyun 	lp->tfd_start = 0;
930*4882a593Smuzhiyun 	lp->tfd_end = 0;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	/* Buffer List (for Receive) */
933*4882a593Smuzhiyun 	lp->fbl_ptr = (struct FrFD *)fd_addr;
934*4882a593Smuzhiyun 	lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
935*4882a593Smuzhiyun 	lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
936*4882a593Smuzhiyun 	/*
937*4882a593Smuzhiyun 	 * move all allocated skbs to head of rx_skbs[] array.
938*4882a593Smuzhiyun 	 * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
939*4882a593Smuzhiyun 	 * tc35815_rx() had failed.
940*4882a593Smuzhiyun 	 */
941*4882a593Smuzhiyun 	lp->fbl_count = 0;
942*4882a593Smuzhiyun 	for (i = 0; i < RX_BUF_NUM; i++) {
943*4882a593Smuzhiyun 		if (lp->rx_skbs[i].skb) {
944*4882a593Smuzhiyun 			if (i != lp->fbl_count) {
945*4882a593Smuzhiyun 				lp->rx_skbs[lp->fbl_count].skb =
946*4882a593Smuzhiyun 					lp->rx_skbs[i].skb;
947*4882a593Smuzhiyun 				lp->rx_skbs[lp->fbl_count].skb_dma =
948*4882a593Smuzhiyun 					lp->rx_skbs[i].skb_dma;
949*4882a593Smuzhiyun 			}
950*4882a593Smuzhiyun 			lp->fbl_count++;
951*4882a593Smuzhiyun 		}
952*4882a593Smuzhiyun 	}
953*4882a593Smuzhiyun 	for (i = 0; i < RX_BUF_NUM; i++) {
954*4882a593Smuzhiyun 		if (i >= lp->fbl_count) {
955*4882a593Smuzhiyun 			lp->fbl_ptr->bd[i].BuffData = 0;
956*4882a593Smuzhiyun 			lp->fbl_ptr->bd[i].BDCtl = 0;
957*4882a593Smuzhiyun 			continue;
958*4882a593Smuzhiyun 		}
959*4882a593Smuzhiyun 		lp->fbl_ptr->bd[i].BuffData =
960*4882a593Smuzhiyun 			cpu_to_le32(lp->rx_skbs[i].skb_dma);
961*4882a593Smuzhiyun 		/* BDID is index of FrFD.bd[] */
962*4882a593Smuzhiyun 		lp->fbl_ptr->bd[i].BDCtl =
963*4882a593Smuzhiyun 			cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
964*4882a593Smuzhiyun 				    RX_BUF_SIZE);
965*4882a593Smuzhiyun 	}
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
968*4882a593Smuzhiyun 	       dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
969*4882a593Smuzhiyun 	return 0;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun static void
tc35815_clear_queues(struct net_device * dev)973*4882a593Smuzhiyun tc35815_clear_queues(struct net_device *dev)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
976*4882a593Smuzhiyun 	int i;
977*4882a593Smuzhiyun 
978*4882a593Smuzhiyun 	for (i = 0; i < TX_FD_NUM; i++) {
979*4882a593Smuzhiyun 		u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
980*4882a593Smuzhiyun 		struct sk_buff *skb =
981*4882a593Smuzhiyun 			fdsystem != 0xffffffff ?
982*4882a593Smuzhiyun 			lp->tx_skbs[fdsystem].skb : NULL;
983*4882a593Smuzhiyun #ifdef DEBUG
984*4882a593Smuzhiyun 		if (lp->tx_skbs[i].skb != skb) {
985*4882a593Smuzhiyun 			printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
986*4882a593Smuzhiyun 			panic_queues(dev);
987*4882a593Smuzhiyun 		}
988*4882a593Smuzhiyun #else
989*4882a593Smuzhiyun 		BUG_ON(lp->tx_skbs[i].skb != skb);
990*4882a593Smuzhiyun #endif
991*4882a593Smuzhiyun 		if (skb) {
992*4882a593Smuzhiyun 			dma_unmap_single(&lp->pci_dev->dev,
993*4882a593Smuzhiyun 					 lp->tx_skbs[i].skb_dma, skb->len,
994*4882a593Smuzhiyun 					 DMA_TO_DEVICE);
995*4882a593Smuzhiyun 			lp->tx_skbs[i].skb = NULL;
996*4882a593Smuzhiyun 			lp->tx_skbs[i].skb_dma = 0;
997*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
998*4882a593Smuzhiyun 		}
999*4882a593Smuzhiyun 		lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
1000*4882a593Smuzhiyun 	}
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	tc35815_init_queues(dev);
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun static void
tc35815_free_queues(struct net_device * dev)1006*4882a593Smuzhiyun tc35815_free_queues(struct net_device *dev)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1009*4882a593Smuzhiyun 	int i;
1010*4882a593Smuzhiyun 
1011*4882a593Smuzhiyun 	if (lp->tfd_base) {
1012*4882a593Smuzhiyun 		for (i = 0; i < TX_FD_NUM; i++) {
1013*4882a593Smuzhiyun 			u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
1014*4882a593Smuzhiyun 			struct sk_buff *skb =
1015*4882a593Smuzhiyun 				fdsystem != 0xffffffff ?
1016*4882a593Smuzhiyun 				lp->tx_skbs[fdsystem].skb : NULL;
1017*4882a593Smuzhiyun #ifdef DEBUG
1018*4882a593Smuzhiyun 			if (lp->tx_skbs[i].skb != skb) {
1019*4882a593Smuzhiyun 				printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
1020*4882a593Smuzhiyun 				panic_queues(dev);
1021*4882a593Smuzhiyun 			}
1022*4882a593Smuzhiyun #else
1023*4882a593Smuzhiyun 			BUG_ON(lp->tx_skbs[i].skb != skb);
1024*4882a593Smuzhiyun #endif
1025*4882a593Smuzhiyun 			if (skb) {
1026*4882a593Smuzhiyun 				dma_unmap_single(&lp->pci_dev->dev,
1027*4882a593Smuzhiyun 						 lp->tx_skbs[i].skb_dma,
1028*4882a593Smuzhiyun 						 skb->len, DMA_TO_DEVICE);
1029*4882a593Smuzhiyun 				dev_kfree_skb(skb);
1030*4882a593Smuzhiyun 				lp->tx_skbs[i].skb = NULL;
1031*4882a593Smuzhiyun 				lp->tx_skbs[i].skb_dma = 0;
1032*4882a593Smuzhiyun 			}
1033*4882a593Smuzhiyun 			lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
1034*4882a593Smuzhiyun 		}
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	lp->rfd_base = NULL;
1038*4882a593Smuzhiyun 	lp->rfd_limit = NULL;
1039*4882a593Smuzhiyun 	lp->rfd_cur = NULL;
1040*4882a593Smuzhiyun 	lp->fbl_ptr = NULL;
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	for (i = 0; i < RX_BUF_NUM; i++) {
1043*4882a593Smuzhiyun 		if (lp->rx_skbs[i].skb) {
1044*4882a593Smuzhiyun 			free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
1045*4882a593Smuzhiyun 				       lp->rx_skbs[i].skb_dma);
1046*4882a593Smuzhiyun 			lp->rx_skbs[i].skb = NULL;
1047*4882a593Smuzhiyun 		}
1048*4882a593Smuzhiyun 	}
1049*4882a593Smuzhiyun 	if (lp->fd_buf) {
1050*4882a593Smuzhiyun 		dma_free_coherent(&lp->pci_dev->dev, PAGE_SIZE * FD_PAGE_NUM,
1051*4882a593Smuzhiyun 				  lp->fd_buf, lp->fd_buf_dma);
1052*4882a593Smuzhiyun 		lp->fd_buf = NULL;
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun static void
dump_txfd(struct TxFD * fd)1057*4882a593Smuzhiyun dump_txfd(struct TxFD *fd)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
1060*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDNext),
1061*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDSystem),
1062*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDStat),
1063*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDCtl));
1064*4882a593Smuzhiyun 	printk("BD: ");
1065*4882a593Smuzhiyun 	printk(" %08x %08x",
1066*4882a593Smuzhiyun 	       le32_to_cpu(fd->bd.BuffData),
1067*4882a593Smuzhiyun 	       le32_to_cpu(fd->bd.BDCtl));
1068*4882a593Smuzhiyun 	printk("\n");
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun static int
dump_rxfd(struct RxFD * fd)1072*4882a593Smuzhiyun dump_rxfd(struct RxFD *fd)
1073*4882a593Smuzhiyun {
1074*4882a593Smuzhiyun 	int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
1075*4882a593Smuzhiyun 	if (bd_count > 8)
1076*4882a593Smuzhiyun 		bd_count = 8;
1077*4882a593Smuzhiyun 	printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
1078*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDNext),
1079*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDSystem),
1080*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDStat),
1081*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDCtl));
1082*4882a593Smuzhiyun 	if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
1083*4882a593Smuzhiyun 		return 0;
1084*4882a593Smuzhiyun 	printk("BD: ");
1085*4882a593Smuzhiyun 	for (i = 0; i < bd_count; i++)
1086*4882a593Smuzhiyun 		printk(" %08x %08x",
1087*4882a593Smuzhiyun 		       le32_to_cpu(fd->bd[i].BuffData),
1088*4882a593Smuzhiyun 		       le32_to_cpu(fd->bd[i].BDCtl));
1089*4882a593Smuzhiyun 	printk("\n");
1090*4882a593Smuzhiyun 	return bd_count;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun #ifdef DEBUG
1094*4882a593Smuzhiyun static void
dump_frfd(struct FrFD * fd)1095*4882a593Smuzhiyun dump_frfd(struct FrFD *fd)
1096*4882a593Smuzhiyun {
1097*4882a593Smuzhiyun 	int i;
1098*4882a593Smuzhiyun 	printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
1099*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDNext),
1100*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDSystem),
1101*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDStat),
1102*4882a593Smuzhiyun 	       le32_to_cpu(fd->fd.FDCtl));
1103*4882a593Smuzhiyun 	printk("BD: ");
1104*4882a593Smuzhiyun 	for (i = 0; i < RX_BUF_NUM; i++)
1105*4882a593Smuzhiyun 		printk(" %08x %08x",
1106*4882a593Smuzhiyun 		       le32_to_cpu(fd->bd[i].BuffData),
1107*4882a593Smuzhiyun 		       le32_to_cpu(fd->bd[i].BDCtl));
1108*4882a593Smuzhiyun 	printk("\n");
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun static void
panic_queues(struct net_device * dev)1112*4882a593Smuzhiyun panic_queues(struct net_device *dev)
1113*4882a593Smuzhiyun {
1114*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1115*4882a593Smuzhiyun 	int i;
1116*4882a593Smuzhiyun 
1117*4882a593Smuzhiyun 	printk("TxFD base %p, start %u, end %u\n",
1118*4882a593Smuzhiyun 	       lp->tfd_base, lp->tfd_start, lp->tfd_end);
1119*4882a593Smuzhiyun 	printk("RxFD base %p limit %p cur %p\n",
1120*4882a593Smuzhiyun 	       lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
1121*4882a593Smuzhiyun 	printk("FrFD %p\n", lp->fbl_ptr);
1122*4882a593Smuzhiyun 	for (i = 0; i < TX_FD_NUM; i++)
1123*4882a593Smuzhiyun 		dump_txfd(&lp->tfd_base[i]);
1124*4882a593Smuzhiyun 	for (i = 0; i < RX_FD_NUM; i++) {
1125*4882a593Smuzhiyun 		int bd_count = dump_rxfd(&lp->rfd_base[i]);
1126*4882a593Smuzhiyun 		i += (bd_count + 1) / 2;	/* skip BDs */
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 	dump_frfd(lp->fbl_ptr);
1129*4882a593Smuzhiyun 	panic("%s: Illegal queue state.", dev->name);
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun #endif
1132*4882a593Smuzhiyun 
print_eth(const u8 * add)1133*4882a593Smuzhiyun static void print_eth(const u8 *add)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun 	printk(KERN_DEBUG "print_eth(%p)\n", add);
1136*4882a593Smuzhiyun 	printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
1137*4882a593Smuzhiyun 		add + 6, add, add[12], add[13]);
1138*4882a593Smuzhiyun }
1139*4882a593Smuzhiyun 
tc35815_tx_full(struct net_device * dev)1140*4882a593Smuzhiyun static int tc35815_tx_full(struct net_device *dev)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1143*4882a593Smuzhiyun 	return (lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end;
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
tc35815_restart(struct net_device * dev)1146*4882a593Smuzhiyun static void tc35815_restart(struct net_device *dev)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1149*4882a593Smuzhiyun 	int ret;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	if (dev->phydev) {
1152*4882a593Smuzhiyun 		ret = phy_init_hw(dev->phydev);
1153*4882a593Smuzhiyun 		if (ret)
1154*4882a593Smuzhiyun 			printk(KERN_ERR "%s: PHY init failed.\n", dev->name);
1155*4882a593Smuzhiyun 	}
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun 	spin_lock_bh(&lp->rx_lock);
1158*4882a593Smuzhiyun 	spin_lock_irq(&lp->lock);
1159*4882a593Smuzhiyun 	tc35815_chip_reset(dev);
1160*4882a593Smuzhiyun 	tc35815_clear_queues(dev);
1161*4882a593Smuzhiyun 	tc35815_chip_init(dev);
1162*4882a593Smuzhiyun 	/* Reconfigure CAM again since tc35815_chip_init() initialize it. */
1163*4882a593Smuzhiyun 	tc35815_set_multicast_list(dev);
1164*4882a593Smuzhiyun 	spin_unlock_irq(&lp->lock);
1165*4882a593Smuzhiyun 	spin_unlock_bh(&lp->rx_lock);
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	netif_wake_queue(dev);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun 
tc35815_restart_work(struct work_struct * work)1170*4882a593Smuzhiyun static void tc35815_restart_work(struct work_struct *work)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun 	struct tc35815_local *lp =
1173*4882a593Smuzhiyun 		container_of(work, struct tc35815_local, restart_work);
1174*4882a593Smuzhiyun 	struct net_device *dev = lp->dev;
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 	tc35815_restart(dev);
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
tc35815_schedule_restart(struct net_device * dev)1179*4882a593Smuzhiyun static void tc35815_schedule_restart(struct net_device *dev)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1182*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1183*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1184*4882a593Smuzhiyun 	unsigned long flags;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	/* disable interrupts */
1187*4882a593Smuzhiyun 	spin_lock_irqsave(&lp->lock, flags);
1188*4882a593Smuzhiyun 	tc_writel(0, &tr->Int_En);
1189*4882a593Smuzhiyun 	tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
1190*4882a593Smuzhiyun 	schedule_work(&lp->restart_work);
1191*4882a593Smuzhiyun 	spin_unlock_irqrestore(&lp->lock, flags);
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
tc35815_tx_timeout(struct net_device * dev,unsigned int txqueue)1194*4882a593Smuzhiyun static void tc35815_tx_timeout(struct net_device *dev, unsigned int txqueue)
1195*4882a593Smuzhiyun {
1196*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1197*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
1200*4882a593Smuzhiyun 	       dev->name, tc_readl(&tr->Tx_Stat));
1201*4882a593Smuzhiyun 
1202*4882a593Smuzhiyun 	/* Try to restart the adaptor. */
1203*4882a593Smuzhiyun 	tc35815_schedule_restart(dev);
1204*4882a593Smuzhiyun 	dev->stats.tx_errors++;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun /*
1208*4882a593Smuzhiyun  * Open/initialize the controller. This is called (in the current kernel)
1209*4882a593Smuzhiyun  * sometime after booting when the 'ifconfig' program is run.
1210*4882a593Smuzhiyun  *
1211*4882a593Smuzhiyun  * This routine should set everything up anew at each open, even
1212*4882a593Smuzhiyun  * registers that "should" only need to be set once at boot, so that
1213*4882a593Smuzhiyun  * there is non-reboot way to recover if something goes wrong.
1214*4882a593Smuzhiyun  */
1215*4882a593Smuzhiyun static int
tc35815_open(struct net_device * dev)1216*4882a593Smuzhiyun tc35815_open(struct net_device *dev)
1217*4882a593Smuzhiyun {
1218*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1219*4882a593Smuzhiyun 
1220*4882a593Smuzhiyun 	/*
1221*4882a593Smuzhiyun 	 * This is used if the interrupt line can turned off (shared).
1222*4882a593Smuzhiyun 	 * See 3c503.c for an example of selecting the IRQ at config-time.
1223*4882a593Smuzhiyun 	 */
1224*4882a593Smuzhiyun 	if (request_irq(dev->irq, tc35815_interrupt, IRQF_SHARED,
1225*4882a593Smuzhiyun 			dev->name, dev))
1226*4882a593Smuzhiyun 		return -EAGAIN;
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	tc35815_chip_reset(dev);
1229*4882a593Smuzhiyun 
1230*4882a593Smuzhiyun 	if (tc35815_init_queues(dev) != 0) {
1231*4882a593Smuzhiyun 		free_irq(dev->irq, dev);
1232*4882a593Smuzhiyun 		return -EAGAIN;
1233*4882a593Smuzhiyun 	}
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 	napi_enable(&lp->napi);
1236*4882a593Smuzhiyun 
1237*4882a593Smuzhiyun 	/* Reset the hardware here. Don't forget to set the station address. */
1238*4882a593Smuzhiyun 	spin_lock_irq(&lp->lock);
1239*4882a593Smuzhiyun 	tc35815_chip_init(dev);
1240*4882a593Smuzhiyun 	spin_unlock_irq(&lp->lock);
1241*4882a593Smuzhiyun 
1242*4882a593Smuzhiyun 	netif_carrier_off(dev);
1243*4882a593Smuzhiyun 	/* schedule a link state check */
1244*4882a593Smuzhiyun 	phy_start(dev->phydev);
1245*4882a593Smuzhiyun 
1246*4882a593Smuzhiyun 	/* We are now ready to accept transmit requeusts from
1247*4882a593Smuzhiyun 	 * the queueing layer of the networking.
1248*4882a593Smuzhiyun 	 */
1249*4882a593Smuzhiyun 	netif_start_queue(dev);
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	return 0;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun /* This will only be invoked if your driver is _not_ in XOFF state.
1255*4882a593Smuzhiyun  * What this means is that you need not check it, and that this
1256*4882a593Smuzhiyun  * invariant will hold if you make sure that the netif_*_queue()
1257*4882a593Smuzhiyun  * calls are done at the proper times.
1258*4882a593Smuzhiyun  */
1259*4882a593Smuzhiyun static netdev_tx_t
tc35815_send_packet(struct sk_buff * skb,struct net_device * dev)1260*4882a593Smuzhiyun tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1263*4882a593Smuzhiyun 	struct TxFD *txfd;
1264*4882a593Smuzhiyun 	unsigned long flags;
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	/* If some error occurs while trying to transmit this
1267*4882a593Smuzhiyun 	 * packet, you should return '1' from this function.
1268*4882a593Smuzhiyun 	 * In such a case you _may not_ do anything to the
1269*4882a593Smuzhiyun 	 * SKB, it is still owned by the network queueing
1270*4882a593Smuzhiyun 	 * layer when an error is returned.  This means you
1271*4882a593Smuzhiyun 	 * may not modify any SKB fields, you may not free
1272*4882a593Smuzhiyun 	 * the SKB, etc.
1273*4882a593Smuzhiyun 	 */
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	/* This is the most common case for modern hardware.
1276*4882a593Smuzhiyun 	 * The spinlock protects this code from the TX complete
1277*4882a593Smuzhiyun 	 * hardware interrupt handler.  Queue flow control is
1278*4882a593Smuzhiyun 	 * thus managed under this lock as well.
1279*4882a593Smuzhiyun 	 */
1280*4882a593Smuzhiyun 	spin_lock_irqsave(&lp->lock, flags);
1281*4882a593Smuzhiyun 
1282*4882a593Smuzhiyun 	/* failsafe... (handle txdone now if half of FDs are used) */
1283*4882a593Smuzhiyun 	if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
1284*4882a593Smuzhiyun 	    TX_FD_NUM / 2)
1285*4882a593Smuzhiyun 		tc35815_txdone(dev);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	if (netif_msg_pktdata(lp))
1288*4882a593Smuzhiyun 		print_eth(skb->data);
1289*4882a593Smuzhiyun #ifdef DEBUG
1290*4882a593Smuzhiyun 	if (lp->tx_skbs[lp->tfd_start].skb) {
1291*4882a593Smuzhiyun 		printk("%s: tx_skbs conflict.\n", dev->name);
1292*4882a593Smuzhiyun 		panic_queues(dev);
1293*4882a593Smuzhiyun 	}
1294*4882a593Smuzhiyun #else
1295*4882a593Smuzhiyun 	BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
1296*4882a593Smuzhiyun #endif
1297*4882a593Smuzhiyun 	lp->tx_skbs[lp->tfd_start].skb = skb;
1298*4882a593Smuzhiyun 	lp->tx_skbs[lp->tfd_start].skb_dma = dma_map_single(&lp->pci_dev->dev,
1299*4882a593Smuzhiyun 							    skb->data,
1300*4882a593Smuzhiyun 							    skb->len,
1301*4882a593Smuzhiyun 							    DMA_TO_DEVICE);
1302*4882a593Smuzhiyun 
1303*4882a593Smuzhiyun 	/*add to ring */
1304*4882a593Smuzhiyun 	txfd = &lp->tfd_base[lp->tfd_start];
1305*4882a593Smuzhiyun 	txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
1306*4882a593Smuzhiyun 	txfd->bd.BDCtl = cpu_to_le32(skb->len);
1307*4882a593Smuzhiyun 	txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
1308*4882a593Smuzhiyun 	txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 	if (lp->tfd_start == lp->tfd_end) {
1311*4882a593Smuzhiyun 		struct tc35815_regs __iomem *tr =
1312*4882a593Smuzhiyun 			(struct tc35815_regs __iomem *)dev->base_addr;
1313*4882a593Smuzhiyun 		/* Start DMA Transmitter. */
1314*4882a593Smuzhiyun 		txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
1315*4882a593Smuzhiyun 		txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
1316*4882a593Smuzhiyun 		if (netif_msg_tx_queued(lp)) {
1317*4882a593Smuzhiyun 			printk("%s: starting TxFD.\n", dev->name);
1318*4882a593Smuzhiyun 			dump_txfd(txfd);
1319*4882a593Smuzhiyun 		}
1320*4882a593Smuzhiyun 		tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
1321*4882a593Smuzhiyun 	} else {
1322*4882a593Smuzhiyun 		txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
1323*4882a593Smuzhiyun 		if (netif_msg_tx_queued(lp)) {
1324*4882a593Smuzhiyun 			printk("%s: queueing TxFD.\n", dev->name);
1325*4882a593Smuzhiyun 			dump_txfd(txfd);
1326*4882a593Smuzhiyun 		}
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 	lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	/* If we just used up the very last entry in the
1331*4882a593Smuzhiyun 	 * TX ring on this device, tell the queueing
1332*4882a593Smuzhiyun 	 * layer to send no more.
1333*4882a593Smuzhiyun 	 */
1334*4882a593Smuzhiyun 	if (tc35815_tx_full(dev)) {
1335*4882a593Smuzhiyun 		if (netif_msg_tx_queued(lp))
1336*4882a593Smuzhiyun 			printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
1337*4882a593Smuzhiyun 		netif_stop_queue(dev);
1338*4882a593Smuzhiyun 	}
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	/* When the TX completion hw interrupt arrives, this
1341*4882a593Smuzhiyun 	 * is when the transmit statistics are updated.
1342*4882a593Smuzhiyun 	 */
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	spin_unlock_irqrestore(&lp->lock, flags);
1345*4882a593Smuzhiyun 	return NETDEV_TX_OK;
1346*4882a593Smuzhiyun }
1347*4882a593Smuzhiyun 
1348*4882a593Smuzhiyun #define FATAL_ERROR_INT \
1349*4882a593Smuzhiyun 	(Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
tc35815_fatal_error_interrupt(struct net_device * dev,u32 status)1350*4882a593Smuzhiyun static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
1351*4882a593Smuzhiyun {
1352*4882a593Smuzhiyun 	static int count;
1353*4882a593Smuzhiyun 	printk(KERN_WARNING "%s: Fatal Error Interrupt (%#x):",
1354*4882a593Smuzhiyun 	       dev->name, status);
1355*4882a593Smuzhiyun 	if (status & Int_IntPCI)
1356*4882a593Smuzhiyun 		printk(" IntPCI");
1357*4882a593Smuzhiyun 	if (status & Int_DmParErr)
1358*4882a593Smuzhiyun 		printk(" DmParErr");
1359*4882a593Smuzhiyun 	if (status & Int_IntNRAbt)
1360*4882a593Smuzhiyun 		printk(" IntNRAbt");
1361*4882a593Smuzhiyun 	printk("\n");
1362*4882a593Smuzhiyun 	if (count++ > 100)
1363*4882a593Smuzhiyun 		panic("%s: Too many fatal errors.", dev->name);
1364*4882a593Smuzhiyun 	printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
1365*4882a593Smuzhiyun 	/* Try to restart the adaptor. */
1366*4882a593Smuzhiyun 	tc35815_schedule_restart(dev);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
tc35815_do_interrupt(struct net_device * dev,u32 status,int limit)1369*4882a593Smuzhiyun static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
1370*4882a593Smuzhiyun {
1371*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1372*4882a593Smuzhiyun 	int ret = -1;
1373*4882a593Smuzhiyun 
1374*4882a593Smuzhiyun 	/* Fatal errors... */
1375*4882a593Smuzhiyun 	if (status & FATAL_ERROR_INT) {
1376*4882a593Smuzhiyun 		tc35815_fatal_error_interrupt(dev, status);
1377*4882a593Smuzhiyun 		return 0;
1378*4882a593Smuzhiyun 	}
1379*4882a593Smuzhiyun 	/* recoverable errors */
1380*4882a593Smuzhiyun 	if (status & Int_IntFDAEx) {
1381*4882a593Smuzhiyun 		if (netif_msg_rx_err(lp))
1382*4882a593Smuzhiyun 			dev_warn(&dev->dev,
1383*4882a593Smuzhiyun 				 "Free Descriptor Area Exhausted (%#x).\n",
1384*4882a593Smuzhiyun 				 status);
1385*4882a593Smuzhiyun 		dev->stats.rx_dropped++;
1386*4882a593Smuzhiyun 		ret = 0;
1387*4882a593Smuzhiyun 	}
1388*4882a593Smuzhiyun 	if (status & Int_IntBLEx) {
1389*4882a593Smuzhiyun 		if (netif_msg_rx_err(lp))
1390*4882a593Smuzhiyun 			dev_warn(&dev->dev,
1391*4882a593Smuzhiyun 				 "Buffer List Exhausted (%#x).\n",
1392*4882a593Smuzhiyun 				 status);
1393*4882a593Smuzhiyun 		dev->stats.rx_dropped++;
1394*4882a593Smuzhiyun 		ret = 0;
1395*4882a593Smuzhiyun 	}
1396*4882a593Smuzhiyun 	if (status & Int_IntExBD) {
1397*4882a593Smuzhiyun 		if (netif_msg_rx_err(lp))
1398*4882a593Smuzhiyun 			dev_warn(&dev->dev,
1399*4882a593Smuzhiyun 				 "Excessive Buffer Descriptors (%#x).\n",
1400*4882a593Smuzhiyun 				 status);
1401*4882a593Smuzhiyun 		dev->stats.rx_length_errors++;
1402*4882a593Smuzhiyun 		ret = 0;
1403*4882a593Smuzhiyun 	}
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun 	/* normal notification */
1406*4882a593Smuzhiyun 	if (status & Int_IntMacRx) {
1407*4882a593Smuzhiyun 		/* Got a packet(s). */
1408*4882a593Smuzhiyun 		ret = tc35815_rx(dev, limit);
1409*4882a593Smuzhiyun 		lp->lstats.rx_ints++;
1410*4882a593Smuzhiyun 	}
1411*4882a593Smuzhiyun 	if (status & Int_IntMacTx) {
1412*4882a593Smuzhiyun 		/* Transmit complete. */
1413*4882a593Smuzhiyun 		lp->lstats.tx_ints++;
1414*4882a593Smuzhiyun 		spin_lock_irq(&lp->lock);
1415*4882a593Smuzhiyun 		tc35815_txdone(dev);
1416*4882a593Smuzhiyun 		spin_unlock_irq(&lp->lock);
1417*4882a593Smuzhiyun 		if (ret < 0)
1418*4882a593Smuzhiyun 			ret = 0;
1419*4882a593Smuzhiyun 	}
1420*4882a593Smuzhiyun 	return ret;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /*
1424*4882a593Smuzhiyun  * The typical workload of the driver:
1425*4882a593Smuzhiyun  * Handle the network interface interrupts.
1426*4882a593Smuzhiyun  */
tc35815_interrupt(int irq,void * dev_id)1427*4882a593Smuzhiyun static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	struct net_device *dev = dev_id;
1430*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1431*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1432*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1433*4882a593Smuzhiyun 	u32 dmactl = tc_readl(&tr->DMA_Ctl);
1434*4882a593Smuzhiyun 
1435*4882a593Smuzhiyun 	if (!(dmactl & DMA_IntMask)) {
1436*4882a593Smuzhiyun 		/* disable interrupts */
1437*4882a593Smuzhiyun 		tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
1438*4882a593Smuzhiyun 		if (napi_schedule_prep(&lp->napi))
1439*4882a593Smuzhiyun 			__napi_schedule(&lp->napi);
1440*4882a593Smuzhiyun 		else {
1441*4882a593Smuzhiyun 			printk(KERN_ERR "%s: interrupt taken in poll\n",
1442*4882a593Smuzhiyun 			       dev->name);
1443*4882a593Smuzhiyun 			BUG();
1444*4882a593Smuzhiyun 		}
1445*4882a593Smuzhiyun 		(void)tc_readl(&tr->Int_Src);	/* flush */
1446*4882a593Smuzhiyun 		return IRQ_HANDLED;
1447*4882a593Smuzhiyun 	}
1448*4882a593Smuzhiyun 	return IRQ_NONE;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun 
1451*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
tc35815_poll_controller(struct net_device * dev)1452*4882a593Smuzhiyun static void tc35815_poll_controller(struct net_device *dev)
1453*4882a593Smuzhiyun {
1454*4882a593Smuzhiyun 	disable_irq(dev->irq);
1455*4882a593Smuzhiyun 	tc35815_interrupt(dev->irq, dev);
1456*4882a593Smuzhiyun 	enable_irq(dev->irq);
1457*4882a593Smuzhiyun }
1458*4882a593Smuzhiyun #endif
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun /* We have a good packet(s), get it/them out of the buffers. */
1461*4882a593Smuzhiyun static int
tc35815_rx(struct net_device * dev,int limit)1462*4882a593Smuzhiyun tc35815_rx(struct net_device *dev, int limit)
1463*4882a593Smuzhiyun {
1464*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1465*4882a593Smuzhiyun 	unsigned int fdctl;
1466*4882a593Smuzhiyun 	int i;
1467*4882a593Smuzhiyun 	int received = 0;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
1470*4882a593Smuzhiyun 		int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
1471*4882a593Smuzhiyun 		int pkt_len = fdctl & FD_FDLength_MASK;
1472*4882a593Smuzhiyun 		int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
1473*4882a593Smuzhiyun #ifdef DEBUG
1474*4882a593Smuzhiyun 		struct RxFD *next_rfd;
1475*4882a593Smuzhiyun #endif
1476*4882a593Smuzhiyun #if (RX_CTL_CMD & Rx_StripCRC) == 0
1477*4882a593Smuzhiyun 		pkt_len -= ETH_FCS_LEN;
1478*4882a593Smuzhiyun #endif
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 		if (netif_msg_rx_status(lp))
1481*4882a593Smuzhiyun 			dump_rxfd(lp->rfd_cur);
1482*4882a593Smuzhiyun 		if (status & Rx_Good) {
1483*4882a593Smuzhiyun 			struct sk_buff *skb;
1484*4882a593Smuzhiyun 			unsigned char *data;
1485*4882a593Smuzhiyun 			int cur_bd;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 			if (--limit < 0)
1488*4882a593Smuzhiyun 				break;
1489*4882a593Smuzhiyun 			BUG_ON(bd_count > 1);
1490*4882a593Smuzhiyun 			cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
1491*4882a593Smuzhiyun 				  & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
1492*4882a593Smuzhiyun #ifdef DEBUG
1493*4882a593Smuzhiyun 			if (cur_bd >= RX_BUF_NUM) {
1494*4882a593Smuzhiyun 				printk("%s: invalid BDID.\n", dev->name);
1495*4882a593Smuzhiyun 				panic_queues(dev);
1496*4882a593Smuzhiyun 			}
1497*4882a593Smuzhiyun 			BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
1498*4882a593Smuzhiyun 			       (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
1499*4882a593Smuzhiyun 			if (!lp->rx_skbs[cur_bd].skb) {
1500*4882a593Smuzhiyun 				printk("%s: NULL skb.\n", dev->name);
1501*4882a593Smuzhiyun 				panic_queues(dev);
1502*4882a593Smuzhiyun 			}
1503*4882a593Smuzhiyun #else
1504*4882a593Smuzhiyun 			BUG_ON(cur_bd >= RX_BUF_NUM);
1505*4882a593Smuzhiyun #endif
1506*4882a593Smuzhiyun 			skb = lp->rx_skbs[cur_bd].skb;
1507*4882a593Smuzhiyun 			prefetch(skb->data);
1508*4882a593Smuzhiyun 			lp->rx_skbs[cur_bd].skb = NULL;
1509*4882a593Smuzhiyun 			dma_unmap_single(&lp->pci_dev->dev,
1510*4882a593Smuzhiyun 					 lp->rx_skbs[cur_bd].skb_dma,
1511*4882a593Smuzhiyun 					 RX_BUF_SIZE, DMA_FROM_DEVICE);
1512*4882a593Smuzhiyun 			if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN != 0)
1513*4882a593Smuzhiyun 				memmove(skb->data, skb->data - NET_IP_ALIGN,
1514*4882a593Smuzhiyun 					pkt_len);
1515*4882a593Smuzhiyun 			data = skb_put(skb, pkt_len);
1516*4882a593Smuzhiyun 			if (netif_msg_pktdata(lp))
1517*4882a593Smuzhiyun 				print_eth(data);
1518*4882a593Smuzhiyun 			skb->protocol = eth_type_trans(skb, dev);
1519*4882a593Smuzhiyun 			netif_receive_skb(skb);
1520*4882a593Smuzhiyun 			received++;
1521*4882a593Smuzhiyun 			dev->stats.rx_packets++;
1522*4882a593Smuzhiyun 			dev->stats.rx_bytes += pkt_len;
1523*4882a593Smuzhiyun 		} else {
1524*4882a593Smuzhiyun 			dev->stats.rx_errors++;
1525*4882a593Smuzhiyun 			if (netif_msg_rx_err(lp))
1526*4882a593Smuzhiyun 				dev_info(&dev->dev, "Rx error (status %x)\n",
1527*4882a593Smuzhiyun 					 status & Rx_Stat_Mask);
1528*4882a593Smuzhiyun 			/* WORKAROUND: LongErr and CRCErr means Overflow. */
1529*4882a593Smuzhiyun 			if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
1530*4882a593Smuzhiyun 				status &= ~(Rx_LongErr|Rx_CRCErr);
1531*4882a593Smuzhiyun 				status |= Rx_Over;
1532*4882a593Smuzhiyun 			}
1533*4882a593Smuzhiyun 			if (status & Rx_LongErr)
1534*4882a593Smuzhiyun 				dev->stats.rx_length_errors++;
1535*4882a593Smuzhiyun 			if (status & Rx_Over)
1536*4882a593Smuzhiyun 				dev->stats.rx_fifo_errors++;
1537*4882a593Smuzhiyun 			if (status & Rx_CRCErr)
1538*4882a593Smuzhiyun 				dev->stats.rx_crc_errors++;
1539*4882a593Smuzhiyun 			if (status & Rx_Align)
1540*4882a593Smuzhiyun 				dev->stats.rx_frame_errors++;
1541*4882a593Smuzhiyun 		}
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 		if (bd_count > 0) {
1544*4882a593Smuzhiyun 			/* put Free Buffer back to controller */
1545*4882a593Smuzhiyun 			int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
1546*4882a593Smuzhiyun 			unsigned char id =
1547*4882a593Smuzhiyun 				(bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
1548*4882a593Smuzhiyun #ifdef DEBUG
1549*4882a593Smuzhiyun 			if (id >= RX_BUF_NUM) {
1550*4882a593Smuzhiyun 				printk("%s: invalid BDID.\n", dev->name);
1551*4882a593Smuzhiyun 				panic_queues(dev);
1552*4882a593Smuzhiyun 			}
1553*4882a593Smuzhiyun #else
1554*4882a593Smuzhiyun 			BUG_ON(id >= RX_BUF_NUM);
1555*4882a593Smuzhiyun #endif
1556*4882a593Smuzhiyun 			/* free old buffers */
1557*4882a593Smuzhiyun 			lp->fbl_count--;
1558*4882a593Smuzhiyun 			while (lp->fbl_count < RX_BUF_NUM)
1559*4882a593Smuzhiyun 			{
1560*4882a593Smuzhiyun 				unsigned char curid =
1561*4882a593Smuzhiyun 					(id + 1 + lp->fbl_count) % RX_BUF_NUM;
1562*4882a593Smuzhiyun 				struct BDesc *bd = &lp->fbl_ptr->bd[curid];
1563*4882a593Smuzhiyun #ifdef DEBUG
1564*4882a593Smuzhiyun 				bdctl = le32_to_cpu(bd->BDCtl);
1565*4882a593Smuzhiyun 				if (bdctl & BD_CownsBD) {
1566*4882a593Smuzhiyun 					printk("%s: Freeing invalid BD.\n",
1567*4882a593Smuzhiyun 					       dev->name);
1568*4882a593Smuzhiyun 					panic_queues(dev);
1569*4882a593Smuzhiyun 				}
1570*4882a593Smuzhiyun #endif
1571*4882a593Smuzhiyun 				/* pass BD to controller */
1572*4882a593Smuzhiyun 				if (!lp->rx_skbs[curid].skb) {
1573*4882a593Smuzhiyun 					lp->rx_skbs[curid].skb =
1574*4882a593Smuzhiyun 						alloc_rxbuf_skb(dev,
1575*4882a593Smuzhiyun 								lp->pci_dev,
1576*4882a593Smuzhiyun 								&lp->rx_skbs[curid].skb_dma);
1577*4882a593Smuzhiyun 					if (!lp->rx_skbs[curid].skb)
1578*4882a593Smuzhiyun 						break; /* try on next reception */
1579*4882a593Smuzhiyun 					bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
1580*4882a593Smuzhiyun 				}
1581*4882a593Smuzhiyun 				/* Note: BDLength was modified by chip. */
1582*4882a593Smuzhiyun 				bd->BDCtl = cpu_to_le32(BD_CownsBD |
1583*4882a593Smuzhiyun 							(curid << BD_RxBDID_SHIFT) |
1584*4882a593Smuzhiyun 							RX_BUF_SIZE);
1585*4882a593Smuzhiyun 				lp->fbl_count++;
1586*4882a593Smuzhiyun 			}
1587*4882a593Smuzhiyun 		}
1588*4882a593Smuzhiyun 
1589*4882a593Smuzhiyun 		/* put RxFD back to controller */
1590*4882a593Smuzhiyun #ifdef DEBUG
1591*4882a593Smuzhiyun 		next_rfd = fd_bus_to_virt(lp,
1592*4882a593Smuzhiyun 					  le32_to_cpu(lp->rfd_cur->fd.FDNext));
1593*4882a593Smuzhiyun 		if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
1594*4882a593Smuzhiyun 			printk("%s: RxFD FDNext invalid.\n", dev->name);
1595*4882a593Smuzhiyun 			panic_queues(dev);
1596*4882a593Smuzhiyun 		}
1597*4882a593Smuzhiyun #endif
1598*4882a593Smuzhiyun 		for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
1599*4882a593Smuzhiyun 			/* pass FD to controller */
1600*4882a593Smuzhiyun #ifdef DEBUG
1601*4882a593Smuzhiyun 			lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
1602*4882a593Smuzhiyun #else
1603*4882a593Smuzhiyun 			lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
1604*4882a593Smuzhiyun #endif
1605*4882a593Smuzhiyun 			lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
1606*4882a593Smuzhiyun 			lp->rfd_cur++;
1607*4882a593Smuzhiyun 		}
1608*4882a593Smuzhiyun 		if (lp->rfd_cur > lp->rfd_limit)
1609*4882a593Smuzhiyun 			lp->rfd_cur = lp->rfd_base;
1610*4882a593Smuzhiyun #ifdef DEBUG
1611*4882a593Smuzhiyun 		if (lp->rfd_cur != next_rfd)
1612*4882a593Smuzhiyun 			printk("rfd_cur = %p, next_rfd %p\n",
1613*4882a593Smuzhiyun 			       lp->rfd_cur, next_rfd);
1614*4882a593Smuzhiyun #endif
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	return received;
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun 
tc35815_poll(struct napi_struct * napi,int budget)1620*4882a593Smuzhiyun static int tc35815_poll(struct napi_struct *napi, int budget)
1621*4882a593Smuzhiyun {
1622*4882a593Smuzhiyun 	struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
1623*4882a593Smuzhiyun 	struct net_device *dev = lp->dev;
1624*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1625*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1626*4882a593Smuzhiyun 	int received = 0, handled;
1627*4882a593Smuzhiyun 	u32 status;
1628*4882a593Smuzhiyun 
1629*4882a593Smuzhiyun 	if (budget <= 0)
1630*4882a593Smuzhiyun 		return received;
1631*4882a593Smuzhiyun 
1632*4882a593Smuzhiyun 	spin_lock(&lp->rx_lock);
1633*4882a593Smuzhiyun 	status = tc_readl(&tr->Int_Src);
1634*4882a593Smuzhiyun 	do {
1635*4882a593Smuzhiyun 		/* BLEx, FDAEx will be cleared later */
1636*4882a593Smuzhiyun 		tc_writel(status & ~(Int_BLEx | Int_FDAEx),
1637*4882a593Smuzhiyun 			  &tr->Int_Src);	/* write to clear */
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 		handled = tc35815_do_interrupt(dev, status, budget - received);
1640*4882a593Smuzhiyun 		if (status & (Int_BLEx | Int_FDAEx))
1641*4882a593Smuzhiyun 			tc_writel(status & (Int_BLEx | Int_FDAEx),
1642*4882a593Smuzhiyun 				  &tr->Int_Src);
1643*4882a593Smuzhiyun 		if (handled >= 0) {
1644*4882a593Smuzhiyun 			received += handled;
1645*4882a593Smuzhiyun 			if (received >= budget)
1646*4882a593Smuzhiyun 				break;
1647*4882a593Smuzhiyun 		}
1648*4882a593Smuzhiyun 		status = tc_readl(&tr->Int_Src);
1649*4882a593Smuzhiyun 	} while (status);
1650*4882a593Smuzhiyun 	spin_unlock(&lp->rx_lock);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	if (received < budget) {
1653*4882a593Smuzhiyun 		napi_complete_done(napi, received);
1654*4882a593Smuzhiyun 		/* enable interrupts */
1655*4882a593Smuzhiyun 		tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
1656*4882a593Smuzhiyun 	}
1657*4882a593Smuzhiyun 	return received;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun #define TX_STA_ERR	(Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun static void
tc35815_check_tx_stat(struct net_device * dev,int status)1663*4882a593Smuzhiyun tc35815_check_tx_stat(struct net_device *dev, int status)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1666*4882a593Smuzhiyun 	const char *msg = NULL;
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	/* count collisions */
1669*4882a593Smuzhiyun 	if (status & Tx_ExColl)
1670*4882a593Smuzhiyun 		dev->stats.collisions += 16;
1671*4882a593Smuzhiyun 	if (status & Tx_TxColl_MASK)
1672*4882a593Smuzhiyun 		dev->stats.collisions += status & Tx_TxColl_MASK;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	/* TX4939 does not have NCarr */
1675*4882a593Smuzhiyun 	if (lp->chiptype == TC35815_TX4939)
1676*4882a593Smuzhiyun 		status &= ~Tx_NCarr;
1677*4882a593Smuzhiyun 	/* WORKAROUND: ignore LostCrS in full duplex operation */
1678*4882a593Smuzhiyun 	if (!lp->link || lp->duplex == DUPLEX_FULL)
1679*4882a593Smuzhiyun 		status &= ~Tx_NCarr;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	if (!(status & TX_STA_ERR)) {
1682*4882a593Smuzhiyun 		/* no error. */
1683*4882a593Smuzhiyun 		dev->stats.tx_packets++;
1684*4882a593Smuzhiyun 		return;
1685*4882a593Smuzhiyun 	}
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 	dev->stats.tx_errors++;
1688*4882a593Smuzhiyun 	if (status & Tx_ExColl) {
1689*4882a593Smuzhiyun 		dev->stats.tx_aborted_errors++;
1690*4882a593Smuzhiyun 		msg = "Excessive Collision.";
1691*4882a593Smuzhiyun 	}
1692*4882a593Smuzhiyun 	if (status & Tx_Under) {
1693*4882a593Smuzhiyun 		dev->stats.tx_fifo_errors++;
1694*4882a593Smuzhiyun 		msg = "Tx FIFO Underrun.";
1695*4882a593Smuzhiyun 		if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
1696*4882a593Smuzhiyun 			lp->lstats.tx_underrun++;
1697*4882a593Smuzhiyun 			if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
1698*4882a593Smuzhiyun 				struct tc35815_regs __iomem *tr =
1699*4882a593Smuzhiyun 					(struct tc35815_regs __iomem *)dev->base_addr;
1700*4882a593Smuzhiyun 				tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
1701*4882a593Smuzhiyun 				msg = "Tx FIFO Underrun.Change Tx threshold to max.";
1702*4882a593Smuzhiyun 			}
1703*4882a593Smuzhiyun 		}
1704*4882a593Smuzhiyun 	}
1705*4882a593Smuzhiyun 	if (status & Tx_Defer) {
1706*4882a593Smuzhiyun 		dev->stats.tx_fifo_errors++;
1707*4882a593Smuzhiyun 		msg = "Excessive Deferral.";
1708*4882a593Smuzhiyun 	}
1709*4882a593Smuzhiyun 	if (status & Tx_NCarr) {
1710*4882a593Smuzhiyun 		dev->stats.tx_carrier_errors++;
1711*4882a593Smuzhiyun 		msg = "Lost Carrier Sense.";
1712*4882a593Smuzhiyun 	}
1713*4882a593Smuzhiyun 	if (status & Tx_LateColl) {
1714*4882a593Smuzhiyun 		dev->stats.tx_aborted_errors++;
1715*4882a593Smuzhiyun 		msg = "Late Collision.";
1716*4882a593Smuzhiyun 	}
1717*4882a593Smuzhiyun 	if (status & Tx_TxPar) {
1718*4882a593Smuzhiyun 		dev->stats.tx_fifo_errors++;
1719*4882a593Smuzhiyun 		msg = "Transmit Parity Error.";
1720*4882a593Smuzhiyun 	}
1721*4882a593Smuzhiyun 	if (status & Tx_SQErr) {
1722*4882a593Smuzhiyun 		dev->stats.tx_heartbeat_errors++;
1723*4882a593Smuzhiyun 		msg = "Signal Quality Error.";
1724*4882a593Smuzhiyun 	}
1725*4882a593Smuzhiyun 	if (msg && netif_msg_tx_err(lp))
1726*4882a593Smuzhiyun 		printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun /* This handles TX complete events posted by the device
1730*4882a593Smuzhiyun  * via interrupts.
1731*4882a593Smuzhiyun  */
1732*4882a593Smuzhiyun static void
tc35815_txdone(struct net_device * dev)1733*4882a593Smuzhiyun tc35815_txdone(struct net_device *dev)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1736*4882a593Smuzhiyun 	struct TxFD *txfd;
1737*4882a593Smuzhiyun 	unsigned int fdctl;
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	txfd = &lp->tfd_base[lp->tfd_end];
1740*4882a593Smuzhiyun 	while (lp->tfd_start != lp->tfd_end &&
1741*4882a593Smuzhiyun 	       !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
1742*4882a593Smuzhiyun 		int status = le32_to_cpu(txfd->fd.FDStat);
1743*4882a593Smuzhiyun 		struct sk_buff *skb;
1744*4882a593Smuzhiyun 		unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
1745*4882a593Smuzhiyun 		u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun 		if (netif_msg_tx_done(lp)) {
1748*4882a593Smuzhiyun 			printk("%s: complete TxFD.\n", dev->name);
1749*4882a593Smuzhiyun 			dump_txfd(txfd);
1750*4882a593Smuzhiyun 		}
1751*4882a593Smuzhiyun 		tc35815_check_tx_stat(dev, status);
1752*4882a593Smuzhiyun 
1753*4882a593Smuzhiyun 		skb = fdsystem != 0xffffffff ?
1754*4882a593Smuzhiyun 			lp->tx_skbs[fdsystem].skb : NULL;
1755*4882a593Smuzhiyun #ifdef DEBUG
1756*4882a593Smuzhiyun 		if (lp->tx_skbs[lp->tfd_end].skb != skb) {
1757*4882a593Smuzhiyun 			printk("%s: tx_skbs mismatch.\n", dev->name);
1758*4882a593Smuzhiyun 			panic_queues(dev);
1759*4882a593Smuzhiyun 		}
1760*4882a593Smuzhiyun #else
1761*4882a593Smuzhiyun 		BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
1762*4882a593Smuzhiyun #endif
1763*4882a593Smuzhiyun 		if (skb) {
1764*4882a593Smuzhiyun 			dev->stats.tx_bytes += skb->len;
1765*4882a593Smuzhiyun 			dma_unmap_single(&lp->pci_dev->dev,
1766*4882a593Smuzhiyun 					 lp->tx_skbs[lp->tfd_end].skb_dma,
1767*4882a593Smuzhiyun 					 skb->len, DMA_TO_DEVICE);
1768*4882a593Smuzhiyun 			lp->tx_skbs[lp->tfd_end].skb = NULL;
1769*4882a593Smuzhiyun 			lp->tx_skbs[lp->tfd_end].skb_dma = 0;
1770*4882a593Smuzhiyun 			dev_kfree_skb_any(skb);
1771*4882a593Smuzhiyun 		}
1772*4882a593Smuzhiyun 		txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 		lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
1775*4882a593Smuzhiyun 		txfd = &lp->tfd_base[lp->tfd_end];
1776*4882a593Smuzhiyun #ifdef DEBUG
1777*4882a593Smuzhiyun 		if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
1778*4882a593Smuzhiyun 			printk("%s: TxFD FDNext invalid.\n", dev->name);
1779*4882a593Smuzhiyun 			panic_queues(dev);
1780*4882a593Smuzhiyun 		}
1781*4882a593Smuzhiyun #endif
1782*4882a593Smuzhiyun 		if (fdnext & FD_Next_EOL) {
1783*4882a593Smuzhiyun 			/* DMA Transmitter has been stopping... */
1784*4882a593Smuzhiyun 			if (lp->tfd_end != lp->tfd_start) {
1785*4882a593Smuzhiyun 				struct tc35815_regs __iomem *tr =
1786*4882a593Smuzhiyun 					(struct tc35815_regs __iomem *)dev->base_addr;
1787*4882a593Smuzhiyun 				int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
1788*4882a593Smuzhiyun 				struct TxFD *txhead = &lp->tfd_base[head];
1789*4882a593Smuzhiyun 				int qlen = (lp->tfd_start + TX_FD_NUM
1790*4882a593Smuzhiyun 					    - lp->tfd_end) % TX_FD_NUM;
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun #ifdef DEBUG
1793*4882a593Smuzhiyun 				if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
1794*4882a593Smuzhiyun 					printk("%s: TxFD FDCtl invalid.\n", dev->name);
1795*4882a593Smuzhiyun 					panic_queues(dev);
1796*4882a593Smuzhiyun 				}
1797*4882a593Smuzhiyun #endif
1798*4882a593Smuzhiyun 				/* log max queue length */
1799*4882a593Smuzhiyun 				if (lp->lstats.max_tx_qlen < qlen)
1800*4882a593Smuzhiyun 					lp->lstats.max_tx_qlen = qlen;
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 
1803*4882a593Smuzhiyun 				/* start DMA Transmitter again */
1804*4882a593Smuzhiyun 				txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
1805*4882a593Smuzhiyun 				txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
1806*4882a593Smuzhiyun 				if (netif_msg_tx_queued(lp)) {
1807*4882a593Smuzhiyun 					printk("%s: start TxFD on queue.\n",
1808*4882a593Smuzhiyun 					       dev->name);
1809*4882a593Smuzhiyun 					dump_txfd(txfd);
1810*4882a593Smuzhiyun 				}
1811*4882a593Smuzhiyun 				tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
1812*4882a593Smuzhiyun 			}
1813*4882a593Smuzhiyun 			break;
1814*4882a593Smuzhiyun 		}
1815*4882a593Smuzhiyun 	}
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	/* If we had stopped the queue due to a "tx full"
1818*4882a593Smuzhiyun 	 * condition, and space has now been made available,
1819*4882a593Smuzhiyun 	 * wake up the queue.
1820*4882a593Smuzhiyun 	 */
1821*4882a593Smuzhiyun 	if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
1822*4882a593Smuzhiyun 		netif_wake_queue(dev);
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun 
1825*4882a593Smuzhiyun /* The inverse routine to tc35815_open(). */
1826*4882a593Smuzhiyun static int
tc35815_close(struct net_device * dev)1827*4882a593Smuzhiyun tc35815_close(struct net_device *dev)
1828*4882a593Smuzhiyun {
1829*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	netif_stop_queue(dev);
1832*4882a593Smuzhiyun 	napi_disable(&lp->napi);
1833*4882a593Smuzhiyun 	if (dev->phydev)
1834*4882a593Smuzhiyun 		phy_stop(dev->phydev);
1835*4882a593Smuzhiyun 	cancel_work_sync(&lp->restart_work);
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 	/* Flush the Tx and disable Rx here. */
1838*4882a593Smuzhiyun 	tc35815_chip_reset(dev);
1839*4882a593Smuzhiyun 	free_irq(dev->irq, dev);
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	tc35815_free_queues(dev);
1842*4882a593Smuzhiyun 
1843*4882a593Smuzhiyun 	return 0;
1844*4882a593Smuzhiyun 
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun /*
1848*4882a593Smuzhiyun  * Get the current statistics.
1849*4882a593Smuzhiyun  * This may be called with the card open or closed.
1850*4882a593Smuzhiyun  */
tc35815_get_stats(struct net_device * dev)1851*4882a593Smuzhiyun static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1854*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1855*4882a593Smuzhiyun 	if (netif_running(dev))
1856*4882a593Smuzhiyun 		/* Update the statistics from the device registers. */
1857*4882a593Smuzhiyun 		dev->stats.rx_missed_errors += tc_readl(&tr->Miss_Cnt);
1858*4882a593Smuzhiyun 
1859*4882a593Smuzhiyun 	return &dev->stats;
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun 
tc35815_set_cam_entry(struct net_device * dev,int index,unsigned char * addr)1862*4882a593Smuzhiyun static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
1863*4882a593Smuzhiyun {
1864*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1865*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1866*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1867*4882a593Smuzhiyun 	int cam_index = index * 6;
1868*4882a593Smuzhiyun 	u32 cam_data;
1869*4882a593Smuzhiyun 	u32 saved_addr;
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	saved_addr = tc_readl(&tr->CAM_Adr);
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun 	if (netif_msg_hw(lp))
1874*4882a593Smuzhiyun 		printk(KERN_DEBUG "%s: CAM %d: %pM\n",
1875*4882a593Smuzhiyun 			dev->name, index, addr);
1876*4882a593Smuzhiyun 	if (index & 1) {
1877*4882a593Smuzhiyun 		/* read modify write */
1878*4882a593Smuzhiyun 		tc_writel(cam_index - 2, &tr->CAM_Adr);
1879*4882a593Smuzhiyun 		cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
1880*4882a593Smuzhiyun 		cam_data |= addr[0] << 8 | addr[1];
1881*4882a593Smuzhiyun 		tc_writel(cam_data, &tr->CAM_Data);
1882*4882a593Smuzhiyun 		/* write whole word */
1883*4882a593Smuzhiyun 		tc_writel(cam_index + 2, &tr->CAM_Adr);
1884*4882a593Smuzhiyun 		cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
1885*4882a593Smuzhiyun 		tc_writel(cam_data, &tr->CAM_Data);
1886*4882a593Smuzhiyun 	} else {
1887*4882a593Smuzhiyun 		/* write whole word */
1888*4882a593Smuzhiyun 		tc_writel(cam_index, &tr->CAM_Adr);
1889*4882a593Smuzhiyun 		cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
1890*4882a593Smuzhiyun 		tc_writel(cam_data, &tr->CAM_Data);
1891*4882a593Smuzhiyun 		/* read modify write */
1892*4882a593Smuzhiyun 		tc_writel(cam_index + 4, &tr->CAM_Adr);
1893*4882a593Smuzhiyun 		cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
1894*4882a593Smuzhiyun 		cam_data |= addr[4] << 24 | (addr[5] << 16);
1895*4882a593Smuzhiyun 		tc_writel(cam_data, &tr->CAM_Data);
1896*4882a593Smuzhiyun 	}
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	tc_writel(saved_addr, &tr->CAM_Adr);
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun /*
1903*4882a593Smuzhiyun  * Set or clear the multicast filter for this adaptor.
1904*4882a593Smuzhiyun  * num_addrs == -1	Promiscuous mode, receive all packets
1905*4882a593Smuzhiyun  * num_addrs == 0	Normal mode, clear multicast list
1906*4882a593Smuzhiyun  * num_addrs > 0	Multicast mode, receive normal and MC packets,
1907*4882a593Smuzhiyun  *			and do best-effort filtering.
1908*4882a593Smuzhiyun  */
1909*4882a593Smuzhiyun static void
tc35815_set_multicast_list(struct net_device * dev)1910*4882a593Smuzhiyun tc35815_set_multicast_list(struct net_device *dev)
1911*4882a593Smuzhiyun {
1912*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
1913*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	if (dev->flags & IFF_PROMISC) {
1916*4882a593Smuzhiyun 		/* With some (all?) 100MHalf HUB, controller will hang
1917*4882a593Smuzhiyun 		 * if we enabled promiscuous mode before linkup... */
1918*4882a593Smuzhiyun 		struct tc35815_local *lp = netdev_priv(dev);
1919*4882a593Smuzhiyun 
1920*4882a593Smuzhiyun 		if (!lp->link)
1921*4882a593Smuzhiyun 			return;
1922*4882a593Smuzhiyun 		/* Enable promiscuous mode */
1923*4882a593Smuzhiyun 		tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
1924*4882a593Smuzhiyun 	} else if ((dev->flags & IFF_ALLMULTI) ||
1925*4882a593Smuzhiyun 		  netdev_mc_count(dev) > CAM_ENTRY_MAX - 3) {
1926*4882a593Smuzhiyun 		/* CAM 0, 1, 20 are reserved. */
1927*4882a593Smuzhiyun 		/* Disable promiscuous mode, use normal mode. */
1928*4882a593Smuzhiyun 		tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
1929*4882a593Smuzhiyun 	} else if (!netdev_mc_empty(dev)) {
1930*4882a593Smuzhiyun 		struct netdev_hw_addr *ha;
1931*4882a593Smuzhiyun 		int i;
1932*4882a593Smuzhiyun 		int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 		tc_writel(0, &tr->CAM_Ctl);
1935*4882a593Smuzhiyun 		/* Walk the address list, and load the filter */
1936*4882a593Smuzhiyun 		i = 0;
1937*4882a593Smuzhiyun 		netdev_for_each_mc_addr(ha, dev) {
1938*4882a593Smuzhiyun 			/* entry 0,1 is reserved. */
1939*4882a593Smuzhiyun 			tc35815_set_cam_entry(dev, i + 2, ha->addr);
1940*4882a593Smuzhiyun 			ena_bits |= CAM_Ena_Bit(i + 2);
1941*4882a593Smuzhiyun 			i++;
1942*4882a593Smuzhiyun 		}
1943*4882a593Smuzhiyun 		tc_writel(ena_bits, &tr->CAM_Ena);
1944*4882a593Smuzhiyun 		tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
1945*4882a593Smuzhiyun 	} else {
1946*4882a593Smuzhiyun 		tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
1947*4882a593Smuzhiyun 		tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
1948*4882a593Smuzhiyun 	}
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun 
tc35815_get_drvinfo(struct net_device * dev,struct ethtool_drvinfo * info)1951*4882a593Smuzhiyun static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun 	strlcpy(info->driver, MODNAME, sizeof(info->driver));
1956*4882a593Smuzhiyun 	strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1957*4882a593Smuzhiyun 	strlcpy(info->bus_info, pci_name(lp->pci_dev), sizeof(info->bus_info));
1958*4882a593Smuzhiyun }
1959*4882a593Smuzhiyun 
tc35815_get_msglevel(struct net_device * dev)1960*4882a593Smuzhiyun static u32 tc35815_get_msglevel(struct net_device *dev)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1963*4882a593Smuzhiyun 	return lp->msg_enable;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun 
tc35815_set_msglevel(struct net_device * dev,u32 datum)1966*4882a593Smuzhiyun static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1969*4882a593Smuzhiyun 	lp->msg_enable = datum;
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun 
tc35815_get_sset_count(struct net_device * dev,int sset)1972*4882a593Smuzhiyun static int tc35815_get_sset_count(struct net_device *dev, int sset)
1973*4882a593Smuzhiyun {
1974*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	switch (sset) {
1977*4882a593Smuzhiyun 	case ETH_SS_STATS:
1978*4882a593Smuzhiyun 		return sizeof(lp->lstats) / sizeof(int);
1979*4882a593Smuzhiyun 	default:
1980*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1981*4882a593Smuzhiyun 	}
1982*4882a593Smuzhiyun }
1983*4882a593Smuzhiyun 
tc35815_get_ethtool_stats(struct net_device * dev,struct ethtool_stats * stats,u64 * data)1984*4882a593Smuzhiyun static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
1987*4882a593Smuzhiyun 	data[0] = lp->lstats.max_tx_qlen;
1988*4882a593Smuzhiyun 	data[1] = lp->lstats.tx_ints;
1989*4882a593Smuzhiyun 	data[2] = lp->lstats.rx_ints;
1990*4882a593Smuzhiyun 	data[3] = lp->lstats.tx_underrun;
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun 
1993*4882a593Smuzhiyun static struct {
1994*4882a593Smuzhiyun 	const char str[ETH_GSTRING_LEN];
1995*4882a593Smuzhiyun } ethtool_stats_keys[] = {
1996*4882a593Smuzhiyun 	{ "max_tx_qlen" },
1997*4882a593Smuzhiyun 	{ "tx_ints" },
1998*4882a593Smuzhiyun 	{ "rx_ints" },
1999*4882a593Smuzhiyun 	{ "tx_underrun" },
2000*4882a593Smuzhiyun };
2001*4882a593Smuzhiyun 
tc35815_get_strings(struct net_device * dev,u32 stringset,u8 * data)2002*4882a593Smuzhiyun static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2003*4882a593Smuzhiyun {
2004*4882a593Smuzhiyun 	memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
2005*4882a593Smuzhiyun }
2006*4882a593Smuzhiyun 
2007*4882a593Smuzhiyun static const struct ethtool_ops tc35815_ethtool_ops = {
2008*4882a593Smuzhiyun 	.get_drvinfo		= tc35815_get_drvinfo,
2009*4882a593Smuzhiyun 	.get_link		= ethtool_op_get_link,
2010*4882a593Smuzhiyun 	.get_msglevel		= tc35815_get_msglevel,
2011*4882a593Smuzhiyun 	.set_msglevel		= tc35815_set_msglevel,
2012*4882a593Smuzhiyun 	.get_strings		= tc35815_get_strings,
2013*4882a593Smuzhiyun 	.get_sset_count		= tc35815_get_sset_count,
2014*4882a593Smuzhiyun 	.get_ethtool_stats	= tc35815_get_ethtool_stats,
2015*4882a593Smuzhiyun 	.get_link_ksettings = phy_ethtool_get_link_ksettings,
2016*4882a593Smuzhiyun 	.set_link_ksettings = phy_ethtool_set_link_ksettings,
2017*4882a593Smuzhiyun };
2018*4882a593Smuzhiyun 
tc35815_chip_reset(struct net_device * dev)2019*4882a593Smuzhiyun static void tc35815_chip_reset(struct net_device *dev)
2020*4882a593Smuzhiyun {
2021*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
2022*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
2023*4882a593Smuzhiyun 	int i;
2024*4882a593Smuzhiyun 	/* reset the controller */
2025*4882a593Smuzhiyun 	tc_writel(MAC_Reset, &tr->MAC_Ctl);
2026*4882a593Smuzhiyun 	udelay(4); /* 3200ns */
2027*4882a593Smuzhiyun 	i = 0;
2028*4882a593Smuzhiyun 	while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
2029*4882a593Smuzhiyun 		if (i++ > 100) {
2030*4882a593Smuzhiyun 			printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
2031*4882a593Smuzhiyun 			break;
2032*4882a593Smuzhiyun 		}
2033*4882a593Smuzhiyun 		mdelay(1);
2034*4882a593Smuzhiyun 	}
2035*4882a593Smuzhiyun 	tc_writel(0, &tr->MAC_Ctl);
2036*4882a593Smuzhiyun 
2037*4882a593Smuzhiyun 	/* initialize registers to default value */
2038*4882a593Smuzhiyun 	tc_writel(0, &tr->DMA_Ctl);
2039*4882a593Smuzhiyun 	tc_writel(0, &tr->TxThrsh);
2040*4882a593Smuzhiyun 	tc_writel(0, &tr->TxPollCtr);
2041*4882a593Smuzhiyun 	tc_writel(0, &tr->RxFragSize);
2042*4882a593Smuzhiyun 	tc_writel(0, &tr->Int_En);
2043*4882a593Smuzhiyun 	tc_writel(0, &tr->FDA_Bas);
2044*4882a593Smuzhiyun 	tc_writel(0, &tr->FDA_Lim);
2045*4882a593Smuzhiyun 	tc_writel(0xffffffff, &tr->Int_Src);	/* Write 1 to clear */
2046*4882a593Smuzhiyun 	tc_writel(0, &tr->CAM_Ctl);
2047*4882a593Smuzhiyun 	tc_writel(0, &tr->Tx_Ctl);
2048*4882a593Smuzhiyun 	tc_writel(0, &tr->Rx_Ctl);
2049*4882a593Smuzhiyun 	tc_writel(0, &tr->CAM_Ena);
2050*4882a593Smuzhiyun 	(void)tc_readl(&tr->Miss_Cnt);	/* Read to clear */
2051*4882a593Smuzhiyun 
2052*4882a593Smuzhiyun 	/* initialize internal SRAM */
2053*4882a593Smuzhiyun 	tc_writel(DMA_TestMode, &tr->DMA_Ctl);
2054*4882a593Smuzhiyun 	for (i = 0; i < 0x1000; i += 4) {
2055*4882a593Smuzhiyun 		tc_writel(i, &tr->CAM_Adr);
2056*4882a593Smuzhiyun 		tc_writel(0, &tr->CAM_Data);
2057*4882a593Smuzhiyun 	}
2058*4882a593Smuzhiyun 	tc_writel(0, &tr->DMA_Ctl);
2059*4882a593Smuzhiyun }
2060*4882a593Smuzhiyun 
tc35815_chip_init(struct net_device * dev)2061*4882a593Smuzhiyun static void tc35815_chip_init(struct net_device *dev)
2062*4882a593Smuzhiyun {
2063*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
2064*4882a593Smuzhiyun 	struct tc35815_regs __iomem *tr =
2065*4882a593Smuzhiyun 		(struct tc35815_regs __iomem *)dev->base_addr;
2066*4882a593Smuzhiyun 	unsigned long txctl = TX_CTL_CMD;
2067*4882a593Smuzhiyun 
2068*4882a593Smuzhiyun 	/* load station address to CAM */
2069*4882a593Smuzhiyun 	tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	/* Enable CAM (broadcast and unicast) */
2072*4882a593Smuzhiyun 	tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
2073*4882a593Smuzhiyun 	tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	/* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
2076*4882a593Smuzhiyun 	if (HAVE_DMA_RXALIGN(lp))
2077*4882a593Smuzhiyun 		tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
2078*4882a593Smuzhiyun 	else
2079*4882a593Smuzhiyun 		tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
2080*4882a593Smuzhiyun 	tc_writel(0, &tr->TxPollCtr);	/* Batch mode */
2081*4882a593Smuzhiyun 	tc_writel(TX_THRESHOLD, &tr->TxThrsh);
2082*4882a593Smuzhiyun 	tc_writel(INT_EN_CMD, &tr->Int_En);
2083*4882a593Smuzhiyun 
2084*4882a593Smuzhiyun 	/* set queues */
2085*4882a593Smuzhiyun 	tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
2086*4882a593Smuzhiyun 	tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
2087*4882a593Smuzhiyun 		  &tr->FDA_Lim);
2088*4882a593Smuzhiyun 	/*
2089*4882a593Smuzhiyun 	 * Activation method:
2090*4882a593Smuzhiyun 	 * First, enable the MAC Transmitter and the DMA Receive circuits.
2091*4882a593Smuzhiyun 	 * Then enable the DMA Transmitter and the MAC Receive circuits.
2092*4882a593Smuzhiyun 	 */
2093*4882a593Smuzhiyun 	tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr);	/* start DMA receiver */
2094*4882a593Smuzhiyun 	tc_writel(RX_CTL_CMD, &tr->Rx_Ctl);	/* start MAC receiver */
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	/* start MAC transmitter */
2097*4882a593Smuzhiyun 	/* TX4939 does not have EnLCarr */
2098*4882a593Smuzhiyun 	if (lp->chiptype == TC35815_TX4939)
2099*4882a593Smuzhiyun 		txctl &= ~Tx_EnLCarr;
2100*4882a593Smuzhiyun 	/* WORKAROUND: ignore LostCrS in full duplex operation */
2101*4882a593Smuzhiyun 	if (!dev->phydev || !lp->link || lp->duplex == DUPLEX_FULL)
2102*4882a593Smuzhiyun 		txctl &= ~Tx_EnLCarr;
2103*4882a593Smuzhiyun 	tc_writel(txctl, &tr->Tx_Ctl);
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun #ifdef CONFIG_PM
tc35815_suspend(struct pci_dev * pdev,pm_message_t state)2107*4882a593Smuzhiyun static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
2108*4882a593Smuzhiyun {
2109*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(pdev);
2110*4882a593Smuzhiyun 	struct tc35815_local *lp = netdev_priv(dev);
2111*4882a593Smuzhiyun 	unsigned long flags;
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	pci_save_state(pdev);
2114*4882a593Smuzhiyun 	if (!netif_running(dev))
2115*4882a593Smuzhiyun 		return 0;
2116*4882a593Smuzhiyun 	netif_device_detach(dev);
2117*4882a593Smuzhiyun 	if (dev->phydev)
2118*4882a593Smuzhiyun 		phy_stop(dev->phydev);
2119*4882a593Smuzhiyun 	spin_lock_irqsave(&lp->lock, flags);
2120*4882a593Smuzhiyun 	tc35815_chip_reset(dev);
2121*4882a593Smuzhiyun 	spin_unlock_irqrestore(&lp->lock, flags);
2122*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D3hot);
2123*4882a593Smuzhiyun 	return 0;
2124*4882a593Smuzhiyun }
2125*4882a593Smuzhiyun 
tc35815_resume(struct pci_dev * pdev)2126*4882a593Smuzhiyun static int tc35815_resume(struct pci_dev *pdev)
2127*4882a593Smuzhiyun {
2128*4882a593Smuzhiyun 	struct net_device *dev = pci_get_drvdata(pdev);
2129*4882a593Smuzhiyun 
2130*4882a593Smuzhiyun 	pci_restore_state(pdev);
2131*4882a593Smuzhiyun 	if (!netif_running(dev))
2132*4882a593Smuzhiyun 		return 0;
2133*4882a593Smuzhiyun 	pci_set_power_state(pdev, PCI_D0);
2134*4882a593Smuzhiyun 	tc35815_restart(dev);
2135*4882a593Smuzhiyun 	netif_carrier_off(dev);
2136*4882a593Smuzhiyun 	if (dev->phydev)
2137*4882a593Smuzhiyun 		phy_start(dev->phydev);
2138*4882a593Smuzhiyun 	netif_device_attach(dev);
2139*4882a593Smuzhiyun 	return 0;
2140*4882a593Smuzhiyun }
2141*4882a593Smuzhiyun #endif /* CONFIG_PM */
2142*4882a593Smuzhiyun 
2143*4882a593Smuzhiyun static struct pci_driver tc35815_pci_driver = {
2144*4882a593Smuzhiyun 	.name		= MODNAME,
2145*4882a593Smuzhiyun 	.id_table	= tc35815_pci_tbl,
2146*4882a593Smuzhiyun 	.probe		= tc35815_init_one,
2147*4882a593Smuzhiyun 	.remove		= tc35815_remove_one,
2148*4882a593Smuzhiyun #ifdef CONFIG_PM
2149*4882a593Smuzhiyun 	.suspend	= tc35815_suspend,
2150*4882a593Smuzhiyun 	.resume		= tc35815_resume,
2151*4882a593Smuzhiyun #endif
2152*4882a593Smuzhiyun };
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun module_param_named(speed, options.speed, int, 0);
2155*4882a593Smuzhiyun MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
2156*4882a593Smuzhiyun module_param_named(duplex, options.duplex, int, 0);
2157*4882a593Smuzhiyun MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
2158*4882a593Smuzhiyun 
2159*4882a593Smuzhiyun module_pci_driver(tc35815_pci_driver);
2160*4882a593Smuzhiyun MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
2161*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2162