1*4882a593Smuzhiyun #ifndef TLAN_H
2*4882a593Smuzhiyun #define TLAN_H
3*4882a593Smuzhiyun /********************************************************************
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Linux ThunderLAN Driver
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * tlan.h
8*4882a593Smuzhiyun * by James Banks
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * (C) 1997-1998 Caldera, Inc.
11*4882a593Smuzhiyun * (C) 1999-2001 Torben Mathiasen
12*4882a593Smuzhiyun *
13*4882a593Smuzhiyun * This software may be used and distributed according to the terms
14*4882a593Smuzhiyun * of the GNU General Public License, incorporated herein by reference.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * Dec 10, 1999 Torben Mathiasen <torben.mathiasen@compaq.com>
18*4882a593Smuzhiyun * New Maintainer
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun ********************************************************************/
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/io.h>
24*4882a593Smuzhiyun #include <linux/types.h>
25*4882a593Smuzhiyun #include <linux/netdevice.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*****************************************************************
30*4882a593Smuzhiyun * TLan Definitions
31*4882a593Smuzhiyun *
32*4882a593Smuzhiyun ****************************************************************/
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define TLAN_MIN_FRAME_SIZE 64
35*4882a593Smuzhiyun #define TLAN_MAX_FRAME_SIZE 1600
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define TLAN_NUM_RX_LISTS 32
38*4882a593Smuzhiyun #define TLAN_NUM_TX_LISTS 64
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define TLAN_IGNORE 0
41*4882a593Smuzhiyun #define TLAN_RECORD 1
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define TLAN_DBG(lvl, format, args...) \
44*4882a593Smuzhiyun do { \
45*4882a593Smuzhiyun if (debug&lvl) \
46*4882a593Smuzhiyun printk(KERN_DEBUG "TLAN: " format, ##args); \
47*4882a593Smuzhiyun } while (0)
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define TLAN_DEBUG_GNRL 0x0001
50*4882a593Smuzhiyun #define TLAN_DEBUG_TX 0x0002
51*4882a593Smuzhiyun #define TLAN_DEBUG_RX 0x0004
52*4882a593Smuzhiyun #define TLAN_DEBUG_LIST 0x0008
53*4882a593Smuzhiyun #define TLAN_DEBUG_PROBE 0x0010
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define TX_TIMEOUT (10*HZ) /* We need time for auto-neg */
56*4882a593Smuzhiyun #define MAX_TLAN_BOARDS 8 /* Max number of boards installed
57*4882a593Smuzhiyun at a time */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /*****************************************************************
61*4882a593Smuzhiyun * Device Identification Definitions
62*4882a593Smuzhiyun *
63*4882a593Smuzhiyun ****************************************************************/
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define PCI_DEVICE_ID_NETELLIGENT_10_T2 0xB012
66*4882a593Smuzhiyun #define PCI_DEVICE_ID_NETELLIGENT_10_100_WS_5100 0xB030
67*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_OLICOM_OC2183
68*4882a593Smuzhiyun #define PCI_DEVICE_ID_OLICOM_OC2183 0x0013
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_OLICOM_OC2325
71*4882a593Smuzhiyun #define PCI_DEVICE_ID_OLICOM_OC2325 0x0012
72*4882a593Smuzhiyun #endif
73*4882a593Smuzhiyun #ifndef PCI_DEVICE_ID_OLICOM_OC2326
74*4882a593Smuzhiyun #define PCI_DEVICE_ID_OLICOM_OC2326 0x0014
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun struct tlan_adapter_entry {
78*4882a593Smuzhiyun u16 vendor_id;
79*4882a593Smuzhiyun u16 device_id;
80*4882a593Smuzhiyun char *device_label;
81*4882a593Smuzhiyun u32 flags;
82*4882a593Smuzhiyun u16 addr_ofs;
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define TLAN_ADAPTER_NONE 0x00000000
86*4882a593Smuzhiyun #define TLAN_ADAPTER_UNMANAGED_PHY 0x00000001
87*4882a593Smuzhiyun #define TLAN_ADAPTER_BIT_RATE_PHY 0x00000002
88*4882a593Smuzhiyun #define TLAN_ADAPTER_USE_INTERN_10 0x00000004
89*4882a593Smuzhiyun #define TLAN_ADAPTER_ACTIVITY_LED 0x00000008
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define TLAN_SPEED_DEFAULT 0
92*4882a593Smuzhiyun #define TLAN_SPEED_10 10
93*4882a593Smuzhiyun #define TLAN_SPEED_100 100
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define TLAN_DUPLEX_DEFAULT 0
96*4882a593Smuzhiyun #define TLAN_DUPLEX_HALF 1
97*4882a593Smuzhiyun #define TLAN_DUPLEX_FULL 2
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*****************************************************************
102*4882a593Smuzhiyun * EISA Definitions
103*4882a593Smuzhiyun *
104*4882a593Smuzhiyun ****************************************************************/
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define EISA_ID 0xc80 /* EISA ID Registers */
107*4882a593Smuzhiyun #define EISA_ID0 0xc80 /* EISA ID Register 0 */
108*4882a593Smuzhiyun #define EISA_ID1 0xc81 /* EISA ID Register 1 */
109*4882a593Smuzhiyun #define EISA_ID2 0xc82 /* EISA ID Register 2 */
110*4882a593Smuzhiyun #define EISA_ID3 0xc83 /* EISA ID Register 3 */
111*4882a593Smuzhiyun #define EISA_CR 0xc84 /* EISA Control Register */
112*4882a593Smuzhiyun #define EISA_REG0 0xc88 /* EISA Configuration Register 0 */
113*4882a593Smuzhiyun #define EISA_REG1 0xc89 /* EISA Configuration Register 1 */
114*4882a593Smuzhiyun #define EISA_REG2 0xc8a /* EISA Configuration Register 2 */
115*4882a593Smuzhiyun #define EISA_REG3 0xc8f /* EISA Configuration Register 3 */
116*4882a593Smuzhiyun #define EISA_APROM 0xc90 /* Ethernet Address PROM */
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*****************************************************************
121*4882a593Smuzhiyun * Rx/Tx List Definitions
122*4882a593Smuzhiyun *
123*4882a593Smuzhiyun ****************************************************************/
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define TLAN_BUFFERS_PER_LIST 10
126*4882a593Smuzhiyun #define TLAN_LAST_BUFFER 0x80000000
127*4882a593Smuzhiyun #define TLAN_CSTAT_UNUSED 0x8000
128*4882a593Smuzhiyun #define TLAN_CSTAT_FRM_CMP 0x4000
129*4882a593Smuzhiyun #define TLAN_CSTAT_READY 0x3000
130*4882a593Smuzhiyun #define TLAN_CSTAT_EOC 0x0800
131*4882a593Smuzhiyun #define TLAN_CSTAT_RX_ERROR 0x0400
132*4882a593Smuzhiyun #define TLAN_CSTAT_PASS_CRC 0x0200
133*4882a593Smuzhiyun #define TLAN_CSTAT_DP_PR 0x0100
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun struct tlan_buffer {
137*4882a593Smuzhiyun u32 count;
138*4882a593Smuzhiyun u32 address;
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun struct tlan_list {
143*4882a593Smuzhiyun u32 forward;
144*4882a593Smuzhiyun u16 c_stat;
145*4882a593Smuzhiyun u16 frame_size;
146*4882a593Smuzhiyun struct tlan_buffer buffer[TLAN_BUFFERS_PER_LIST];
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun typedef u8 TLanBuffer[TLAN_MAX_FRAME_SIZE];
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun /*****************************************************************
156*4882a593Smuzhiyun * PHY definitions
157*4882a593Smuzhiyun *
158*4882a593Smuzhiyun ****************************************************************/
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define TLAN_PHY_MAX_ADDR 0x1F
161*4882a593Smuzhiyun #define TLAN_PHY_NONE 0x20
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /*****************************************************************
167*4882a593Smuzhiyun * TLAN Private Information Structure
168*4882a593Smuzhiyun *
169*4882a593Smuzhiyun ****************************************************************/
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun struct tlan_priv {
172*4882a593Smuzhiyun struct net_device *next_device;
173*4882a593Smuzhiyun struct pci_dev *pci_dev;
174*4882a593Smuzhiyun struct net_device *dev;
175*4882a593Smuzhiyun void *dma_storage;
176*4882a593Smuzhiyun dma_addr_t dma_storage_dma;
177*4882a593Smuzhiyun unsigned int dma_size;
178*4882a593Smuzhiyun u8 *pad_buffer;
179*4882a593Smuzhiyun struct tlan_list *rx_list;
180*4882a593Smuzhiyun dma_addr_t rx_list_dma;
181*4882a593Smuzhiyun u8 *rx_buffer;
182*4882a593Smuzhiyun dma_addr_t rx_buffer_dma;
183*4882a593Smuzhiyun u32 rx_head;
184*4882a593Smuzhiyun u32 rx_tail;
185*4882a593Smuzhiyun u32 rx_eoc_count;
186*4882a593Smuzhiyun struct tlan_list *tx_list;
187*4882a593Smuzhiyun dma_addr_t tx_list_dma;
188*4882a593Smuzhiyun u8 *tx_buffer;
189*4882a593Smuzhiyun dma_addr_t tx_buffer_dma;
190*4882a593Smuzhiyun u32 tx_head;
191*4882a593Smuzhiyun u32 tx_in_progress;
192*4882a593Smuzhiyun u32 tx_tail;
193*4882a593Smuzhiyun u32 tx_busy_count;
194*4882a593Smuzhiyun u32 phy_online;
195*4882a593Smuzhiyun u32 timer_set_at;
196*4882a593Smuzhiyun u32 timer_type;
197*4882a593Smuzhiyun struct timer_list timer;
198*4882a593Smuzhiyun struct timer_list media_timer;
199*4882a593Smuzhiyun struct board *adapter;
200*4882a593Smuzhiyun u32 adapter_rev;
201*4882a593Smuzhiyun u32 aui;
202*4882a593Smuzhiyun u32 debug;
203*4882a593Smuzhiyun u32 duplex;
204*4882a593Smuzhiyun u32 phy[2];
205*4882a593Smuzhiyun u32 phy_num;
206*4882a593Smuzhiyun u32 speed;
207*4882a593Smuzhiyun u8 tlan_rev;
208*4882a593Smuzhiyun u8 tlan_full_duplex;
209*4882a593Smuzhiyun spinlock_t lock;
210*4882a593Smuzhiyun struct work_struct tlan_tqueue;
211*4882a593Smuzhiyun };
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*****************************************************************
217*4882a593Smuzhiyun * TLan Driver Timer Definitions
218*4882a593Smuzhiyun *
219*4882a593Smuzhiyun ****************************************************************/
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun #define TLAN_TIMER_ACTIVITY 2
222*4882a593Smuzhiyun #define TLAN_TIMER_PHY_PDOWN 3
223*4882a593Smuzhiyun #define TLAN_TIMER_PHY_PUP 4
224*4882a593Smuzhiyun #define TLAN_TIMER_PHY_RESET 5
225*4882a593Smuzhiyun #define TLAN_TIMER_PHY_START_LINK 6
226*4882a593Smuzhiyun #define TLAN_TIMER_PHY_FINISH_AN 7
227*4882a593Smuzhiyun #define TLAN_TIMER_FINISH_RESET 8
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define TLAN_TIMER_ACT_DELAY (HZ/10)
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*****************************************************************
235*4882a593Smuzhiyun * TLan Driver Eeprom Definitions
236*4882a593Smuzhiyun *
237*4882a593Smuzhiyun ****************************************************************/
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun #define TLAN_EEPROM_ACK 0
240*4882a593Smuzhiyun #define TLAN_EEPROM_STOP 1
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define TLAN_EEPROM_SIZE 256
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /*****************************************************************
247*4882a593Smuzhiyun * Host Register Offsets and Contents
248*4882a593Smuzhiyun *
249*4882a593Smuzhiyun ****************************************************************/
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun #define TLAN_HOST_CMD 0x00
252*4882a593Smuzhiyun #define TLAN_HC_GO 0x80000000
253*4882a593Smuzhiyun #define TLAN_HC_STOP 0x40000000
254*4882a593Smuzhiyun #define TLAN_HC_ACK 0x20000000
255*4882a593Smuzhiyun #define TLAN_HC_CS_MASK 0x1FE00000
256*4882a593Smuzhiyun #define TLAN_HC_EOC 0x00100000
257*4882a593Smuzhiyun #define TLAN_HC_RT 0x00080000
258*4882a593Smuzhiyun #define TLAN_HC_NES 0x00040000
259*4882a593Smuzhiyun #define TLAN_HC_AD_RST 0x00008000
260*4882a593Smuzhiyun #define TLAN_HC_LD_TMR 0x00004000
261*4882a593Smuzhiyun #define TLAN_HC_LD_THR 0x00002000
262*4882a593Smuzhiyun #define TLAN_HC_REQ_INT 0x00001000
263*4882a593Smuzhiyun #define TLAN_HC_INT_OFF 0x00000800
264*4882a593Smuzhiyun #define TLAN_HC_INT_ON 0x00000400
265*4882a593Smuzhiyun #define TLAN_HC_AC_MASK 0x000000FF
266*4882a593Smuzhiyun #define TLAN_CH_PARM 0x04
267*4882a593Smuzhiyun #define TLAN_DIO_ADR 0x08
268*4882a593Smuzhiyun #define TLAN_DA_ADR_INC 0x8000
269*4882a593Smuzhiyun #define TLAN_DA_RAM_ADR 0x4000
270*4882a593Smuzhiyun #define TLAN_HOST_INT 0x0A
271*4882a593Smuzhiyun #define TLAN_HI_IV_MASK 0x1FE0
272*4882a593Smuzhiyun #define TLAN_HI_IT_MASK 0x001C
273*4882a593Smuzhiyun #define TLAN_DIO_DATA 0x0C
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun /* ThunderLAN Internal Register DIO Offsets */
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #define TLAN_NET_CMD 0x00
279*4882a593Smuzhiyun #define TLAN_NET_CMD_NRESET 0x80
280*4882a593Smuzhiyun #define TLAN_NET_CMD_NWRAP 0x40
281*4882a593Smuzhiyun #define TLAN_NET_CMD_CSF 0x20
282*4882a593Smuzhiyun #define TLAN_NET_CMD_CAF 0x10
283*4882a593Smuzhiyun #define TLAN_NET_CMD_NOBRX 0x08
284*4882a593Smuzhiyun #define TLAN_NET_CMD_DUPLEX 0x04
285*4882a593Smuzhiyun #define TLAN_NET_CMD_TRFRAM 0x02
286*4882a593Smuzhiyun #define TLAN_NET_CMD_TXPACE 0x01
287*4882a593Smuzhiyun #define TLAN_NET_SIO 0x01
288*4882a593Smuzhiyun #define TLAN_NET_SIO_MINTEN 0x80
289*4882a593Smuzhiyun #define TLAN_NET_SIO_ECLOK 0x40
290*4882a593Smuzhiyun #define TLAN_NET_SIO_ETXEN 0x20
291*4882a593Smuzhiyun #define TLAN_NET_SIO_EDATA 0x10
292*4882a593Smuzhiyun #define TLAN_NET_SIO_NMRST 0x08
293*4882a593Smuzhiyun #define TLAN_NET_SIO_MCLK 0x04
294*4882a593Smuzhiyun #define TLAN_NET_SIO_MTXEN 0x02
295*4882a593Smuzhiyun #define TLAN_NET_SIO_MDATA 0x01
296*4882a593Smuzhiyun #define TLAN_NET_STS 0x02
297*4882a593Smuzhiyun #define TLAN_NET_STS_MIRQ 0x80
298*4882a593Smuzhiyun #define TLAN_NET_STS_HBEAT 0x40
299*4882a593Smuzhiyun #define TLAN_NET_STS_TXSTOP 0x20
300*4882a593Smuzhiyun #define TLAN_NET_STS_RXSTOP 0x10
301*4882a593Smuzhiyun #define TLAN_NET_STS_RSRVD 0x0F
302*4882a593Smuzhiyun #define TLAN_NET_MASK 0x03
303*4882a593Smuzhiyun #define TLAN_NET_MASK_MASK7 0x80
304*4882a593Smuzhiyun #define TLAN_NET_MASK_MASK6 0x40
305*4882a593Smuzhiyun #define TLAN_NET_MASK_MASK5 0x20
306*4882a593Smuzhiyun #define TLAN_NET_MASK_MASK4 0x10
307*4882a593Smuzhiyun #define TLAN_NET_MASK_RSRVD 0x0F
308*4882a593Smuzhiyun #define TLAN_NET_CONFIG 0x04
309*4882a593Smuzhiyun #define TLAN_NET_CFG_RCLK 0x8000
310*4882a593Smuzhiyun #define TLAN_NET_CFG_TCLK 0x4000
311*4882a593Smuzhiyun #define TLAN_NET_CFG_BIT 0x2000
312*4882a593Smuzhiyun #define TLAN_NET_CFG_RXCRC 0x1000
313*4882a593Smuzhiyun #define TLAN_NET_CFG_PEF 0x0800
314*4882a593Smuzhiyun #define TLAN_NET_CFG_1FRAG 0x0400
315*4882a593Smuzhiyun #define TLAN_NET_CFG_1CHAN 0x0200
316*4882a593Smuzhiyun #define TLAN_NET_CFG_MTEST 0x0100
317*4882a593Smuzhiyun #define TLAN_NET_CFG_PHY_EN 0x0080
318*4882a593Smuzhiyun #define TLAN_NET_CFG_MSMASK 0x007F
319*4882a593Smuzhiyun #define TLAN_MAN_TEST 0x06
320*4882a593Smuzhiyun #define TLAN_DEF_VENDOR_ID 0x08
321*4882a593Smuzhiyun #define TLAN_DEF_DEVICE_ID 0x0A
322*4882a593Smuzhiyun #define TLAN_DEF_REVISION 0x0C
323*4882a593Smuzhiyun #define TLAN_DEF_SUBCLASS 0x0D
324*4882a593Smuzhiyun #define TLAN_DEF_MIN_LAT 0x0E
325*4882a593Smuzhiyun #define TLAN_DEF_MAX_LAT 0x0F
326*4882a593Smuzhiyun #define TLAN_AREG_0 0x10
327*4882a593Smuzhiyun #define TLAN_AREG_1 0x16
328*4882a593Smuzhiyun #define TLAN_AREG_2 0x1C
329*4882a593Smuzhiyun #define TLAN_AREG_3 0x22
330*4882a593Smuzhiyun #define TLAN_HASH_1 0x28
331*4882a593Smuzhiyun #define TLAN_HASH_2 0x2C
332*4882a593Smuzhiyun #define TLAN_GOOD_TX_FRMS 0x30
333*4882a593Smuzhiyun #define TLAN_TX_UNDERUNS 0x33
334*4882a593Smuzhiyun #define TLAN_GOOD_RX_FRMS 0x34
335*4882a593Smuzhiyun #define TLAN_RX_OVERRUNS 0x37
336*4882a593Smuzhiyun #define TLAN_DEFERRED_TX 0x38
337*4882a593Smuzhiyun #define TLAN_CRC_ERRORS 0x3A
338*4882a593Smuzhiyun #define TLAN_CODE_ERRORS 0x3B
339*4882a593Smuzhiyun #define TLAN_MULTICOL_FRMS 0x3C
340*4882a593Smuzhiyun #define TLAN_SINGLECOL_FRMS 0x3E
341*4882a593Smuzhiyun #define TLAN_EXCESSCOL_FRMS 0x40
342*4882a593Smuzhiyun #define TLAN_LATE_COLS 0x41
343*4882a593Smuzhiyun #define TLAN_CARRIER_LOSS 0x42
344*4882a593Smuzhiyun #define TLAN_ACOMMIT 0x43
345*4882a593Smuzhiyun #define TLAN_LED_REG 0x44
346*4882a593Smuzhiyun #define TLAN_LED_ACT 0x10
347*4882a593Smuzhiyun #define TLAN_LED_LINK 0x01
348*4882a593Smuzhiyun #define TLAN_BSIZE_REG 0x45
349*4882a593Smuzhiyun #define TLAN_MAX_RX 0x46
350*4882a593Smuzhiyun #define TLAN_INT_DIS 0x48
351*4882a593Smuzhiyun #define TLAN_ID_TX_EOC 0x04
352*4882a593Smuzhiyun #define TLAN_ID_RX_EOF 0x02
353*4882a593Smuzhiyun #define TLAN_ID_RX_EOC 0x01
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* ThunderLAN Interrupt Codes */
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #define TLAN_INT_NUMBER_OF_INTS 8
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define TLAN_INT_NONE 0x0000
362*4882a593Smuzhiyun #define TLAN_INT_TX_EOF 0x0001
363*4882a593Smuzhiyun #define TLAN_INT_STAT_OVERFLOW 0x0002
364*4882a593Smuzhiyun #define TLAN_INT_RX_EOF 0x0003
365*4882a593Smuzhiyun #define TLAN_INT_DUMMY 0x0004
366*4882a593Smuzhiyun #define TLAN_INT_TX_EOC 0x0005
367*4882a593Smuzhiyun #define TLAN_INT_STATUS_CHECK 0x0006
368*4882a593Smuzhiyun #define TLAN_INT_RX_EOC 0x0007
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* ThunderLAN MII Registers */
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /* Generic MII/PHY Registers */
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun #define MII_GEN_CTL 0x00
377*4882a593Smuzhiyun #define MII_GC_RESET 0x8000
378*4882a593Smuzhiyun #define MII_GC_LOOPBK 0x4000
379*4882a593Smuzhiyun #define MII_GC_SPEEDSEL 0x2000
380*4882a593Smuzhiyun #define MII_GC_AUTOENB 0x1000
381*4882a593Smuzhiyun #define MII_GC_PDOWN 0x0800
382*4882a593Smuzhiyun #define MII_GC_ISOLATE 0x0400
383*4882a593Smuzhiyun #define MII_GC_AUTORSRT 0x0200
384*4882a593Smuzhiyun #define MII_GC_DUPLEX 0x0100
385*4882a593Smuzhiyun #define MII_GC_COLTEST 0x0080
386*4882a593Smuzhiyun #define MII_GC_RESERVED 0x007F
387*4882a593Smuzhiyun #define MII_GEN_STS 0x01
388*4882a593Smuzhiyun #define MII_GS_100BT4 0x8000
389*4882a593Smuzhiyun #define MII_GS_100BTXFD 0x4000
390*4882a593Smuzhiyun #define MII_GS_100BTXHD 0x2000
391*4882a593Smuzhiyun #define MII_GS_10BTFD 0x1000
392*4882a593Smuzhiyun #define MII_GS_10BTHD 0x0800
393*4882a593Smuzhiyun #define MII_GS_RESERVED 0x07C0
394*4882a593Smuzhiyun #define MII_GS_AUTOCMPLT 0x0020
395*4882a593Smuzhiyun #define MII_GS_RFLT 0x0010
396*4882a593Smuzhiyun #define MII_GS_AUTONEG 0x0008
397*4882a593Smuzhiyun #define MII_GS_LINK 0x0004
398*4882a593Smuzhiyun #define MII_GS_JABBER 0x0002
399*4882a593Smuzhiyun #define MII_GS_EXTCAP 0x0001
400*4882a593Smuzhiyun #define MII_GEN_ID_HI 0x02
401*4882a593Smuzhiyun #define MII_GEN_ID_LO 0x03
402*4882a593Smuzhiyun #define MII_GIL_OUI 0xFC00
403*4882a593Smuzhiyun #define MII_GIL_MODEL 0x03F0
404*4882a593Smuzhiyun #define MII_GIL_REVISION 0x000F
405*4882a593Smuzhiyun #define MII_AN_ADV 0x04
406*4882a593Smuzhiyun #define MII_AN_LPA 0x05
407*4882a593Smuzhiyun #define MII_AN_EXP 0x06
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun /* ThunderLAN Specific MII/PHY Registers */
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun #define TLAN_TLPHY_ID 0x10
412*4882a593Smuzhiyun #define TLAN_TLPHY_CTL 0x11
413*4882a593Smuzhiyun #define TLAN_TC_IGLINK 0x8000
414*4882a593Smuzhiyun #define TLAN_TC_SWAPOL 0x4000
415*4882a593Smuzhiyun #define TLAN_TC_AUISEL 0x2000
416*4882a593Smuzhiyun #define TLAN_TC_SQEEN 0x1000
417*4882a593Smuzhiyun #define TLAN_TC_MTEST 0x0800
418*4882a593Smuzhiyun #define TLAN_TC_RESERVED 0x07F8
419*4882a593Smuzhiyun #define TLAN_TC_NFEW 0x0004
420*4882a593Smuzhiyun #define TLAN_TC_INTEN 0x0002
421*4882a593Smuzhiyun #define TLAN_TC_TINT 0x0001
422*4882a593Smuzhiyun #define TLAN_TLPHY_STS 0x12
423*4882a593Smuzhiyun #define TLAN_TS_MINT 0x8000
424*4882a593Smuzhiyun #define TLAN_TS_PHOK 0x4000
425*4882a593Smuzhiyun #define TLAN_TS_POLOK 0x2000
426*4882a593Smuzhiyun #define TLAN_TS_TPENERGY 0x1000
427*4882a593Smuzhiyun #define TLAN_TS_RESERVED 0x0FFF
428*4882a593Smuzhiyun #define TLAN_TLPHY_PAR 0x19
429*4882a593Smuzhiyun #define TLAN_PHY_CIM_STAT 0x0020
430*4882a593Smuzhiyun #define TLAN_PHY_SPEED_100 0x0040
431*4882a593Smuzhiyun #define TLAN_PHY_DUPLEX_FULL 0x0080
432*4882a593Smuzhiyun #define TLAN_PHY_AN_EN_STAT 0x0400
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /* National Sem. & Level1 PHY id's */
435*4882a593Smuzhiyun #define NAT_SEM_ID1 0x2000
436*4882a593Smuzhiyun #define NAT_SEM_ID2 0x5C01
437*4882a593Smuzhiyun #define LEVEL1_ID1 0x7810
438*4882a593Smuzhiyun #define LEVEL1_ID2 0x0000
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #define CIRC_INC(a, b) if (++a >= b) a = 0
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* Routines to access internal registers. */
443*4882a593Smuzhiyun
tlan_dio_read8(u16 base_addr,u16 internal_addr)444*4882a593Smuzhiyun static inline u8 tlan_dio_read8(u16 base_addr, u16 internal_addr)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun outw(internal_addr, base_addr + TLAN_DIO_ADR);
447*4882a593Smuzhiyun return inb((base_addr + TLAN_DIO_DATA) + (internal_addr & 0x3));
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun
tlan_dio_read16(u16 base_addr,u16 internal_addr)454*4882a593Smuzhiyun static inline u16 tlan_dio_read16(u16 base_addr, u16 internal_addr)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun outw(internal_addr, base_addr + TLAN_DIO_ADR);
457*4882a593Smuzhiyun return inw((base_addr + TLAN_DIO_DATA) + (internal_addr & 0x2));
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun
tlan_dio_read32(u16 base_addr,u16 internal_addr)464*4882a593Smuzhiyun static inline u32 tlan_dio_read32(u16 base_addr, u16 internal_addr)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun outw(internal_addr, base_addr + TLAN_DIO_ADR);
467*4882a593Smuzhiyun return inl(base_addr + TLAN_DIO_DATA);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun
tlan_dio_write8(u16 base_addr,u16 internal_addr,u8 data)474*4882a593Smuzhiyun static inline void tlan_dio_write8(u16 base_addr, u16 internal_addr, u8 data)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun outw(internal_addr, base_addr + TLAN_DIO_ADR);
477*4882a593Smuzhiyun outb(data, base_addr + TLAN_DIO_DATA + (internal_addr & 0x3));
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun
tlan_dio_write16(u16 base_addr,u16 internal_addr,u16 data)484*4882a593Smuzhiyun static inline void tlan_dio_write16(u16 base_addr, u16 internal_addr, u16 data)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun outw(internal_addr, base_addr + TLAN_DIO_ADR);
487*4882a593Smuzhiyun outw(data, base_addr + TLAN_DIO_DATA + (internal_addr & 0x2));
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun
tlan_dio_write32(u16 base_addr,u16 internal_addr,u32 data)494*4882a593Smuzhiyun static inline void tlan_dio_write32(u16 base_addr, u16 internal_addr, u32 data)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun outw(internal_addr, base_addr + TLAN_DIO_ADR);
497*4882a593Smuzhiyun outl(data, base_addr + TLAN_DIO_DATA + (internal_addr & 0x2));
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun #define tlan_clear_bit(bit, port) outb_p(inb_p(port) & ~bit, port)
502*4882a593Smuzhiyun #define tlan_get_bit(bit, port) ((int) (inb_p(port) & bit))
503*4882a593Smuzhiyun #define tlan_set_bit(bit, port) outb_p(inb_p(port) | bit, port)
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /*
506*4882a593Smuzhiyun * given 6 bytes, view them as 8 6-bit numbers and return the XOR of those
507*4882a593Smuzhiyun * the code below is about seven times as fast as the original code
508*4882a593Smuzhiyun *
509*4882a593Smuzhiyun * The original code was:
510*4882a593Smuzhiyun *
511*4882a593Smuzhiyun * u32 xor(u32 a, u32 b) { return ((a && !b ) || (! a && b )); }
512*4882a593Smuzhiyun *
513*4882a593Smuzhiyun * #define XOR8(a, b, c, d, e, f, g, h) \
514*4882a593Smuzhiyun * xor(a, xor(b, xor(c, xor(d, xor(e, xor(f, xor(g, h)) ) ) ) ) )
515*4882a593Smuzhiyun * #define DA(a, bit) (( (u8) a[bit/8] ) & ( (u8) (1 << bit%8)) )
516*4882a593Smuzhiyun *
517*4882a593Smuzhiyun * hash = XOR8(DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24),
518*4882a593Smuzhiyun * DA(a,30), DA(a,36), DA(a,42));
519*4882a593Smuzhiyun * hash |= XOR8(DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25),
520*4882a593Smuzhiyun * DA(a,31), DA(a,37), DA(a,43)) << 1;
521*4882a593Smuzhiyun * hash |= XOR8(DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26),
522*4882a593Smuzhiyun * DA(a,32), DA(a,38), DA(a,44)) << 2;
523*4882a593Smuzhiyun * hash |= XOR8(DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27),
524*4882a593Smuzhiyun * DA(a,33), DA(a,39), DA(a,45)) << 3;
525*4882a593Smuzhiyun * hash |= XOR8(DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28),
526*4882a593Smuzhiyun * DA(a,34), DA(a,40), DA(a,46)) << 4;
527*4882a593Smuzhiyun * hash |= XOR8(DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29),
528*4882a593Smuzhiyun * DA(a,35), DA(a,41), DA(a,47)) << 5;
529*4882a593Smuzhiyun *
530*4882a593Smuzhiyun */
tlan_hash_func(const u8 * a)531*4882a593Smuzhiyun static inline u32 tlan_hash_func(const u8 *a)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun u8 hash;
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun hash = (a[0]^a[3]); /* & 077 */
536*4882a593Smuzhiyun hash ^= ((a[0]^a[3])>>6); /* & 003 */
537*4882a593Smuzhiyun hash ^= ((a[1]^a[4])<<2); /* & 074 */
538*4882a593Smuzhiyun hash ^= ((a[1]^a[4])>>4); /* & 017 */
539*4882a593Smuzhiyun hash ^= ((a[2]^a[5])<<4); /* & 060 */
540*4882a593Smuzhiyun hash ^= ((a[2]^a[5])>>2); /* & 077 */
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return hash & 077;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun #endif
545