1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * XGE PCSR module initialisation
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Texas Instruments Incorporated
6*4882a593Smuzhiyun * Authors: Sandeep Nair <sandeep_n@ti.com>
7*4882a593Smuzhiyun * WingMan Kwok <w-kwok2@ti.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include "netcp.h"
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* XGBE registers */
13*4882a593Smuzhiyun #define XGBE_CTRL_OFFSET 0x0c
14*4882a593Smuzhiyun #define XGBE_SGMII_1_OFFSET 0x0114
15*4882a593Smuzhiyun #define XGBE_SGMII_2_OFFSET 0x0214
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* PCS-R registers */
18*4882a593Smuzhiyun #define PCSR_CPU_CTRL_OFFSET 0x1fd0
19*4882a593Smuzhiyun #define POR_EN BIT(29)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define reg_rmw(addr, value, mask) \
22*4882a593Smuzhiyun writel(((readl(addr) & (~(mask))) | \
23*4882a593Smuzhiyun (value & (mask))), (addr))
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* bit mask of width w at offset s */
26*4882a593Smuzhiyun #define MASK_WID_SH(w, s) (((1 << w) - 1) << s)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* shift value v to offset s */
29*4882a593Smuzhiyun #define VAL_SH(v, s) (v << s)
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define PHY_A(serdes) 0
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun struct serdes_cfg {
34*4882a593Smuzhiyun u32 ofs;
35*4882a593Smuzhiyun u32 val;
36*4882a593Smuzhiyun u32 mask;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static struct serdes_cfg cfg_phyb_1p25g_156p25mhz_cmu0[] = {
40*4882a593Smuzhiyun {0x0000, 0x00800002, 0x00ff00ff},
41*4882a593Smuzhiyun {0x0014, 0x00003838, 0x0000ffff},
42*4882a593Smuzhiyun {0x0060, 0x1c44e438, 0xffffffff},
43*4882a593Smuzhiyun {0x0064, 0x00c18400, 0x00ffffff},
44*4882a593Smuzhiyun {0x0068, 0x17078200, 0xffffff00},
45*4882a593Smuzhiyun {0x006c, 0x00000014, 0x000000ff},
46*4882a593Smuzhiyun {0x0078, 0x0000c000, 0x0000ff00},
47*4882a593Smuzhiyun {0x0000, 0x00000003, 0x000000ff},
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct serdes_cfg cfg_phyb_10p3125g_156p25mhz_cmu1[] = {
51*4882a593Smuzhiyun {0x0c00, 0x00030002, 0x00ff00ff},
52*4882a593Smuzhiyun {0x0c14, 0x00005252, 0x0000ffff},
53*4882a593Smuzhiyun {0x0c28, 0x80000000, 0xff000000},
54*4882a593Smuzhiyun {0x0c2c, 0x000000f6, 0x000000ff},
55*4882a593Smuzhiyun {0x0c3c, 0x04000405, 0xff00ffff},
56*4882a593Smuzhiyun {0x0c40, 0xc0800000, 0xffff0000},
57*4882a593Smuzhiyun {0x0c44, 0x5a202062, 0xffffffff},
58*4882a593Smuzhiyun {0x0c48, 0x40040424, 0xffffffff},
59*4882a593Smuzhiyun {0x0c4c, 0x00004002, 0x0000ffff},
60*4882a593Smuzhiyun {0x0c50, 0x19001c00, 0xff00ff00},
61*4882a593Smuzhiyun {0x0c54, 0x00002100, 0x0000ff00},
62*4882a593Smuzhiyun {0x0c58, 0x00000060, 0x000000ff},
63*4882a593Smuzhiyun {0x0c60, 0x80131e7c, 0xffffffff},
64*4882a593Smuzhiyun {0x0c64, 0x8400cb02, 0xff00ffff},
65*4882a593Smuzhiyun {0x0c68, 0x17078200, 0xffffff00},
66*4882a593Smuzhiyun {0x0c6c, 0x00000016, 0x000000ff},
67*4882a593Smuzhiyun {0x0c74, 0x00000400, 0x0000ff00},
68*4882a593Smuzhiyun {0x0c78, 0x0000c000, 0x0000ff00},
69*4882a593Smuzhiyun {0x0c00, 0x00000003, 0x000000ff},
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static struct serdes_cfg cfg_phyb_10p3125g_16bit_lane[] = {
73*4882a593Smuzhiyun {0x0204, 0x00000080, 0x000000ff},
74*4882a593Smuzhiyun {0x0208, 0x0000920d, 0x0000ffff},
75*4882a593Smuzhiyun {0x0204, 0xfc000000, 0xff000000},
76*4882a593Smuzhiyun {0x0208, 0x00009104, 0x0000ffff},
77*4882a593Smuzhiyun {0x0210, 0x1a000000, 0xff000000},
78*4882a593Smuzhiyun {0x0214, 0x00006b58, 0x00ffffff},
79*4882a593Smuzhiyun {0x0218, 0x75800084, 0xffff00ff},
80*4882a593Smuzhiyun {0x022c, 0x00300000, 0x00ff0000},
81*4882a593Smuzhiyun {0x0230, 0x00003800, 0x0000ff00},
82*4882a593Smuzhiyun {0x024c, 0x008f0000, 0x00ff0000},
83*4882a593Smuzhiyun {0x0250, 0x30000000, 0xff000000},
84*4882a593Smuzhiyun {0x0260, 0x00000002, 0x000000ff},
85*4882a593Smuzhiyun {0x0264, 0x00000057, 0x000000ff},
86*4882a593Smuzhiyun {0x0268, 0x00575700, 0x00ffff00},
87*4882a593Smuzhiyun {0x0278, 0xff000000, 0xff000000},
88*4882a593Smuzhiyun {0x0280, 0x00500050, 0x00ff00ff},
89*4882a593Smuzhiyun {0x0284, 0x00001f15, 0x0000ffff},
90*4882a593Smuzhiyun {0x028c, 0x00006f00, 0x0000ff00},
91*4882a593Smuzhiyun {0x0294, 0x00000000, 0xffffff00},
92*4882a593Smuzhiyun {0x0298, 0x00002640, 0xff00ffff},
93*4882a593Smuzhiyun {0x029c, 0x00000003, 0x000000ff},
94*4882a593Smuzhiyun {0x02a4, 0x00000f13, 0x0000ffff},
95*4882a593Smuzhiyun {0x02a8, 0x0001b600, 0x00ffff00},
96*4882a593Smuzhiyun {0x0380, 0x00000030, 0x000000ff},
97*4882a593Smuzhiyun {0x03c0, 0x00000200, 0x0000ff00},
98*4882a593Smuzhiyun {0x03cc, 0x00000018, 0x000000ff},
99*4882a593Smuzhiyun {0x03cc, 0x00000000, 0x000000ff},
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun static struct serdes_cfg cfg_phyb_10p3125g_comlane[] = {
103*4882a593Smuzhiyun {0x0a00, 0x00000800, 0x0000ff00},
104*4882a593Smuzhiyun {0x0a84, 0x00000000, 0x000000ff},
105*4882a593Smuzhiyun {0x0a8c, 0x00130000, 0x00ff0000},
106*4882a593Smuzhiyun {0x0a90, 0x77a00000, 0xffff0000},
107*4882a593Smuzhiyun {0x0a94, 0x00007777, 0x0000ffff},
108*4882a593Smuzhiyun {0x0b08, 0x000f0000, 0xffff0000},
109*4882a593Smuzhiyun {0x0b0c, 0x000f0000, 0x00ffffff},
110*4882a593Smuzhiyun {0x0b10, 0xbe000000, 0xff000000},
111*4882a593Smuzhiyun {0x0b14, 0x000000ff, 0x000000ff},
112*4882a593Smuzhiyun {0x0b18, 0x00000014, 0x000000ff},
113*4882a593Smuzhiyun {0x0b5c, 0x981b0000, 0xffff0000},
114*4882a593Smuzhiyun {0x0b64, 0x00001100, 0x0000ff00},
115*4882a593Smuzhiyun {0x0b78, 0x00000c00, 0x0000ff00},
116*4882a593Smuzhiyun {0x0abc, 0xff000000, 0xff000000},
117*4882a593Smuzhiyun {0x0ac0, 0x0000008b, 0x000000ff},
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static struct serdes_cfg cfg_cm_c1_c2[] = {
121*4882a593Smuzhiyun {0x0208, 0x00000000, 0x00000f00},
122*4882a593Smuzhiyun {0x0208, 0x00000000, 0x0000001f},
123*4882a593Smuzhiyun {0x0204, 0x00000000, 0x00040000},
124*4882a593Smuzhiyun {0x0208, 0x000000a0, 0x000000e0},
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
netcp_xgbe_serdes_cmu_init(void __iomem * serdes_regs)127*4882a593Smuzhiyun static void netcp_xgbe_serdes_cmu_init(void __iomem *serdes_regs)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun int i;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* cmu0 setup */
132*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfg_phyb_1p25g_156p25mhz_cmu0); i++) {
133*4882a593Smuzhiyun reg_rmw(serdes_regs + cfg_phyb_1p25g_156p25mhz_cmu0[i].ofs,
134*4882a593Smuzhiyun cfg_phyb_1p25g_156p25mhz_cmu0[i].val,
135*4882a593Smuzhiyun cfg_phyb_1p25g_156p25mhz_cmu0[i].mask);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* cmu1 setup */
139*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_156p25mhz_cmu1); i++) {
140*4882a593Smuzhiyun reg_rmw(serdes_regs + cfg_phyb_10p3125g_156p25mhz_cmu1[i].ofs,
141*4882a593Smuzhiyun cfg_phyb_10p3125g_156p25mhz_cmu1[i].val,
142*4882a593Smuzhiyun cfg_phyb_10p3125g_156p25mhz_cmu1[i].mask);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* lane is 0 based */
netcp_xgbe_serdes_lane_config(void __iomem * serdes_regs,int lane)147*4882a593Smuzhiyun static void netcp_xgbe_serdes_lane_config(
148*4882a593Smuzhiyun void __iomem *serdes_regs, int lane)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun int i;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* lane setup */
153*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_16bit_lane); i++) {
154*4882a593Smuzhiyun reg_rmw(serdes_regs +
155*4882a593Smuzhiyun cfg_phyb_10p3125g_16bit_lane[i].ofs +
156*4882a593Smuzhiyun (0x200 * lane),
157*4882a593Smuzhiyun cfg_phyb_10p3125g_16bit_lane[i].val,
158*4882a593Smuzhiyun cfg_phyb_10p3125g_16bit_lane[i].mask);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* disable auto negotiation*/
162*4882a593Smuzhiyun reg_rmw(serdes_regs + (0x200 * lane) + 0x0380,
163*4882a593Smuzhiyun 0x00000000, 0x00000010);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* disable link training */
166*4882a593Smuzhiyun reg_rmw(serdes_regs + (0x200 * lane) + 0x03c0,
167*4882a593Smuzhiyun 0x00000000, 0x00000200);
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
netcp_xgbe_serdes_com_enable(void __iomem * serdes_regs)170*4882a593Smuzhiyun static void netcp_xgbe_serdes_com_enable(void __iomem *serdes_regs)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun int i;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_comlane); i++) {
175*4882a593Smuzhiyun reg_rmw(serdes_regs + cfg_phyb_10p3125g_comlane[i].ofs,
176*4882a593Smuzhiyun cfg_phyb_10p3125g_comlane[i].val,
177*4882a593Smuzhiyun cfg_phyb_10p3125g_comlane[i].mask);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
netcp_xgbe_serdes_lane_enable(void __iomem * serdes_regs,int lane)181*4882a593Smuzhiyun static void netcp_xgbe_serdes_lane_enable(
182*4882a593Smuzhiyun void __iomem *serdes_regs, int lane)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun /* Set Lane Control Rate */
185*4882a593Smuzhiyun writel(0xe0e9e038, serdes_regs + 0x1fe0 + (4 * lane));
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
netcp_xgbe_serdes_phyb_rst_clr(void __iomem * serdes_regs)188*4882a593Smuzhiyun static void netcp_xgbe_serdes_phyb_rst_clr(void __iomem *serdes_regs)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun reg_rmw(serdes_regs + 0x0a00, 0x0000001f, 0x000000ff);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
netcp_xgbe_serdes_pll_disable(void __iomem * serdes_regs)193*4882a593Smuzhiyun static void netcp_xgbe_serdes_pll_disable(void __iomem *serdes_regs)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun writel(0x88000000, serdes_regs + 0x1ff4);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
netcp_xgbe_serdes_pll_enable(void __iomem * serdes_regs)198*4882a593Smuzhiyun static void netcp_xgbe_serdes_pll_enable(void __iomem *serdes_regs)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun netcp_xgbe_serdes_phyb_rst_clr(serdes_regs);
201*4882a593Smuzhiyun writel(0xee000000, serdes_regs + 0x1ff4);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
netcp_xgbe_wait_pll_locked(void __iomem * sw_regs)204*4882a593Smuzhiyun static int netcp_xgbe_wait_pll_locked(void __iomem *sw_regs)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun unsigned long timeout;
207*4882a593Smuzhiyun int ret = 0;
208*4882a593Smuzhiyun u32 val_1, val_0;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun timeout = jiffies + msecs_to_jiffies(500);
211*4882a593Smuzhiyun do {
212*4882a593Smuzhiyun val_0 = (readl(sw_regs + XGBE_SGMII_1_OFFSET) & BIT(4));
213*4882a593Smuzhiyun val_1 = (readl(sw_regs + XGBE_SGMII_2_OFFSET) & BIT(4));
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (val_1 && val_0)
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun if (time_after(jiffies, timeout)) {
219*4882a593Smuzhiyun ret = -ETIMEDOUT;
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun cpu_relax();
224*4882a593Smuzhiyun } while (true);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun pr_err("XGBE serdes not locked: time out.\n");
227*4882a593Smuzhiyun return ret;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
netcp_xgbe_serdes_enable_xgmii_port(void __iomem * sw_regs)230*4882a593Smuzhiyun static void netcp_xgbe_serdes_enable_xgmii_port(void __iomem *sw_regs)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun writel(0x03, sw_regs + XGBE_CTRL_OFFSET);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
netcp_xgbe_serdes_read_tbus_val(void __iomem * serdes_regs)235*4882a593Smuzhiyun static u32 netcp_xgbe_serdes_read_tbus_val(void __iomem *serdes_regs)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun u32 tmp;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (PHY_A(serdes_regs)) {
240*4882a593Smuzhiyun tmp = (readl(serdes_regs + 0x0ec) >> 24) & 0x0ff;
241*4882a593Smuzhiyun tmp |= ((readl(serdes_regs + 0x0fc) >> 16) & 0x00f00);
242*4882a593Smuzhiyun } else {
243*4882a593Smuzhiyun tmp = (readl(serdes_regs + 0x0f8) >> 16) & 0x0fff;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return tmp;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
netcp_xgbe_serdes_write_tbus_addr(void __iomem * serdes_regs,int select,int ofs)249*4882a593Smuzhiyun static void netcp_xgbe_serdes_write_tbus_addr(void __iomem *serdes_regs,
250*4882a593Smuzhiyun int select, int ofs)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun if (PHY_A(serdes_regs)) {
253*4882a593Smuzhiyun reg_rmw(serdes_regs + 0x0008, ((select << 5) + ofs) << 24,
254*4882a593Smuzhiyun ~0x00ffffff);
255*4882a593Smuzhiyun return;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* For 2 lane Phy-B, lane0 is actually lane1 */
259*4882a593Smuzhiyun switch (select) {
260*4882a593Smuzhiyun case 1:
261*4882a593Smuzhiyun select = 2;
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun case 2:
264*4882a593Smuzhiyun select = 3;
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun default:
267*4882a593Smuzhiyun return;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun reg_rmw(serdes_regs + 0x00fc, ((select << 8) + ofs) << 16, ~0xf800ffff);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
netcp_xgbe_serdes_read_select_tbus(void __iomem * serdes_regs,int select,int ofs)273*4882a593Smuzhiyun static u32 netcp_xgbe_serdes_read_select_tbus(void __iomem *serdes_regs,
274*4882a593Smuzhiyun int select, int ofs)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun /* Set tbus address */
277*4882a593Smuzhiyun netcp_xgbe_serdes_write_tbus_addr(serdes_regs, select, ofs);
278*4882a593Smuzhiyun /* Get TBUS Value */
279*4882a593Smuzhiyun return netcp_xgbe_serdes_read_tbus_val(serdes_regs);
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
netcp_xgbe_serdes_reset_cdr(void __iomem * serdes_regs,void __iomem * sig_detect_reg,int lane)282*4882a593Smuzhiyun static void netcp_xgbe_serdes_reset_cdr(void __iomem *serdes_regs,
283*4882a593Smuzhiyun void __iomem *sig_detect_reg, int lane)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun u32 tmp, dlpf, tbus;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*Get the DLPF values */
288*4882a593Smuzhiyun tmp = netcp_xgbe_serdes_read_select_tbus(
289*4882a593Smuzhiyun serdes_regs, lane + 1, 5);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun dlpf = tmp >> 2;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (dlpf < 400 || dlpf > 700) {
294*4882a593Smuzhiyun reg_rmw(sig_detect_reg, VAL_SH(2, 1), MASK_WID_SH(2, 1));
295*4882a593Smuzhiyun mdelay(1);
296*4882a593Smuzhiyun reg_rmw(sig_detect_reg, VAL_SH(0, 1), MASK_WID_SH(2, 1));
297*4882a593Smuzhiyun } else {
298*4882a593Smuzhiyun tbus = netcp_xgbe_serdes_read_select_tbus(serdes_regs, lane +
299*4882a593Smuzhiyun 1, 0xe);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun pr_debug("XGBE: CDR centered, DLPF: %4d,%d,%d.\n",
302*4882a593Smuzhiyun tmp >> 2, tmp & 3, (tbus >> 2) & 3);
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Call every 100 ms */
netcp_xgbe_check_link_status(void __iomem * serdes_regs,void __iomem * sw_regs,u32 lanes,u32 * current_state,u32 * lane_down)307*4882a593Smuzhiyun static int netcp_xgbe_check_link_status(void __iomem *serdes_regs,
308*4882a593Smuzhiyun void __iomem *sw_regs, u32 lanes,
309*4882a593Smuzhiyun u32 *current_state, u32 *lane_down)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun void __iomem *pcsr_base = sw_regs + 0x0600;
312*4882a593Smuzhiyun void __iomem *sig_detect_reg;
313*4882a593Smuzhiyun u32 pcsr_rx_stat, blk_lock, blk_errs;
314*4882a593Smuzhiyun int loss, i, status = 1;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun for (i = 0; i < lanes; i++) {
317*4882a593Smuzhiyun /* Get the Loss bit */
318*4882a593Smuzhiyun loss = readl(serdes_regs + 0x1fc0 + 0x20 + (i * 0x04)) & 0x1;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /* Get Block Errors and Block Lock bits */
321*4882a593Smuzhiyun pcsr_rx_stat = readl(pcsr_base + 0x0c + (i * 0x80));
322*4882a593Smuzhiyun blk_lock = (pcsr_rx_stat >> 30) & 0x1;
323*4882a593Smuzhiyun blk_errs = (pcsr_rx_stat >> 16) & 0x0ff;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* Get Signal Detect Overlay Address */
326*4882a593Smuzhiyun sig_detect_reg = serdes_regs + (i * 0x200) + 0x200 + 0x04;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* If Block errors maxed out, attempt recovery! */
329*4882a593Smuzhiyun if (blk_errs == 0x0ff)
330*4882a593Smuzhiyun blk_lock = 0;
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun switch (current_state[i]) {
333*4882a593Smuzhiyun case 0:
334*4882a593Smuzhiyun /* if good link lock the signal detect ON! */
335*4882a593Smuzhiyun if (!loss && blk_lock) {
336*4882a593Smuzhiyun pr_debug("XGBE PCSR Linked Lane: %d\n", i);
337*4882a593Smuzhiyun reg_rmw(sig_detect_reg, VAL_SH(3, 1),
338*4882a593Smuzhiyun MASK_WID_SH(2, 1));
339*4882a593Smuzhiyun current_state[i] = 1;
340*4882a593Smuzhiyun } else if (!blk_lock) {
341*4882a593Smuzhiyun /* if no lock, then reset CDR */
342*4882a593Smuzhiyun pr_debug("XGBE PCSR Recover Lane: %d\n", i);
343*4882a593Smuzhiyun netcp_xgbe_serdes_reset_cdr(serdes_regs,
344*4882a593Smuzhiyun sig_detect_reg, i);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun case 1:
349*4882a593Smuzhiyun if (!blk_lock) {
350*4882a593Smuzhiyun /* Link Lost? */
351*4882a593Smuzhiyun lane_down[i] = 1;
352*4882a593Smuzhiyun current_state[i] = 2;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun case 2:
357*4882a593Smuzhiyun if (blk_lock)
358*4882a593Smuzhiyun /* Nope just noise */
359*4882a593Smuzhiyun current_state[i] = 1;
360*4882a593Smuzhiyun else {
361*4882a593Smuzhiyun /* Lost the block lock, reset CDR if it is
362*4882a593Smuzhiyun * not centered and go back to sync state
363*4882a593Smuzhiyun */
364*4882a593Smuzhiyun netcp_xgbe_serdes_reset_cdr(serdes_regs,
365*4882a593Smuzhiyun sig_detect_reg, i);
366*4882a593Smuzhiyun current_state[i] = 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun break;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun default:
371*4882a593Smuzhiyun pr_err("XGBE: unknown current_state[%d] %d\n",
372*4882a593Smuzhiyun i, current_state[i]);
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (blk_errs > 0) {
377*4882a593Smuzhiyun /* Reset the Error counts! */
378*4882a593Smuzhiyun reg_rmw(pcsr_base + 0x08 + (i * 0x80), VAL_SH(0x19, 0),
379*4882a593Smuzhiyun MASK_WID_SH(8, 0));
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun reg_rmw(pcsr_base + 0x08 + (i * 0x80), VAL_SH(0x00, 0),
382*4882a593Smuzhiyun MASK_WID_SH(8, 0));
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun status &= (current_state[i] == 1);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun return status;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
netcp_xgbe_serdes_check_lane(void __iomem * serdes_regs,void __iomem * sw_regs)391*4882a593Smuzhiyun static int netcp_xgbe_serdes_check_lane(void __iomem *serdes_regs,
392*4882a593Smuzhiyun void __iomem *sw_regs)
393*4882a593Smuzhiyun {
394*4882a593Smuzhiyun u32 current_state[2] = {0, 0};
395*4882a593Smuzhiyun int retries = 0, link_up;
396*4882a593Smuzhiyun u32 lane_down[2];
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun do {
399*4882a593Smuzhiyun lane_down[0] = 0;
400*4882a593Smuzhiyun lane_down[1] = 0;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun link_up = netcp_xgbe_check_link_status(serdes_regs, sw_regs, 2,
403*4882a593Smuzhiyun current_state,
404*4882a593Smuzhiyun lane_down);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun /* if we did not get link up then wait 100ms before calling
407*4882a593Smuzhiyun * it again
408*4882a593Smuzhiyun */
409*4882a593Smuzhiyun if (link_up)
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun if (lane_down[0])
413*4882a593Smuzhiyun pr_debug("XGBE: detected link down on lane 0\n");
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (lane_down[1])
416*4882a593Smuzhiyun pr_debug("XGBE: detected link down on lane 1\n");
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (++retries > 1) {
419*4882a593Smuzhiyun pr_debug("XGBE: timeout waiting for serdes link up\n");
420*4882a593Smuzhiyun return -ETIMEDOUT;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun mdelay(100);
423*4882a593Smuzhiyun } while (!link_up);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun pr_debug("XGBE: PCSR link is up\n");
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
netcp_xgbe_serdes_setup_cm_c1_c2(void __iomem * serdes_regs,int lane,int cm,int c1,int c2)429*4882a593Smuzhiyun static void netcp_xgbe_serdes_setup_cm_c1_c2(void __iomem *serdes_regs,
430*4882a593Smuzhiyun int lane, int cm, int c1, int c2)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun int i;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfg_cm_c1_c2); i++) {
435*4882a593Smuzhiyun reg_rmw(serdes_regs + cfg_cm_c1_c2[i].ofs + (0x200 * lane),
436*4882a593Smuzhiyun cfg_cm_c1_c2[i].val,
437*4882a593Smuzhiyun cfg_cm_c1_c2[i].mask);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
netcp_xgbe_reset_serdes(void __iomem * serdes_regs)441*4882a593Smuzhiyun static void netcp_xgbe_reset_serdes(void __iomem *serdes_regs)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun /* Toggle the POR_EN bit in CONFIG.CPU_CTRL */
444*4882a593Smuzhiyun /* enable POR_EN bit */
445*4882a593Smuzhiyun reg_rmw(serdes_regs + PCSR_CPU_CTRL_OFFSET, POR_EN, POR_EN);
446*4882a593Smuzhiyun usleep_range(10, 100);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /* disable POR_EN bit */
449*4882a593Smuzhiyun reg_rmw(serdes_regs + PCSR_CPU_CTRL_OFFSET, 0, POR_EN);
450*4882a593Smuzhiyun usleep_range(10, 100);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun
netcp_xgbe_serdes_config(void __iomem * serdes_regs,void __iomem * sw_regs)453*4882a593Smuzhiyun static int netcp_xgbe_serdes_config(void __iomem *serdes_regs,
454*4882a593Smuzhiyun void __iomem *sw_regs)
455*4882a593Smuzhiyun {
456*4882a593Smuzhiyun u32 ret, i;
457*4882a593Smuzhiyun
458*4882a593Smuzhiyun netcp_xgbe_serdes_pll_disable(serdes_regs);
459*4882a593Smuzhiyun netcp_xgbe_serdes_cmu_init(serdes_regs);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun for (i = 0; i < 2; i++)
462*4882a593Smuzhiyun netcp_xgbe_serdes_lane_config(serdes_regs, i);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun netcp_xgbe_serdes_com_enable(serdes_regs);
465*4882a593Smuzhiyun /* This is EVM + RTM-BOC specific */
466*4882a593Smuzhiyun for (i = 0; i < 2; i++)
467*4882a593Smuzhiyun netcp_xgbe_serdes_setup_cm_c1_c2(serdes_regs, i, 0, 0, 5);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun netcp_xgbe_serdes_pll_enable(serdes_regs);
470*4882a593Smuzhiyun for (i = 0; i < 2; i++)
471*4882a593Smuzhiyun netcp_xgbe_serdes_lane_enable(serdes_regs, i);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun /* SB PLL Status Poll */
474*4882a593Smuzhiyun ret = netcp_xgbe_wait_pll_locked(sw_regs);
475*4882a593Smuzhiyun if (ret)
476*4882a593Smuzhiyun return ret;
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun netcp_xgbe_serdes_enable_xgmii_port(sw_regs);
479*4882a593Smuzhiyun netcp_xgbe_serdes_check_lane(serdes_regs, sw_regs);
480*4882a593Smuzhiyun return ret;
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
netcp_xgbe_serdes_init(void __iomem * serdes_regs,void __iomem * xgbe_regs)483*4882a593Smuzhiyun int netcp_xgbe_serdes_init(void __iomem *serdes_regs, void __iomem *xgbe_regs)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun u32 val;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /* read COMLANE bits 4:0 */
488*4882a593Smuzhiyun val = readl(serdes_regs + 0xa00);
489*4882a593Smuzhiyun if (val & 0x1f) {
490*4882a593Smuzhiyun pr_debug("XGBE: serdes already in operation - reset\n");
491*4882a593Smuzhiyun netcp_xgbe_reset_serdes(serdes_regs);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun return netcp_xgbe_serdes_config(serdes_regs, xgbe_regs);
494*4882a593Smuzhiyun }
495