xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/ti/davinci_mdio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DaVinci MDIO Module driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Texas Instruments.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Shamelessly ripped out of davinci_emac.c, original copyrights follow:
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun #include <linux/module.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/platform_device.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/sched.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/phy.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <linux/io.h>
22*4882a593Smuzhiyun #include <linux/iopoll.h>
23*4882a593Smuzhiyun #include <linux/pm_runtime.h>
24*4882a593Smuzhiyun #include <linux/davinci_emac.h>
25*4882a593Smuzhiyun #include <linux/of.h>
26*4882a593Smuzhiyun #include <linux/of_device.h>
27*4882a593Smuzhiyun #include <linux/of_mdio.h>
28*4882a593Smuzhiyun #include <linux/pinctrl/consumer.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * This timeout definition is a worst-case ultra defensive measure against
32*4882a593Smuzhiyun  * unexpected controller lock ups.  Ideally, we should never ever hit this
33*4882a593Smuzhiyun  * scenario in practice.
34*4882a593Smuzhiyun  */
35*4882a593Smuzhiyun #define MDIO_TIMEOUT		100 /* msecs */
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define PHY_REG_MASK		0x1f
38*4882a593Smuzhiyun #define PHY_ID_MASK		0x1f
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define DEF_OUT_FREQ		2200000		/* 2.2 MHz */
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct davinci_mdio_of_param {
43*4882a593Smuzhiyun 	int autosuspend_delay_ms;
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun struct davinci_mdio_regs {
47*4882a593Smuzhiyun 	u32	version;
48*4882a593Smuzhiyun 	u32	control;
49*4882a593Smuzhiyun #define CONTROL_IDLE		BIT(31)
50*4882a593Smuzhiyun #define CONTROL_ENABLE		BIT(30)
51*4882a593Smuzhiyun #define CONTROL_MAX_DIV		(0xffff)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	u32	alive;
54*4882a593Smuzhiyun 	u32	link;
55*4882a593Smuzhiyun 	u32	linkintraw;
56*4882a593Smuzhiyun 	u32	linkintmasked;
57*4882a593Smuzhiyun 	u32	__reserved_0[2];
58*4882a593Smuzhiyun 	u32	userintraw;
59*4882a593Smuzhiyun 	u32	userintmasked;
60*4882a593Smuzhiyun 	u32	userintmaskset;
61*4882a593Smuzhiyun 	u32	userintmaskclr;
62*4882a593Smuzhiyun 	u32	__reserved_1[20];
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	struct {
65*4882a593Smuzhiyun 		u32	access;
66*4882a593Smuzhiyun #define USERACCESS_GO		BIT(31)
67*4882a593Smuzhiyun #define USERACCESS_WRITE	BIT(30)
68*4882a593Smuzhiyun #define USERACCESS_ACK		BIT(29)
69*4882a593Smuzhiyun #define USERACCESS_READ		(0)
70*4882a593Smuzhiyun #define USERACCESS_DATA		(0xffff)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 		u32	physel;
73*4882a593Smuzhiyun 	}	user[0];
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static const struct mdio_platform_data default_pdata = {
77*4882a593Smuzhiyun 	.bus_freq = DEF_OUT_FREQ,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun struct davinci_mdio_data {
81*4882a593Smuzhiyun 	struct mdio_platform_data pdata;
82*4882a593Smuzhiyun 	struct davinci_mdio_regs __iomem *regs;
83*4882a593Smuzhiyun 	struct clk	*clk;
84*4882a593Smuzhiyun 	struct device	*dev;
85*4882a593Smuzhiyun 	struct mii_bus	*bus;
86*4882a593Smuzhiyun 	bool            active_in_suspend;
87*4882a593Smuzhiyun 	unsigned long	access_time; /* jiffies */
88*4882a593Smuzhiyun 	/* Indicates that driver shouldn't modify phy_mask in case
89*4882a593Smuzhiyun 	 * if MDIO bus is registered from DT.
90*4882a593Smuzhiyun 	 */
91*4882a593Smuzhiyun 	bool		skip_scan;
92*4882a593Smuzhiyun 	u32		clk_div;
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
davinci_mdio_init_clk(struct davinci_mdio_data * data)95*4882a593Smuzhiyun static void davinci_mdio_init_clk(struct davinci_mdio_data *data)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	u32 mdio_in, div, mdio_out_khz, access_time;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	mdio_in = clk_get_rate(data->clk);
100*4882a593Smuzhiyun 	div = (mdio_in / data->pdata.bus_freq) - 1;
101*4882a593Smuzhiyun 	if (div > CONTROL_MAX_DIV)
102*4882a593Smuzhiyun 		div = CONTROL_MAX_DIV;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	data->clk_div = div;
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * One mdio transaction consists of:
107*4882a593Smuzhiyun 	 *	32 bits of preamble
108*4882a593Smuzhiyun 	 *	32 bits of transferred data
109*4882a593Smuzhiyun 	 *	24 bits of bus yield (not needed unless shared?)
110*4882a593Smuzhiyun 	 */
111*4882a593Smuzhiyun 	mdio_out_khz = mdio_in / (1000 * (div + 1));
112*4882a593Smuzhiyun 	access_time  = (88 * 1000) / mdio_out_khz;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * In the worst case, we could be kicking off a user-access immediately
116*4882a593Smuzhiyun 	 * after the mdio bus scan state-machine triggered its own read.  If
117*4882a593Smuzhiyun 	 * so, our request could get deferred by one access cycle.  We
118*4882a593Smuzhiyun 	 * defensively allow for 4 access cycles.
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	data->access_time = usecs_to_jiffies(access_time * 4);
121*4882a593Smuzhiyun 	if (!data->access_time)
122*4882a593Smuzhiyun 		data->access_time = 1;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
davinci_mdio_enable(struct davinci_mdio_data * data)125*4882a593Smuzhiyun static void davinci_mdio_enable(struct davinci_mdio_data *data)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	/* set enable and clock divider */
128*4882a593Smuzhiyun 	writel(data->clk_div | CONTROL_ENABLE, &data->regs->control);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
davinci_mdio_reset(struct mii_bus * bus)131*4882a593Smuzhiyun static int davinci_mdio_reset(struct mii_bus *bus)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct davinci_mdio_data *data = bus->priv;
134*4882a593Smuzhiyun 	u32 phy_mask, ver;
135*4882a593Smuzhiyun 	int ret;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(data->dev);
138*4882a593Smuzhiyun 	if (ret < 0) {
139*4882a593Smuzhiyun 		pm_runtime_put_noidle(data->dev);
140*4882a593Smuzhiyun 		return ret;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* wait for scan logic to settle */
144*4882a593Smuzhiyun 	msleep(PHY_MAX_ADDR * data->access_time);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* dump hardware version info */
147*4882a593Smuzhiyun 	ver = readl(&data->regs->version);
148*4882a593Smuzhiyun 	dev_info(data->dev,
149*4882a593Smuzhiyun 		 "davinci mdio revision %d.%d, bus freq %ld\n",
150*4882a593Smuzhiyun 		 (ver >> 8) & 0xff, ver & 0xff,
151*4882a593Smuzhiyun 		 data->pdata.bus_freq);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	if (data->skip_scan)
154*4882a593Smuzhiyun 		goto done;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	/* get phy mask from the alive register */
157*4882a593Smuzhiyun 	phy_mask = readl(&data->regs->alive);
158*4882a593Smuzhiyun 	if (phy_mask) {
159*4882a593Smuzhiyun 		/* restrict mdio bus to live phys only */
160*4882a593Smuzhiyun 		dev_info(data->dev, "detected phy mask %x\n", ~phy_mask);
161*4882a593Smuzhiyun 		phy_mask = ~phy_mask;
162*4882a593Smuzhiyun 	} else {
163*4882a593Smuzhiyun 		/* desperately scan all phys */
164*4882a593Smuzhiyun 		dev_warn(data->dev, "no live phy, scanning all\n");
165*4882a593Smuzhiyun 		phy_mask = 0;
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 	data->bus->phy_mask = phy_mask;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun done:
170*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(data->dev);
171*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(data->dev);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /* wait until hardware is ready for another user access */
wait_for_user_access(struct davinci_mdio_data * data)177*4882a593Smuzhiyun static inline int wait_for_user_access(struct davinci_mdio_data *data)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	struct davinci_mdio_regs __iomem *regs = data->regs;
180*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(MDIO_TIMEOUT);
181*4882a593Smuzhiyun 	u32 reg;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	while (time_after(timeout, jiffies)) {
184*4882a593Smuzhiyun 		reg = readl(&regs->user[0].access);
185*4882a593Smuzhiyun 		if ((reg & USERACCESS_GO) == 0)
186*4882a593Smuzhiyun 			return 0;
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		reg = readl(&regs->control);
189*4882a593Smuzhiyun 		if ((reg & CONTROL_IDLE) == 0) {
190*4882a593Smuzhiyun 			usleep_range(100, 200);
191*4882a593Smuzhiyun 			continue;
192*4882a593Smuzhiyun 		}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		/*
195*4882a593Smuzhiyun 		 * An emac soft_reset may have clobbered the mdio controller's
196*4882a593Smuzhiyun 		 * state machine.  We need to reset and retry the current
197*4882a593Smuzhiyun 		 * operation
198*4882a593Smuzhiyun 		 */
199*4882a593Smuzhiyun 		dev_warn(data->dev, "resetting idled controller\n");
200*4882a593Smuzhiyun 		davinci_mdio_enable(data);
201*4882a593Smuzhiyun 		return -EAGAIN;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	reg = readl(&regs->user[0].access);
205*4882a593Smuzhiyun 	if ((reg & USERACCESS_GO) == 0)
206*4882a593Smuzhiyun 		return 0;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	dev_err(data->dev, "timed out waiting for user access\n");
209*4882a593Smuzhiyun 	return -ETIMEDOUT;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun /* wait until hardware state machine is idle */
wait_for_idle(struct davinci_mdio_data * data)213*4882a593Smuzhiyun static inline int wait_for_idle(struct davinci_mdio_data *data)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	struct davinci_mdio_regs __iomem *regs = data->regs;
216*4882a593Smuzhiyun 	u32 val, ret;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	ret = readl_poll_timeout(&regs->control, val, val & CONTROL_IDLE,
219*4882a593Smuzhiyun 				 0, MDIO_TIMEOUT * 1000);
220*4882a593Smuzhiyun 	if (ret)
221*4882a593Smuzhiyun 		dev_err(data->dev, "timed out waiting for idle\n");
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	return ret;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
davinci_mdio_read(struct mii_bus * bus,int phy_id,int phy_reg)226*4882a593Smuzhiyun static int davinci_mdio_read(struct mii_bus *bus, int phy_id, int phy_reg)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct davinci_mdio_data *data = bus->priv;
229*4882a593Smuzhiyun 	u32 reg;
230*4882a593Smuzhiyun 	int ret;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK)
233*4882a593Smuzhiyun 		return -EINVAL;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(data->dev);
236*4882a593Smuzhiyun 	if (ret < 0) {
237*4882a593Smuzhiyun 		pm_runtime_put_noidle(data->dev);
238*4882a593Smuzhiyun 		return ret;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	reg = (USERACCESS_GO | USERACCESS_READ | (phy_reg << 21) |
242*4882a593Smuzhiyun 	       (phy_id << 16));
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	while (1) {
245*4882a593Smuzhiyun 		ret = wait_for_user_access(data);
246*4882a593Smuzhiyun 		if (ret == -EAGAIN)
247*4882a593Smuzhiyun 			continue;
248*4882a593Smuzhiyun 		if (ret < 0)
249*4882a593Smuzhiyun 			break;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 		writel(reg, &data->regs->user[0].access);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 		ret = wait_for_user_access(data);
254*4882a593Smuzhiyun 		if (ret == -EAGAIN)
255*4882a593Smuzhiyun 			continue;
256*4882a593Smuzhiyun 		if (ret < 0)
257*4882a593Smuzhiyun 			break;
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 		reg = readl(&data->regs->user[0].access);
260*4882a593Smuzhiyun 		ret = (reg & USERACCESS_ACK) ? (reg & USERACCESS_DATA) : -EIO;
261*4882a593Smuzhiyun 		break;
262*4882a593Smuzhiyun 	}
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(data->dev);
265*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(data->dev);
266*4882a593Smuzhiyun 	return ret;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
davinci_mdio_write(struct mii_bus * bus,int phy_id,int phy_reg,u16 phy_data)269*4882a593Smuzhiyun static int davinci_mdio_write(struct mii_bus *bus, int phy_id,
270*4882a593Smuzhiyun 			      int phy_reg, u16 phy_data)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct davinci_mdio_data *data = bus->priv;
273*4882a593Smuzhiyun 	u32 reg;
274*4882a593Smuzhiyun 	int ret;
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK)
277*4882a593Smuzhiyun 		return -EINVAL;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(data->dev);
280*4882a593Smuzhiyun 	if (ret < 0) {
281*4882a593Smuzhiyun 		pm_runtime_put_noidle(data->dev);
282*4882a593Smuzhiyun 		return ret;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	reg = (USERACCESS_GO | USERACCESS_WRITE | (phy_reg << 21) |
286*4882a593Smuzhiyun 		   (phy_id << 16) | (phy_data & USERACCESS_DATA));
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	while (1) {
289*4882a593Smuzhiyun 		ret = wait_for_user_access(data);
290*4882a593Smuzhiyun 		if (ret == -EAGAIN)
291*4882a593Smuzhiyun 			continue;
292*4882a593Smuzhiyun 		if (ret < 0)
293*4882a593Smuzhiyun 			break;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		writel(reg, &data->regs->user[0].access);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		ret = wait_for_user_access(data);
298*4882a593Smuzhiyun 		if (ret == -EAGAIN)
299*4882a593Smuzhiyun 			continue;
300*4882a593Smuzhiyun 		break;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	pm_runtime_mark_last_busy(data->dev);
304*4882a593Smuzhiyun 	pm_runtime_put_autosuspend(data->dev);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return ret;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
davinci_mdio_probe_dt(struct mdio_platform_data * data,struct platform_device * pdev)309*4882a593Smuzhiyun static int davinci_mdio_probe_dt(struct mdio_platform_data *data,
310*4882a593Smuzhiyun 			 struct platform_device *pdev)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun 	struct device_node *node = pdev->dev.of_node;
313*4882a593Smuzhiyun 	u32 prop;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (!node)
316*4882a593Smuzhiyun 		return -EINVAL;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (of_property_read_u32(node, "bus_freq", &prop)) {
319*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Missing bus_freq property in the DT.\n");
320*4882a593Smuzhiyun 		return -EINVAL;
321*4882a593Smuzhiyun 	}
322*4882a593Smuzhiyun 	data->bus_freq = prop;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	return 0;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_OF)
328*4882a593Smuzhiyun static const struct davinci_mdio_of_param of_cpsw_mdio_data = {
329*4882a593Smuzhiyun 	.autosuspend_delay_ms = 100,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun static const struct of_device_id davinci_mdio_of_mtable[] = {
333*4882a593Smuzhiyun 	{ .compatible = "ti,davinci_mdio", },
334*4882a593Smuzhiyun 	{ .compatible = "ti,cpsw-mdio", .data = &of_cpsw_mdio_data},
335*4882a593Smuzhiyun 	{ /* sentinel */ },
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, davinci_mdio_of_mtable);
338*4882a593Smuzhiyun #endif
339*4882a593Smuzhiyun 
davinci_mdio_probe(struct platform_device * pdev)340*4882a593Smuzhiyun static int davinci_mdio_probe(struct platform_device *pdev)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun 	struct mdio_platform_data *pdata = dev_get_platdata(&pdev->dev);
343*4882a593Smuzhiyun 	struct device *dev = &pdev->dev;
344*4882a593Smuzhiyun 	struct davinci_mdio_data *data;
345*4882a593Smuzhiyun 	struct resource *res;
346*4882a593Smuzhiyun 	struct phy_device *phy;
347*4882a593Smuzhiyun 	int ret, addr;
348*4882a593Smuzhiyun 	int autosuspend_delay_ms = -1;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
351*4882a593Smuzhiyun 	if (!data)
352*4882a593Smuzhiyun 		return -ENOMEM;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	data->bus = devm_mdiobus_alloc(dev);
355*4882a593Smuzhiyun 	if (!data->bus) {
356*4882a593Smuzhiyun 		dev_err(dev, "failed to alloc mii bus\n");
357*4882a593Smuzhiyun 		return -ENOMEM;
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	if (IS_ENABLED(CONFIG_OF) && dev->of_node) {
361*4882a593Smuzhiyun 		const struct of_device_id	*of_id;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		ret = davinci_mdio_probe_dt(&data->pdata, pdev);
364*4882a593Smuzhiyun 		if (ret)
365*4882a593Smuzhiyun 			return ret;
366*4882a593Smuzhiyun 		snprintf(data->bus->id, MII_BUS_ID_SIZE, "%s", pdev->name);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		of_id = of_match_device(davinci_mdio_of_mtable, &pdev->dev);
369*4882a593Smuzhiyun 		if (of_id) {
370*4882a593Smuzhiyun 			const struct davinci_mdio_of_param *of_mdio_data;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 			of_mdio_data = of_id->data;
373*4882a593Smuzhiyun 			if (of_mdio_data)
374*4882a593Smuzhiyun 				autosuspend_delay_ms =
375*4882a593Smuzhiyun 					of_mdio_data->autosuspend_delay_ms;
376*4882a593Smuzhiyun 		}
377*4882a593Smuzhiyun 	} else {
378*4882a593Smuzhiyun 		data->pdata = pdata ? (*pdata) : default_pdata;
379*4882a593Smuzhiyun 		snprintf(data->bus->id, MII_BUS_ID_SIZE, "%s-%x",
380*4882a593Smuzhiyun 			 pdev->name, pdev->id);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	data->bus->name		= dev_name(dev);
384*4882a593Smuzhiyun 	data->bus->read		= davinci_mdio_read,
385*4882a593Smuzhiyun 	data->bus->write	= davinci_mdio_write,
386*4882a593Smuzhiyun 	data->bus->reset	= davinci_mdio_reset,
387*4882a593Smuzhiyun 	data->bus->parent	= dev;
388*4882a593Smuzhiyun 	data->bus->priv		= data;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	data->clk = devm_clk_get(dev, "fck");
391*4882a593Smuzhiyun 	if (IS_ERR(data->clk)) {
392*4882a593Smuzhiyun 		dev_err(dev, "failed to get device clock\n");
393*4882a593Smuzhiyun 		return PTR_ERR(data->clk);
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	dev_set_drvdata(dev, data);
397*4882a593Smuzhiyun 	data->dev = dev;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
400*4882a593Smuzhiyun 	if (!res)
401*4882a593Smuzhiyun 		return -EINVAL;
402*4882a593Smuzhiyun 	data->regs = devm_ioremap(dev, res->start, resource_size(res));
403*4882a593Smuzhiyun 	if (!data->regs)
404*4882a593Smuzhiyun 		return -ENOMEM;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	davinci_mdio_init_clk(data);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	pm_runtime_set_autosuspend_delay(&pdev->dev, autosuspend_delay_ms);
409*4882a593Smuzhiyun 	pm_runtime_use_autosuspend(&pdev->dev);
410*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/* register the mii bus
413*4882a593Smuzhiyun 	 * Create PHYs from DT only in case if PHY child nodes are explicitly
414*4882a593Smuzhiyun 	 * defined to support backward compatibility with DTs which assume that
415*4882a593Smuzhiyun 	 * Davinci MDIO will always scan the bus for PHYs detection.
416*4882a593Smuzhiyun 	 */
417*4882a593Smuzhiyun 	if (dev->of_node && of_get_child_count(dev->of_node))
418*4882a593Smuzhiyun 		data->skip_scan = true;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	ret = of_mdiobus_register(data->bus, dev->of_node);
421*4882a593Smuzhiyun 	if (ret)
422*4882a593Smuzhiyun 		goto bail_out;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* scan and dump the bus */
425*4882a593Smuzhiyun 	for (addr = 0; addr < PHY_MAX_ADDR; addr++) {
426*4882a593Smuzhiyun 		phy = mdiobus_get_phy(data->bus, addr);
427*4882a593Smuzhiyun 		if (phy) {
428*4882a593Smuzhiyun 			dev_info(dev, "phy[%d]: device %s, driver %s\n",
429*4882a593Smuzhiyun 				 phy->mdio.addr, phydev_name(phy),
430*4882a593Smuzhiyun 				 phy->drv ? phy->drv->name : "unknown");
431*4882a593Smuzhiyun 		}
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	return 0;
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun bail_out:
437*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
438*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
439*4882a593Smuzhiyun 	return ret;
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun 
davinci_mdio_remove(struct platform_device * pdev)442*4882a593Smuzhiyun static int davinci_mdio_remove(struct platform_device *pdev)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun 	struct davinci_mdio_data *data = platform_get_drvdata(pdev);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	if (data->bus)
447*4882a593Smuzhiyun 		mdiobus_unregister(data->bus);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	pm_runtime_dont_use_autosuspend(&pdev->dev);
450*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	return 0;
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun #ifdef CONFIG_PM
davinci_mdio_runtime_suspend(struct device * dev)456*4882a593Smuzhiyun static int davinci_mdio_runtime_suspend(struct device *dev)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun 	struct davinci_mdio_data *data = dev_get_drvdata(dev);
459*4882a593Smuzhiyun 	u32 ctrl;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	/* shutdown the scan state machine */
462*4882a593Smuzhiyun 	ctrl = readl(&data->regs->control);
463*4882a593Smuzhiyun 	ctrl &= ~CONTROL_ENABLE;
464*4882a593Smuzhiyun 	writel(ctrl, &data->regs->control);
465*4882a593Smuzhiyun 	wait_for_idle(data);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return 0;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
davinci_mdio_runtime_resume(struct device * dev)470*4882a593Smuzhiyun static int davinci_mdio_runtime_resume(struct device *dev)
471*4882a593Smuzhiyun {
472*4882a593Smuzhiyun 	struct davinci_mdio_data *data = dev_get_drvdata(dev);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	davinci_mdio_enable(data);
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun #endif
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
davinci_mdio_suspend(struct device * dev)480*4882a593Smuzhiyun static int davinci_mdio_suspend(struct device *dev)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct davinci_mdio_data *data = dev_get_drvdata(dev);
483*4882a593Smuzhiyun 	int ret = 0;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	data->active_in_suspend = !pm_runtime_status_suspended(dev);
486*4882a593Smuzhiyun 	if (data->active_in_suspend)
487*4882a593Smuzhiyun 		ret = pm_runtime_force_suspend(dev);
488*4882a593Smuzhiyun 	if (ret < 0)
489*4882a593Smuzhiyun 		return ret;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	/* Select sleep pin state */
492*4882a593Smuzhiyun 	pinctrl_pm_select_sleep_state(dev);
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return 0;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
davinci_mdio_resume(struct device * dev)497*4882a593Smuzhiyun static int davinci_mdio_resume(struct device *dev)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	struct davinci_mdio_data *data = dev_get_drvdata(dev);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* Select default pin state */
502*4882a593Smuzhiyun 	pinctrl_pm_select_default_state(dev);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (data->active_in_suspend)
505*4882a593Smuzhiyun 		pm_runtime_force_resume(dev);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun #endif
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun static const struct dev_pm_ops davinci_mdio_pm_ops = {
512*4882a593Smuzhiyun 	SET_RUNTIME_PM_OPS(davinci_mdio_runtime_suspend,
513*4882a593Smuzhiyun 			   davinci_mdio_runtime_resume, NULL)
514*4882a593Smuzhiyun 	SET_LATE_SYSTEM_SLEEP_PM_OPS(davinci_mdio_suspend, davinci_mdio_resume)
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun static struct platform_driver davinci_mdio_driver = {
518*4882a593Smuzhiyun 	.driver = {
519*4882a593Smuzhiyun 		.name	 = "davinci_mdio",
520*4882a593Smuzhiyun 		.pm	 = &davinci_mdio_pm_ops,
521*4882a593Smuzhiyun 		.of_match_table = of_match_ptr(davinci_mdio_of_mtable),
522*4882a593Smuzhiyun 	},
523*4882a593Smuzhiyun 	.probe = davinci_mdio_probe,
524*4882a593Smuzhiyun 	.remove = davinci_mdio_remove,
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun 
davinci_mdio_init(void)527*4882a593Smuzhiyun static int __init davinci_mdio_init(void)
528*4882a593Smuzhiyun {
529*4882a593Smuzhiyun 	return platform_driver_register(&davinci_mdio_driver);
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun device_initcall(davinci_mdio_init);
532*4882a593Smuzhiyun 
davinci_mdio_exit(void)533*4882a593Smuzhiyun static void __exit davinci_mdio_exit(void)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	platform_driver_unregister(&davinci_mdio_driver);
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun module_exit(davinci_mdio_exit);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun MODULE_LICENSE("GPL");
540*4882a593Smuzhiyun MODULE_DESCRIPTION("DaVinci MDIO driver");
541