xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/ti/davinci_emac.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * DaVinci Ethernet Medium Access Controller
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * DaVinci EMAC is based upon CPPI 3.0 TI DMA engine
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * ---------------------------------------------------------------------------
10*4882a593Smuzhiyun  * History:
11*4882a593Smuzhiyun  * 0-5 A number of folks worked on this driver in bits and pieces but the major
12*4882a593Smuzhiyun  *     contribution came from Suraj Iyer and Anant Gole
13*4882a593Smuzhiyun  * 6.0 Anant Gole - rewrote the driver as per Linux conventions
14*4882a593Smuzhiyun  * 6.1 Chaithrika U S - added support for Gigabit and RMII features,
15*4882a593Smuzhiyun  *     PHY layer usage
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/sched.h>
21*4882a593Smuzhiyun #include <linux/string.h>
22*4882a593Smuzhiyun #include <linux/timer.h>
23*4882a593Smuzhiyun #include <linux/errno.h>
24*4882a593Smuzhiyun #include <linux/in.h>
25*4882a593Smuzhiyun #include <linux/ioport.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/mm.h>
28*4882a593Smuzhiyun #include <linux/interrupt.h>
29*4882a593Smuzhiyun #include <linux/init.h>
30*4882a593Smuzhiyun #include <linux/netdevice.h>
31*4882a593Smuzhiyun #include <linux/etherdevice.h>
32*4882a593Smuzhiyun #include <linux/skbuff.h>
33*4882a593Smuzhiyun #include <linux/ethtool.h>
34*4882a593Smuzhiyun #include <linux/highmem.h>
35*4882a593Smuzhiyun #include <linux/proc_fs.h>
36*4882a593Smuzhiyun #include <linux/ctype.h>
37*4882a593Smuzhiyun #include <linux/spinlock.h>
38*4882a593Smuzhiyun #include <linux/dma-mapping.h>
39*4882a593Smuzhiyun #include <linux/clk.h>
40*4882a593Smuzhiyun #include <linux/platform_device.h>
41*4882a593Smuzhiyun #include <linux/regmap.h>
42*4882a593Smuzhiyun #include <linux/semaphore.h>
43*4882a593Smuzhiyun #include <linux/phy.h>
44*4882a593Smuzhiyun #include <linux/bitops.h>
45*4882a593Smuzhiyun #include <linux/io.h>
46*4882a593Smuzhiyun #include <linux/uaccess.h>
47*4882a593Smuzhiyun #include <linux/pm_runtime.h>
48*4882a593Smuzhiyun #include <linux/davinci_emac.h>
49*4882a593Smuzhiyun #include <linux/of.h>
50*4882a593Smuzhiyun #include <linux/of_address.h>
51*4882a593Smuzhiyun #include <linux/of_device.h>
52*4882a593Smuzhiyun #include <linux/of_mdio.h>
53*4882a593Smuzhiyun #include <linux/of_irq.h>
54*4882a593Smuzhiyun #include <linux/of_net.h>
55*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #include <asm/irq.h>
58*4882a593Smuzhiyun #include <asm/page.h>
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #include "cpsw.h"
61*4882a593Smuzhiyun #include "davinci_cpdma.h"
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static int debug_level;
64*4882a593Smuzhiyun module_param(debug_level, int, 0);
65*4882a593Smuzhiyun MODULE_PARM_DESC(debug_level, "DaVinci EMAC debug level (NETIF_MSG bits)");
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* Netif debug messages possible */
68*4882a593Smuzhiyun #define DAVINCI_EMAC_DEBUG	(NETIF_MSG_DRV | \
69*4882a593Smuzhiyun 				NETIF_MSG_PROBE | \
70*4882a593Smuzhiyun 				NETIF_MSG_LINK | \
71*4882a593Smuzhiyun 				NETIF_MSG_TIMER | \
72*4882a593Smuzhiyun 				NETIF_MSG_IFDOWN | \
73*4882a593Smuzhiyun 				NETIF_MSG_IFUP | \
74*4882a593Smuzhiyun 				NETIF_MSG_RX_ERR | \
75*4882a593Smuzhiyun 				NETIF_MSG_TX_ERR | \
76*4882a593Smuzhiyun 				NETIF_MSG_TX_QUEUED | \
77*4882a593Smuzhiyun 				NETIF_MSG_INTR | \
78*4882a593Smuzhiyun 				NETIF_MSG_TX_DONE | \
79*4882a593Smuzhiyun 				NETIF_MSG_RX_STATUS | \
80*4882a593Smuzhiyun 				NETIF_MSG_PKTDATA | \
81*4882a593Smuzhiyun 				NETIF_MSG_HW | \
82*4882a593Smuzhiyun 				NETIF_MSG_WOL)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* version info */
85*4882a593Smuzhiyun #define EMAC_MAJOR_VERSION	6
86*4882a593Smuzhiyun #define EMAC_MINOR_VERSION	1
87*4882a593Smuzhiyun #define EMAC_MODULE_VERSION	"6.1"
88*4882a593Smuzhiyun MODULE_VERSION(EMAC_MODULE_VERSION);
89*4882a593Smuzhiyun static const char emac_version_string[] = "TI DaVinci EMAC Linux v6.1";
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* Configuration items */
92*4882a593Smuzhiyun #define EMAC_DEF_PASS_CRC		(0) /* Do not pass CRC up to frames */
93*4882a593Smuzhiyun #define EMAC_DEF_QOS_EN			(0) /* EMAC proprietary QoS disabled */
94*4882a593Smuzhiyun #define EMAC_DEF_NO_BUFF_CHAIN		(0) /* No buffer chain */
95*4882a593Smuzhiyun #define EMAC_DEF_MACCTRL_FRAME_EN	(0) /* Discard Maccontrol frames */
96*4882a593Smuzhiyun #define EMAC_DEF_SHORT_FRAME_EN		(0) /* Discard short frames */
97*4882a593Smuzhiyun #define EMAC_DEF_ERROR_FRAME_EN		(0) /* Discard error frames */
98*4882a593Smuzhiyun #define EMAC_DEF_PROM_EN		(0) /* Promiscuous disabled */
99*4882a593Smuzhiyun #define EMAC_DEF_PROM_CH		(0) /* Promiscuous channel is 0 */
100*4882a593Smuzhiyun #define EMAC_DEF_BCAST_EN		(1) /* Broadcast enabled */
101*4882a593Smuzhiyun #define EMAC_DEF_BCAST_CH		(0) /* Broadcast channel is 0 */
102*4882a593Smuzhiyun #define EMAC_DEF_MCAST_EN		(1) /* Multicast enabled */
103*4882a593Smuzhiyun #define EMAC_DEF_MCAST_CH		(0) /* Multicast channel is 0 */
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define EMAC_DEF_TXPRIO_FIXED		(1) /* TX Priority is fixed */
106*4882a593Smuzhiyun #define EMAC_DEF_TXPACING_EN		(0) /* TX pacing NOT supported*/
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define EMAC_DEF_BUFFER_OFFSET		(0) /* Buffer offset to DMA (future) */
109*4882a593Smuzhiyun #define EMAC_DEF_MIN_ETHPKTSIZE		(60) /* Minimum ethernet pkt size */
110*4882a593Smuzhiyun #define EMAC_DEF_MAX_FRAME_SIZE		(1500 + 14 + 4 + 4)
111*4882a593Smuzhiyun #define EMAC_DEF_TX_CH			(0) /* Default 0th channel */
112*4882a593Smuzhiyun #define EMAC_DEF_RX_CH			(0) /* Default 0th channel */
113*4882a593Smuzhiyun #define EMAC_DEF_RX_NUM_DESC		(128)
114*4882a593Smuzhiyun #define EMAC_DEF_MAX_TX_CH		(1) /* Max TX channels configured */
115*4882a593Smuzhiyun #define EMAC_DEF_MAX_RX_CH		(1) /* Max RX channels configured */
116*4882a593Smuzhiyun #define EMAC_POLL_WEIGHT		(64) /* Default NAPI poll weight */
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Buffer descriptor parameters */
119*4882a593Smuzhiyun #define EMAC_DEF_TX_MAX_SERVICE		(32) /* TX max service BD's */
120*4882a593Smuzhiyun #define EMAC_DEF_RX_MAX_SERVICE		(64) /* should = netdev->weight */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* EMAC register related defines */
123*4882a593Smuzhiyun #define EMAC_ALL_MULTI_REG_VALUE	(0xFFFFFFFF)
124*4882a593Smuzhiyun #define EMAC_NUM_MULTICAST_BITS		(64)
125*4882a593Smuzhiyun #define EMAC_TX_CONTROL_TX_ENABLE_VAL	(0x1)
126*4882a593Smuzhiyun #define EMAC_RX_CONTROL_RX_ENABLE_VAL	(0x1)
127*4882a593Smuzhiyun #define EMAC_MAC_HOST_ERR_INTMASK_VAL	(0x2)
128*4882a593Smuzhiyun #define EMAC_RX_UNICAST_CLEAR_ALL	(0xFF)
129*4882a593Smuzhiyun #define EMAC_INT_MASK_CLEAR		(0xFF)
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* RX MBP register bit positions */
132*4882a593Smuzhiyun #define EMAC_RXMBP_PASSCRC_MASK		BIT(30)
133*4882a593Smuzhiyun #define EMAC_RXMBP_QOSEN_MASK		BIT(29)
134*4882a593Smuzhiyun #define EMAC_RXMBP_NOCHAIN_MASK		BIT(28)
135*4882a593Smuzhiyun #define EMAC_RXMBP_CMFEN_MASK		BIT(24)
136*4882a593Smuzhiyun #define EMAC_RXMBP_CSFEN_MASK		BIT(23)
137*4882a593Smuzhiyun #define EMAC_RXMBP_CEFEN_MASK		BIT(22)
138*4882a593Smuzhiyun #define EMAC_RXMBP_CAFEN_MASK		BIT(21)
139*4882a593Smuzhiyun #define EMAC_RXMBP_PROMCH_SHIFT		(16)
140*4882a593Smuzhiyun #define EMAC_RXMBP_PROMCH_MASK		(0x7 << 16)
141*4882a593Smuzhiyun #define EMAC_RXMBP_BROADEN_MASK		BIT(13)
142*4882a593Smuzhiyun #define EMAC_RXMBP_BROADCH_SHIFT	(8)
143*4882a593Smuzhiyun #define EMAC_RXMBP_BROADCH_MASK		(0x7 << 8)
144*4882a593Smuzhiyun #define EMAC_RXMBP_MULTIEN_MASK		BIT(5)
145*4882a593Smuzhiyun #define EMAC_RXMBP_MULTICH_SHIFT	(0)
146*4882a593Smuzhiyun #define EMAC_RXMBP_MULTICH_MASK		(0x7)
147*4882a593Smuzhiyun #define EMAC_RXMBP_CHMASK		(0x7)
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* EMAC register definitions/bit maps used */
150*4882a593Smuzhiyun # define EMAC_MBP_RXPROMISC		(0x00200000)
151*4882a593Smuzhiyun # define EMAC_MBP_PROMISCCH(ch)		(((ch) & 0x7) << 16)
152*4882a593Smuzhiyun # define EMAC_MBP_RXBCAST		(0x00002000)
153*4882a593Smuzhiyun # define EMAC_MBP_BCASTCHAN(ch)		(((ch) & 0x7) << 8)
154*4882a593Smuzhiyun # define EMAC_MBP_RXMCAST		(0x00000020)
155*4882a593Smuzhiyun # define EMAC_MBP_MCASTCHAN(ch)		((ch) & 0x7)
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* EMAC mac_control register */
158*4882a593Smuzhiyun #define EMAC_MACCONTROL_TXPTYPE		BIT(9)
159*4882a593Smuzhiyun #define EMAC_MACCONTROL_TXPACEEN	BIT(6)
160*4882a593Smuzhiyun #define EMAC_MACCONTROL_GMIIEN		BIT(5)
161*4882a593Smuzhiyun #define EMAC_MACCONTROL_GIGABITEN	BIT(7)
162*4882a593Smuzhiyun #define EMAC_MACCONTROL_FULLDUPLEXEN	BIT(0)
163*4882a593Smuzhiyun #define EMAC_MACCONTROL_RMIISPEED_MASK	BIT(15)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* GIGABIT MODE related bits */
166*4882a593Smuzhiyun #define EMAC_DM646X_MACCONTORL_GIG	BIT(7)
167*4882a593Smuzhiyun #define EMAC_DM646X_MACCONTORL_GIGFORCE	BIT(17)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* EMAC mac_status register */
170*4882a593Smuzhiyun #define EMAC_MACSTATUS_TXERRCODE_MASK	(0xF00000)
171*4882a593Smuzhiyun #define EMAC_MACSTATUS_TXERRCODE_SHIFT	(20)
172*4882a593Smuzhiyun #define EMAC_MACSTATUS_TXERRCH_MASK	(0x70000)
173*4882a593Smuzhiyun #define EMAC_MACSTATUS_TXERRCH_SHIFT	(16)
174*4882a593Smuzhiyun #define EMAC_MACSTATUS_RXERRCODE_MASK	(0xF000)
175*4882a593Smuzhiyun #define EMAC_MACSTATUS_RXERRCODE_SHIFT	(12)
176*4882a593Smuzhiyun #define EMAC_MACSTATUS_RXERRCH_MASK	(0x700)
177*4882a593Smuzhiyun #define EMAC_MACSTATUS_RXERRCH_SHIFT	(8)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /* EMAC RX register masks */
180*4882a593Smuzhiyun #define EMAC_RX_MAX_LEN_MASK		(0xFFFF)
181*4882a593Smuzhiyun #define EMAC_RX_BUFFER_OFFSET_MASK	(0xFFFF)
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* MAC_IN_VECTOR (0x180) register bit fields */
184*4882a593Smuzhiyun #define EMAC_DM644X_MAC_IN_VECTOR_HOST_INT	BIT(17)
185*4882a593Smuzhiyun #define EMAC_DM644X_MAC_IN_VECTOR_STATPEND_INT	BIT(16)
186*4882a593Smuzhiyun #define EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC	BIT(8)
187*4882a593Smuzhiyun #define EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC	BIT(0)
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /** NOTE:: For DM646x the IN_VECTOR has changed */
190*4882a593Smuzhiyun #define EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC	BIT(EMAC_DEF_RX_CH)
191*4882a593Smuzhiyun #define EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC	BIT(16 + EMAC_DEF_TX_CH)
192*4882a593Smuzhiyun #define EMAC_DM646X_MAC_IN_VECTOR_HOST_INT	BIT(26)
193*4882a593Smuzhiyun #define EMAC_DM646X_MAC_IN_VECTOR_STATPEND_INT	BIT(27)
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun /* CPPI bit positions */
196*4882a593Smuzhiyun #define EMAC_CPPI_SOP_BIT		BIT(31)
197*4882a593Smuzhiyun #define EMAC_CPPI_EOP_BIT		BIT(30)
198*4882a593Smuzhiyun #define EMAC_CPPI_OWNERSHIP_BIT		BIT(29)
199*4882a593Smuzhiyun #define EMAC_CPPI_EOQ_BIT		BIT(28)
200*4882a593Smuzhiyun #define EMAC_CPPI_TEARDOWN_COMPLETE_BIT BIT(27)
201*4882a593Smuzhiyun #define EMAC_CPPI_PASS_CRC_BIT		BIT(26)
202*4882a593Smuzhiyun #define EMAC_RX_BD_BUF_SIZE		(0xFFFF)
203*4882a593Smuzhiyun #define EMAC_BD_LENGTH_FOR_CACHE	(16) /* only CPPI bytes */
204*4882a593Smuzhiyun #define EMAC_RX_BD_PKT_LENGTH_MASK	(0xFFFF)
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /* Max hardware defines */
207*4882a593Smuzhiyun #define EMAC_MAX_TXRX_CHANNELS		 (8)  /* Max hardware channels */
208*4882a593Smuzhiyun #define EMAC_DEF_MAX_MULTICAST_ADDRESSES (64) /* Max mcast addr's */
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun /* EMAC Peripheral Device Register Memory Layout structure */
211*4882a593Smuzhiyun #define EMAC_MACINVECTOR	0x90
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun #define EMAC_DM646X_MACEOIVECTOR	0x94
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun #define EMAC_MACINTSTATRAW	0xB0
216*4882a593Smuzhiyun #define EMAC_MACINTSTATMASKED	0xB4
217*4882a593Smuzhiyun #define EMAC_MACINTMASKSET	0xB8
218*4882a593Smuzhiyun #define EMAC_MACINTMASKCLEAR	0xBC
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun #define EMAC_RXMBPENABLE	0x100
221*4882a593Smuzhiyun #define EMAC_RXUNICASTSET	0x104
222*4882a593Smuzhiyun #define EMAC_RXUNICASTCLEAR	0x108
223*4882a593Smuzhiyun #define EMAC_RXMAXLEN		0x10C
224*4882a593Smuzhiyun #define EMAC_RXBUFFEROFFSET	0x110
225*4882a593Smuzhiyun #define EMAC_RXFILTERLOWTHRESH	0x114
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define EMAC_MACCONTROL		0x160
228*4882a593Smuzhiyun #define EMAC_MACSTATUS		0x164
229*4882a593Smuzhiyun #define EMAC_EMCONTROL		0x168
230*4882a593Smuzhiyun #define EMAC_FIFOCONTROL	0x16C
231*4882a593Smuzhiyun #define EMAC_MACCONFIG		0x170
232*4882a593Smuzhiyun #define EMAC_SOFTRESET		0x174
233*4882a593Smuzhiyun #define EMAC_MACSRCADDRLO	0x1D0
234*4882a593Smuzhiyun #define EMAC_MACSRCADDRHI	0x1D4
235*4882a593Smuzhiyun #define EMAC_MACHASH1		0x1D8
236*4882a593Smuzhiyun #define EMAC_MACHASH2		0x1DC
237*4882a593Smuzhiyun #define EMAC_MACADDRLO		0x500
238*4882a593Smuzhiyun #define EMAC_MACADDRHI		0x504
239*4882a593Smuzhiyun #define EMAC_MACINDEX		0x508
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun /* EMAC statistics registers */
242*4882a593Smuzhiyun #define EMAC_RXGOODFRAMES	0x200
243*4882a593Smuzhiyun #define EMAC_RXBCASTFRAMES	0x204
244*4882a593Smuzhiyun #define EMAC_RXMCASTFRAMES	0x208
245*4882a593Smuzhiyun #define EMAC_RXPAUSEFRAMES	0x20C
246*4882a593Smuzhiyun #define EMAC_RXCRCERRORS	0x210
247*4882a593Smuzhiyun #define EMAC_RXALIGNCODEERRORS	0x214
248*4882a593Smuzhiyun #define EMAC_RXOVERSIZED	0x218
249*4882a593Smuzhiyun #define EMAC_RXJABBER		0x21C
250*4882a593Smuzhiyun #define EMAC_RXUNDERSIZED	0x220
251*4882a593Smuzhiyun #define EMAC_RXFRAGMENTS	0x224
252*4882a593Smuzhiyun #define EMAC_RXFILTERED		0x228
253*4882a593Smuzhiyun #define EMAC_RXQOSFILTERED	0x22C
254*4882a593Smuzhiyun #define EMAC_RXOCTETS		0x230
255*4882a593Smuzhiyun #define EMAC_TXGOODFRAMES	0x234
256*4882a593Smuzhiyun #define EMAC_TXBCASTFRAMES	0x238
257*4882a593Smuzhiyun #define EMAC_TXMCASTFRAMES	0x23C
258*4882a593Smuzhiyun #define EMAC_TXPAUSEFRAMES	0x240
259*4882a593Smuzhiyun #define EMAC_TXDEFERRED		0x244
260*4882a593Smuzhiyun #define EMAC_TXCOLLISION	0x248
261*4882a593Smuzhiyun #define EMAC_TXSINGLECOLL	0x24C
262*4882a593Smuzhiyun #define EMAC_TXMULTICOLL	0x250
263*4882a593Smuzhiyun #define EMAC_TXEXCESSIVECOLL	0x254
264*4882a593Smuzhiyun #define EMAC_TXLATECOLL		0x258
265*4882a593Smuzhiyun #define EMAC_TXUNDERRUN		0x25C
266*4882a593Smuzhiyun #define EMAC_TXCARRIERSENSE	0x260
267*4882a593Smuzhiyun #define EMAC_TXOCTETS		0x264
268*4882a593Smuzhiyun #define EMAC_NETOCTETS		0x280
269*4882a593Smuzhiyun #define EMAC_RXSOFOVERRUNS	0x284
270*4882a593Smuzhiyun #define EMAC_RXMOFOVERRUNS	0x288
271*4882a593Smuzhiyun #define EMAC_RXDMAOVERRUNS	0x28C
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun /* EMAC DM644x control registers */
274*4882a593Smuzhiyun #define EMAC_CTRL_EWCTL		(0x4)
275*4882a593Smuzhiyun #define EMAC_CTRL_EWINTTCNT	(0x8)
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun /* EMAC DM644x control module masks */
278*4882a593Smuzhiyun #define EMAC_DM644X_EWINTCNT_MASK	0x1FFFF
279*4882a593Smuzhiyun #define EMAC_DM644X_INTMIN_INTVL	0x1
280*4882a593Smuzhiyun #define EMAC_DM644X_INTMAX_INTVL	(EMAC_DM644X_EWINTCNT_MASK)
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* EMAC DM646X control module registers */
283*4882a593Smuzhiyun #define EMAC_DM646X_CMINTCTRL	0x0C
284*4882a593Smuzhiyun #define EMAC_DM646X_CMRXINTEN	0x14
285*4882a593Smuzhiyun #define EMAC_DM646X_CMTXINTEN	0x18
286*4882a593Smuzhiyun #define EMAC_DM646X_CMRXINTMAX	0x70
287*4882a593Smuzhiyun #define EMAC_DM646X_CMTXINTMAX	0x74
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun /* EMAC DM646X control module masks */
290*4882a593Smuzhiyun #define EMAC_DM646X_INTPACEEN		(0x3 << 16)
291*4882a593Smuzhiyun #define EMAC_DM646X_INTPRESCALE_MASK	(0x7FF << 0)
292*4882a593Smuzhiyun #define EMAC_DM646X_CMINTMAX_CNT	63
293*4882a593Smuzhiyun #define EMAC_DM646X_CMINTMIN_CNT	2
294*4882a593Smuzhiyun #define EMAC_DM646X_CMINTMAX_INTVL	(1000 / EMAC_DM646X_CMINTMIN_CNT)
295*4882a593Smuzhiyun #define EMAC_DM646X_CMINTMIN_INTVL	((1000 / EMAC_DM646X_CMINTMAX_CNT) + 1)
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun /* EMAC EOI codes for C0 */
299*4882a593Smuzhiyun #define EMAC_DM646X_MAC_EOI_C0_RXEN	(0x01)
300*4882a593Smuzhiyun #define EMAC_DM646X_MAC_EOI_C0_TXEN	(0x02)
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun /* EMAC Stats Clear Mask */
303*4882a593Smuzhiyun #define EMAC_STATS_CLR_MASK    (0xFFFFFFFF)
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun /* emac_priv: EMAC private data structure
306*4882a593Smuzhiyun  *
307*4882a593Smuzhiyun  * EMAC adapter private data structure
308*4882a593Smuzhiyun  */
309*4882a593Smuzhiyun struct emac_priv {
310*4882a593Smuzhiyun 	u32 msg_enable;
311*4882a593Smuzhiyun 	struct net_device *ndev;
312*4882a593Smuzhiyun 	struct platform_device *pdev;
313*4882a593Smuzhiyun 	struct napi_struct napi;
314*4882a593Smuzhiyun 	char mac_addr[6];
315*4882a593Smuzhiyun 	void __iomem *remap_addr;
316*4882a593Smuzhiyun 	u32 emac_base_phys;
317*4882a593Smuzhiyun 	void __iomem *emac_base;
318*4882a593Smuzhiyun 	void __iomem *ctrl_base;
319*4882a593Smuzhiyun 	struct cpdma_ctlr *dma;
320*4882a593Smuzhiyun 	struct cpdma_chan *txchan;
321*4882a593Smuzhiyun 	struct cpdma_chan *rxchan;
322*4882a593Smuzhiyun 	u32 link; /* 1=link on, 0=link off */
323*4882a593Smuzhiyun 	u32 speed; /* 0=Auto Neg, 1=No PHY, 10,100, 1000 - mbps */
324*4882a593Smuzhiyun 	u32 duplex; /* Link duplex: 0=Half, 1=Full */
325*4882a593Smuzhiyun 	u32 rx_buf_size;
326*4882a593Smuzhiyun 	u32 isr_count;
327*4882a593Smuzhiyun 	u32 coal_intvl;
328*4882a593Smuzhiyun 	u32 bus_freq_mhz;
329*4882a593Smuzhiyun 	u8 rmii_en;
330*4882a593Smuzhiyun 	u8 version;
331*4882a593Smuzhiyun 	u32 mac_hash1;
332*4882a593Smuzhiyun 	u32 mac_hash2;
333*4882a593Smuzhiyun 	u32 multicast_hash_cnt[EMAC_NUM_MULTICAST_BITS];
334*4882a593Smuzhiyun 	u32 rx_addr_type;
335*4882a593Smuzhiyun 	const char *phy_id;
336*4882a593Smuzhiyun 	struct device_node *phy_node;
337*4882a593Smuzhiyun 	spinlock_t lock;
338*4882a593Smuzhiyun 	/*platform specific members*/
339*4882a593Smuzhiyun 	void (*int_enable) (void);
340*4882a593Smuzhiyun 	void (*int_disable) (void);
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* EMAC TX Host Error description strings */
344*4882a593Smuzhiyun static char *emac_txhost_errcodes[16] = {
345*4882a593Smuzhiyun 	"No error", "SOP error", "Ownership bit not set in SOP buffer",
346*4882a593Smuzhiyun 	"Zero Next Buffer Descriptor Pointer Without EOP",
347*4882a593Smuzhiyun 	"Zero Buffer Pointer", "Zero Buffer Length", "Packet Length Error",
348*4882a593Smuzhiyun 	"Reserved", "Reserved", "Reserved", "Reserved", "Reserved",
349*4882a593Smuzhiyun 	"Reserved", "Reserved", "Reserved", "Reserved"
350*4882a593Smuzhiyun };
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /* EMAC RX Host Error description strings */
353*4882a593Smuzhiyun static char *emac_rxhost_errcodes[16] = {
354*4882a593Smuzhiyun 	"No error", "Reserved", "Ownership bit not set in input buffer",
355*4882a593Smuzhiyun 	"Reserved", "Zero Buffer Pointer", "Reserved", "Reserved",
356*4882a593Smuzhiyun 	"Reserved", "Reserved", "Reserved", "Reserved", "Reserved",
357*4882a593Smuzhiyun 	"Reserved", "Reserved", "Reserved", "Reserved"
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /* Helper macros */
361*4882a593Smuzhiyun #define emac_read(reg)		  ioread32(priv->emac_base + (reg))
362*4882a593Smuzhiyun #define emac_write(reg, val)      iowrite32(val, priv->emac_base + (reg))
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun #define emac_ctrl_read(reg)	  ioread32((priv->ctrl_base + (reg)))
365*4882a593Smuzhiyun #define emac_ctrl_write(reg, val) iowrite32(val, (priv->ctrl_base + (reg)))
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun /**
368*4882a593Smuzhiyun  * emac_get_drvinfo - Get EMAC driver information
369*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
370*4882a593Smuzhiyun  * @info: ethtool info structure containing name and version
371*4882a593Smuzhiyun  *
372*4882a593Smuzhiyun  * Returns EMAC driver information (name and version)
373*4882a593Smuzhiyun  *
374*4882a593Smuzhiyun  */
emac_get_drvinfo(struct net_device * ndev,struct ethtool_drvinfo * info)375*4882a593Smuzhiyun static void emac_get_drvinfo(struct net_device *ndev,
376*4882a593Smuzhiyun 			     struct ethtool_drvinfo *info)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	strlcpy(info->driver, emac_version_string, sizeof(info->driver));
379*4882a593Smuzhiyun 	strlcpy(info->version, EMAC_MODULE_VERSION, sizeof(info->version));
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /**
383*4882a593Smuzhiyun  * emac_get_coalesce - Get interrupt coalesce settings for this device
384*4882a593Smuzhiyun  * @ndev : The DaVinci EMAC network adapter
385*4882a593Smuzhiyun  * @coal : ethtool coalesce settings structure
386*4882a593Smuzhiyun  *
387*4882a593Smuzhiyun  * Fetch the current interrupt coalesce settings
388*4882a593Smuzhiyun  *
389*4882a593Smuzhiyun  */
emac_get_coalesce(struct net_device * ndev,struct ethtool_coalesce * coal)390*4882a593Smuzhiyun static int emac_get_coalesce(struct net_device *ndev,
391*4882a593Smuzhiyun 				struct ethtool_coalesce *coal)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	coal->rx_coalesce_usecs = priv->coal_intvl;
396*4882a593Smuzhiyun 	return 0;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun /**
401*4882a593Smuzhiyun  * emac_set_coalesce - Set interrupt coalesce settings for this device
402*4882a593Smuzhiyun  * @ndev : The DaVinci EMAC network adapter
403*4882a593Smuzhiyun  * @coal : ethtool coalesce settings structure
404*4882a593Smuzhiyun  *
405*4882a593Smuzhiyun  * Set interrupt coalesce parameters
406*4882a593Smuzhiyun  *
407*4882a593Smuzhiyun  */
emac_set_coalesce(struct net_device * ndev,struct ethtool_coalesce * coal)408*4882a593Smuzhiyun static int emac_set_coalesce(struct net_device *ndev,
409*4882a593Smuzhiyun 				struct ethtool_coalesce *coal)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
412*4882a593Smuzhiyun 	u32 int_ctrl, num_interrupts = 0;
413*4882a593Smuzhiyun 	u32 prescale = 0, addnl_dvdr = 1, coal_intvl = 0;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	if (!coal->rx_coalesce_usecs) {
416*4882a593Smuzhiyun 		priv->coal_intvl = 0;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 		switch (priv->version) {
419*4882a593Smuzhiyun 		case EMAC_VERSION_2:
420*4882a593Smuzhiyun 			emac_ctrl_write(EMAC_DM646X_CMINTCTRL, 0);
421*4882a593Smuzhiyun 			break;
422*4882a593Smuzhiyun 		default:
423*4882a593Smuzhiyun 			emac_ctrl_write(EMAC_CTRL_EWINTTCNT, 0);
424*4882a593Smuzhiyun 			break;
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		return 0;
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	coal_intvl = coal->rx_coalesce_usecs;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	switch (priv->version) {
433*4882a593Smuzhiyun 	case EMAC_VERSION_2:
434*4882a593Smuzhiyun 		int_ctrl =  emac_ctrl_read(EMAC_DM646X_CMINTCTRL);
435*4882a593Smuzhiyun 		prescale = priv->bus_freq_mhz * 4;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		if (coal_intvl < EMAC_DM646X_CMINTMIN_INTVL)
438*4882a593Smuzhiyun 			coal_intvl = EMAC_DM646X_CMINTMIN_INTVL;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 		if (coal_intvl > EMAC_DM646X_CMINTMAX_INTVL) {
441*4882a593Smuzhiyun 			/*
442*4882a593Smuzhiyun 			 * Interrupt pacer works with 4us Pulse, we can
443*4882a593Smuzhiyun 			 * throttle further by dilating the 4us pulse.
444*4882a593Smuzhiyun 			 */
445*4882a593Smuzhiyun 			addnl_dvdr = EMAC_DM646X_INTPRESCALE_MASK / prescale;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 			if (addnl_dvdr > 1) {
448*4882a593Smuzhiyun 				prescale *= addnl_dvdr;
449*4882a593Smuzhiyun 				if (coal_intvl > (EMAC_DM646X_CMINTMAX_INTVL
450*4882a593Smuzhiyun 							* addnl_dvdr))
451*4882a593Smuzhiyun 					coal_intvl = (EMAC_DM646X_CMINTMAX_INTVL
452*4882a593Smuzhiyun 							* addnl_dvdr);
453*4882a593Smuzhiyun 			} else {
454*4882a593Smuzhiyun 				addnl_dvdr = 1;
455*4882a593Smuzhiyun 				coal_intvl = EMAC_DM646X_CMINTMAX_INTVL;
456*4882a593Smuzhiyun 			}
457*4882a593Smuzhiyun 		}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 		int_ctrl |= EMAC_DM646X_INTPACEEN;
462*4882a593Smuzhiyun 		int_ctrl &= (~EMAC_DM646X_INTPRESCALE_MASK);
463*4882a593Smuzhiyun 		int_ctrl |= (prescale & EMAC_DM646X_INTPRESCALE_MASK);
464*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMINTCTRL, int_ctrl);
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMRXINTMAX, num_interrupts);
467*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMTXINTMAX, num_interrupts);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 		break;
470*4882a593Smuzhiyun 	default:
471*4882a593Smuzhiyun 		int_ctrl = emac_ctrl_read(EMAC_CTRL_EWINTTCNT);
472*4882a593Smuzhiyun 		int_ctrl &= (~EMAC_DM644X_EWINTCNT_MASK);
473*4882a593Smuzhiyun 		prescale = coal_intvl * priv->bus_freq_mhz;
474*4882a593Smuzhiyun 		if (prescale > EMAC_DM644X_EWINTCNT_MASK) {
475*4882a593Smuzhiyun 			prescale = EMAC_DM644X_EWINTCNT_MASK;
476*4882a593Smuzhiyun 			coal_intvl = prescale / priv->bus_freq_mhz;
477*4882a593Smuzhiyun 		}
478*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_CTRL_EWINTTCNT, (int_ctrl | prescale));
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 		break;
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	printk(KERN_INFO"Set coalesce to %d usecs.\n", coal_intvl);
484*4882a593Smuzhiyun 	priv->coal_intvl = coal_intvl;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun /* ethtool_ops: DaVinci EMAC Ethtool structure
492*4882a593Smuzhiyun  *
493*4882a593Smuzhiyun  * Ethtool support for EMAC adapter
494*4882a593Smuzhiyun  */
495*4882a593Smuzhiyun static const struct ethtool_ops ethtool_ops = {
496*4882a593Smuzhiyun 	.supported_coalesce_params = ETHTOOL_COALESCE_RX_USECS,
497*4882a593Smuzhiyun 	.get_drvinfo = emac_get_drvinfo,
498*4882a593Smuzhiyun 	.get_link = ethtool_op_get_link,
499*4882a593Smuzhiyun 	.get_coalesce = emac_get_coalesce,
500*4882a593Smuzhiyun 	.set_coalesce =  emac_set_coalesce,
501*4882a593Smuzhiyun 	.get_ts_info = ethtool_op_get_ts_info,
502*4882a593Smuzhiyun 	.get_link_ksettings = phy_ethtool_get_link_ksettings,
503*4882a593Smuzhiyun 	.set_link_ksettings = phy_ethtool_set_link_ksettings,
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun /**
507*4882a593Smuzhiyun  * emac_update_phystatus - Update Phy status
508*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
509*4882a593Smuzhiyun  *
510*4882a593Smuzhiyun  * Updates phy status and takes action for network queue if required
511*4882a593Smuzhiyun  * based upon link status
512*4882a593Smuzhiyun  *
513*4882a593Smuzhiyun  */
emac_update_phystatus(struct emac_priv * priv)514*4882a593Smuzhiyun static void emac_update_phystatus(struct emac_priv *priv)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun 	u32 mac_control;
517*4882a593Smuzhiyun 	u32 new_duplex;
518*4882a593Smuzhiyun 	u32 cur_duplex;
519*4882a593Smuzhiyun 	struct net_device *ndev = priv->ndev;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	mac_control = emac_read(EMAC_MACCONTROL);
522*4882a593Smuzhiyun 	cur_duplex = (mac_control & EMAC_MACCONTROL_FULLDUPLEXEN) ?
523*4882a593Smuzhiyun 			DUPLEX_FULL : DUPLEX_HALF;
524*4882a593Smuzhiyun 	if (ndev->phydev)
525*4882a593Smuzhiyun 		new_duplex = ndev->phydev->duplex;
526*4882a593Smuzhiyun 	else
527*4882a593Smuzhiyun 		new_duplex = DUPLEX_FULL;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* We get called only if link has changed (speed/duplex/status) */
530*4882a593Smuzhiyun 	if ((priv->link) && (new_duplex != cur_duplex)) {
531*4882a593Smuzhiyun 		priv->duplex = new_duplex;
532*4882a593Smuzhiyun 		if (DUPLEX_FULL == priv->duplex)
533*4882a593Smuzhiyun 			mac_control |= (EMAC_MACCONTROL_FULLDUPLEXEN);
534*4882a593Smuzhiyun 		else
535*4882a593Smuzhiyun 			mac_control &= ~(EMAC_MACCONTROL_FULLDUPLEXEN);
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	if (priv->speed == SPEED_1000 && (priv->version == EMAC_VERSION_2)) {
539*4882a593Smuzhiyun 		mac_control = emac_read(EMAC_MACCONTROL);
540*4882a593Smuzhiyun 		mac_control |= (EMAC_DM646X_MACCONTORL_GIG |
541*4882a593Smuzhiyun 				EMAC_DM646X_MACCONTORL_GIGFORCE);
542*4882a593Smuzhiyun 	} else {
543*4882a593Smuzhiyun 		/* Clear the GIG bit and GIGFORCE bit */
544*4882a593Smuzhiyun 		mac_control &= ~(EMAC_DM646X_MACCONTORL_GIGFORCE |
545*4882a593Smuzhiyun 					EMAC_DM646X_MACCONTORL_GIG);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 		if (priv->rmii_en && (priv->speed == SPEED_100))
548*4882a593Smuzhiyun 			mac_control |= EMAC_MACCONTROL_RMIISPEED_MASK;
549*4882a593Smuzhiyun 		else
550*4882a593Smuzhiyun 			mac_control &= ~EMAC_MACCONTROL_RMIISPEED_MASK;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Update mac_control if changed */
554*4882a593Smuzhiyun 	emac_write(EMAC_MACCONTROL, mac_control);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	if (priv->link) {
557*4882a593Smuzhiyun 		/* link ON */
558*4882a593Smuzhiyun 		if (!netif_carrier_ok(ndev))
559*4882a593Smuzhiyun 			netif_carrier_on(ndev);
560*4882a593Smuzhiyun 	/* reactivate the transmit queue if it is stopped */
561*4882a593Smuzhiyun 		if (netif_running(ndev) && netif_queue_stopped(ndev))
562*4882a593Smuzhiyun 			netif_wake_queue(ndev);
563*4882a593Smuzhiyun 	} else {
564*4882a593Smuzhiyun 		/* link OFF */
565*4882a593Smuzhiyun 		if (netif_carrier_ok(ndev))
566*4882a593Smuzhiyun 			netif_carrier_off(ndev);
567*4882a593Smuzhiyun 		if (!netif_queue_stopped(ndev))
568*4882a593Smuzhiyun 			netif_stop_queue(ndev);
569*4882a593Smuzhiyun 	}
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun /**
573*4882a593Smuzhiyun  * hash_get - Calculate hash value from mac address
574*4882a593Smuzhiyun  * @addr: mac address to delete from hash table
575*4882a593Smuzhiyun  *
576*4882a593Smuzhiyun  * Calculates hash value from mac address
577*4882a593Smuzhiyun  *
578*4882a593Smuzhiyun  */
hash_get(u8 * addr)579*4882a593Smuzhiyun static u32 hash_get(u8 *addr)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	u32 hash;
582*4882a593Smuzhiyun 	u8 tmpval;
583*4882a593Smuzhiyun 	int cnt;
584*4882a593Smuzhiyun 	hash = 0;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	for (cnt = 0; cnt < 2; cnt++) {
587*4882a593Smuzhiyun 		tmpval = *addr++;
588*4882a593Smuzhiyun 		hash ^= (tmpval >> 2) ^ (tmpval << 4);
589*4882a593Smuzhiyun 		tmpval = *addr++;
590*4882a593Smuzhiyun 		hash ^= (tmpval >> 4) ^ (tmpval << 2);
591*4882a593Smuzhiyun 		tmpval = *addr++;
592*4882a593Smuzhiyun 		hash ^= (tmpval >> 6) ^ (tmpval);
593*4882a593Smuzhiyun 	}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 	return hash & 0x3F;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /**
599*4882a593Smuzhiyun  * emac_hash_add - Hash function to add mac addr from hash table
600*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
601*4882a593Smuzhiyun  * @mac_addr: mac address to delete from hash table
602*4882a593Smuzhiyun  *
603*4882a593Smuzhiyun  * Adds mac address to the internal hash table
604*4882a593Smuzhiyun  *
605*4882a593Smuzhiyun  */
emac_hash_add(struct emac_priv * priv,u8 * mac_addr)606*4882a593Smuzhiyun static int emac_hash_add(struct emac_priv *priv, u8 *mac_addr)
607*4882a593Smuzhiyun {
608*4882a593Smuzhiyun 	struct device *emac_dev = &priv->ndev->dev;
609*4882a593Smuzhiyun 	u32 rc = 0;
610*4882a593Smuzhiyun 	u32 hash_bit;
611*4882a593Smuzhiyun 	u32 hash_value = hash_get(mac_addr);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	if (hash_value >= EMAC_NUM_MULTICAST_BITS) {
614*4882a593Smuzhiyun 		if (netif_msg_drv(priv)) {
615*4882a593Smuzhiyun 			dev_err(emac_dev, "DaVinci EMAC: emac_hash_add(): Invalid "\
616*4882a593Smuzhiyun 				"Hash %08x, should not be greater than %08x",
617*4882a593Smuzhiyun 				hash_value, (EMAC_NUM_MULTICAST_BITS - 1));
618*4882a593Smuzhiyun 		}
619*4882a593Smuzhiyun 		return -1;
620*4882a593Smuzhiyun 	}
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/* set the hash bit only if not previously set */
623*4882a593Smuzhiyun 	if (priv->multicast_hash_cnt[hash_value] == 0) {
624*4882a593Smuzhiyun 		rc = 1; /* hash value changed */
625*4882a593Smuzhiyun 		if (hash_value < 32) {
626*4882a593Smuzhiyun 			hash_bit = BIT(hash_value);
627*4882a593Smuzhiyun 			priv->mac_hash1 |= hash_bit;
628*4882a593Smuzhiyun 		} else {
629*4882a593Smuzhiyun 			hash_bit = BIT((hash_value - 32));
630*4882a593Smuzhiyun 			priv->mac_hash2 |= hash_bit;
631*4882a593Smuzhiyun 		}
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	/* incr counter for num of mcast addr's mapped to "this" hash bit */
635*4882a593Smuzhiyun 	++priv->multicast_hash_cnt[hash_value];
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	return rc;
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /**
641*4882a593Smuzhiyun  * emac_hash_del - Hash function to delete mac addr from hash table
642*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
643*4882a593Smuzhiyun  * @mac_addr: mac address to delete from hash table
644*4882a593Smuzhiyun  *
645*4882a593Smuzhiyun  * Removes mac address from the internal hash table
646*4882a593Smuzhiyun  *
647*4882a593Smuzhiyun  */
emac_hash_del(struct emac_priv * priv,u8 * mac_addr)648*4882a593Smuzhiyun static int emac_hash_del(struct emac_priv *priv, u8 *mac_addr)
649*4882a593Smuzhiyun {
650*4882a593Smuzhiyun 	u32 hash_value;
651*4882a593Smuzhiyun 	u32 hash_bit;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	hash_value = hash_get(mac_addr);
654*4882a593Smuzhiyun 	if (priv->multicast_hash_cnt[hash_value] > 0) {
655*4882a593Smuzhiyun 		/* dec cntr for num of mcast addr's mapped to this hash bit */
656*4882a593Smuzhiyun 		--priv->multicast_hash_cnt[hash_value];
657*4882a593Smuzhiyun 	}
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/* if counter still > 0, at least one multicast address refers
660*4882a593Smuzhiyun 	 * to this hash bit. so return 0 */
661*4882a593Smuzhiyun 	if (priv->multicast_hash_cnt[hash_value] > 0)
662*4882a593Smuzhiyun 		return 0;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (hash_value < 32) {
665*4882a593Smuzhiyun 		hash_bit = BIT(hash_value);
666*4882a593Smuzhiyun 		priv->mac_hash1 &= ~hash_bit;
667*4882a593Smuzhiyun 	} else {
668*4882a593Smuzhiyun 		hash_bit = BIT((hash_value - 32));
669*4882a593Smuzhiyun 		priv->mac_hash2 &= ~hash_bit;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	/* return 1 to indicate change in mac_hash registers reqd */
673*4882a593Smuzhiyun 	return 1;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun /* EMAC multicast operation */
677*4882a593Smuzhiyun #define EMAC_MULTICAST_ADD	0
678*4882a593Smuzhiyun #define EMAC_MULTICAST_DEL	1
679*4882a593Smuzhiyun #define EMAC_ALL_MULTI_SET	2
680*4882a593Smuzhiyun #define EMAC_ALL_MULTI_CLR	3
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun /**
683*4882a593Smuzhiyun  * emac_add_mcast - Set multicast address in the EMAC adapter (Internal)
684*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
685*4882a593Smuzhiyun  * @action: multicast operation to perform
686*4882a593Smuzhiyun  * @mac_addr: mac address to set
687*4882a593Smuzhiyun  *
688*4882a593Smuzhiyun  * Set multicast addresses in EMAC adapter - internal function
689*4882a593Smuzhiyun  *
690*4882a593Smuzhiyun  */
emac_add_mcast(struct emac_priv * priv,u32 action,u8 * mac_addr)691*4882a593Smuzhiyun static void emac_add_mcast(struct emac_priv *priv, u32 action, u8 *mac_addr)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct device *emac_dev = &priv->ndev->dev;
694*4882a593Smuzhiyun 	int update = -1;
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	switch (action) {
697*4882a593Smuzhiyun 	case EMAC_MULTICAST_ADD:
698*4882a593Smuzhiyun 		update = emac_hash_add(priv, mac_addr);
699*4882a593Smuzhiyun 		break;
700*4882a593Smuzhiyun 	case EMAC_MULTICAST_DEL:
701*4882a593Smuzhiyun 		update = emac_hash_del(priv, mac_addr);
702*4882a593Smuzhiyun 		break;
703*4882a593Smuzhiyun 	case EMAC_ALL_MULTI_SET:
704*4882a593Smuzhiyun 		update = 1;
705*4882a593Smuzhiyun 		priv->mac_hash1 = EMAC_ALL_MULTI_REG_VALUE;
706*4882a593Smuzhiyun 		priv->mac_hash2 = EMAC_ALL_MULTI_REG_VALUE;
707*4882a593Smuzhiyun 		break;
708*4882a593Smuzhiyun 	case EMAC_ALL_MULTI_CLR:
709*4882a593Smuzhiyun 		update = 1;
710*4882a593Smuzhiyun 		priv->mac_hash1 = 0;
711*4882a593Smuzhiyun 		priv->mac_hash2 = 0;
712*4882a593Smuzhiyun 		memset(&(priv->multicast_hash_cnt[0]), 0,
713*4882a593Smuzhiyun 		sizeof(priv->multicast_hash_cnt[0]) *
714*4882a593Smuzhiyun 		       EMAC_NUM_MULTICAST_BITS);
715*4882a593Smuzhiyun 		break;
716*4882a593Smuzhiyun 	default:
717*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
718*4882a593Smuzhiyun 			dev_err(emac_dev, "DaVinci EMAC: add_mcast"\
719*4882a593Smuzhiyun 				": bad operation %d", action);
720*4882a593Smuzhiyun 		break;
721*4882a593Smuzhiyun 	}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 	/* write to the hardware only if the register status chances */
724*4882a593Smuzhiyun 	if (update > 0) {
725*4882a593Smuzhiyun 		emac_write(EMAC_MACHASH1, priv->mac_hash1);
726*4882a593Smuzhiyun 		emac_write(EMAC_MACHASH2, priv->mac_hash2);
727*4882a593Smuzhiyun 	}
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /**
731*4882a593Smuzhiyun  * emac_dev_mcast_set - Set multicast address in the EMAC adapter
732*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
733*4882a593Smuzhiyun  *
734*4882a593Smuzhiyun  * Set multicast addresses in EMAC adapter
735*4882a593Smuzhiyun  *
736*4882a593Smuzhiyun  */
emac_dev_mcast_set(struct net_device * ndev)737*4882a593Smuzhiyun static void emac_dev_mcast_set(struct net_device *ndev)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	u32 mbp_enable;
740*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	mbp_enable = emac_read(EMAC_RXMBPENABLE);
743*4882a593Smuzhiyun 	if (ndev->flags & IFF_PROMISC) {
744*4882a593Smuzhiyun 		mbp_enable &= (~EMAC_MBP_PROMISCCH(EMAC_DEF_PROM_CH));
745*4882a593Smuzhiyun 		mbp_enable |= (EMAC_MBP_RXPROMISC);
746*4882a593Smuzhiyun 	} else {
747*4882a593Smuzhiyun 		mbp_enable = (mbp_enable & ~EMAC_MBP_RXPROMISC);
748*4882a593Smuzhiyun 		if ((ndev->flags & IFF_ALLMULTI) ||
749*4882a593Smuzhiyun 		    netdev_mc_count(ndev) > EMAC_DEF_MAX_MULTICAST_ADDRESSES) {
750*4882a593Smuzhiyun 			mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST);
751*4882a593Smuzhiyun 			emac_add_mcast(priv, EMAC_ALL_MULTI_SET, NULL);
752*4882a593Smuzhiyun 		} else if (!netdev_mc_empty(ndev)) {
753*4882a593Smuzhiyun 			struct netdev_hw_addr *ha;
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun 			mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST);
756*4882a593Smuzhiyun 			emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL);
757*4882a593Smuzhiyun 			/* program multicast address list into EMAC hardware */
758*4882a593Smuzhiyun 			netdev_for_each_mc_addr(ha, ndev) {
759*4882a593Smuzhiyun 				emac_add_mcast(priv, EMAC_MULTICAST_ADD,
760*4882a593Smuzhiyun 					       (u8 *) ha->addr);
761*4882a593Smuzhiyun 			}
762*4882a593Smuzhiyun 		} else {
763*4882a593Smuzhiyun 			mbp_enable = (mbp_enable & ~EMAC_MBP_RXMCAST);
764*4882a593Smuzhiyun 			emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL);
765*4882a593Smuzhiyun 		}
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 	/* Set mbp config register */
768*4882a593Smuzhiyun 	emac_write(EMAC_RXMBPENABLE, mbp_enable);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun /*************************************************************************
772*4882a593Smuzhiyun  *  EMAC Hardware manipulation
773*4882a593Smuzhiyun  *************************************************************************/
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /**
776*4882a593Smuzhiyun  * emac_int_disable - Disable EMAC module interrupt (from adapter)
777*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
778*4882a593Smuzhiyun  *
779*4882a593Smuzhiyun  * Disable EMAC interrupt on the adapter
780*4882a593Smuzhiyun  *
781*4882a593Smuzhiyun  */
emac_int_disable(struct emac_priv * priv)782*4882a593Smuzhiyun static void emac_int_disable(struct emac_priv *priv)
783*4882a593Smuzhiyun {
784*4882a593Smuzhiyun 	if (priv->version == EMAC_VERSION_2) {
785*4882a593Smuzhiyun 		unsigned long flags;
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 		local_irq_save(flags);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 		/* Program C0_Int_En to zero to turn off
790*4882a593Smuzhiyun 		* interrupts to the CPU */
791*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0x0);
792*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0x0);
793*4882a593Smuzhiyun 		/* NOTE: Rx Threshold and Misc interrupts are not disabled */
794*4882a593Smuzhiyun 		if (priv->int_disable)
795*4882a593Smuzhiyun 			priv->int_disable();
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 		/* NOTE: Rx Threshold and Misc interrupts are not enabled */
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 		/* ack rxen only then a new pulse will be generated */
800*4882a593Smuzhiyun 		emac_write(EMAC_DM646X_MACEOIVECTOR,
801*4882a593Smuzhiyun 			EMAC_DM646X_MAC_EOI_C0_RXEN);
802*4882a593Smuzhiyun 
803*4882a593Smuzhiyun 		/* ack txen- only then a new pulse will be generated */
804*4882a593Smuzhiyun 		emac_write(EMAC_DM646X_MACEOIVECTOR,
805*4882a593Smuzhiyun 			EMAC_DM646X_MAC_EOI_C0_TXEN);
806*4882a593Smuzhiyun 
807*4882a593Smuzhiyun 		local_irq_restore(flags);
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	} else {
810*4882a593Smuzhiyun 		/* Set DM644x control registers for interrupt control */
811*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_CTRL_EWCTL, 0x0);
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun /**
816*4882a593Smuzhiyun  * emac_int_enable - Enable EMAC module interrupt (from adapter)
817*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
818*4882a593Smuzhiyun  *
819*4882a593Smuzhiyun  * Enable EMAC interrupt on the adapter
820*4882a593Smuzhiyun  *
821*4882a593Smuzhiyun  */
emac_int_enable(struct emac_priv * priv)822*4882a593Smuzhiyun static void emac_int_enable(struct emac_priv *priv)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	if (priv->version == EMAC_VERSION_2) {
825*4882a593Smuzhiyun 		if (priv->int_enable)
826*4882a593Smuzhiyun 			priv->int_enable();
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0xff);
829*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0xff);
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 		/* In addition to turning on interrupt Enable, we need
832*4882a593Smuzhiyun 		 * ack by writing appropriate values to the EOI
833*4882a593Smuzhiyun 		 * register */
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 		/* NOTE: Rx Threshold and Misc interrupts are not enabled */
836*4882a593Smuzhiyun 	} else {
837*4882a593Smuzhiyun 		/* Set DM644x control registers for interrupt control */
838*4882a593Smuzhiyun 		emac_ctrl_write(EMAC_CTRL_EWCTL, 0x1);
839*4882a593Smuzhiyun 	}
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun /**
843*4882a593Smuzhiyun  * emac_irq - EMAC interrupt handler
844*4882a593Smuzhiyun  * @irq: interrupt number
845*4882a593Smuzhiyun  * @dev_id: EMAC network adapter data structure ptr
846*4882a593Smuzhiyun  *
847*4882a593Smuzhiyun  * EMAC Interrupt handler - we only schedule NAPI and not process any packets
848*4882a593Smuzhiyun  * here. EVen the interrupt status is checked (TX/RX/Err) in NAPI poll function
849*4882a593Smuzhiyun  *
850*4882a593Smuzhiyun  * Returns interrupt handled condition
851*4882a593Smuzhiyun  */
emac_irq(int irq,void * dev_id)852*4882a593Smuzhiyun static irqreturn_t emac_irq(int irq, void *dev_id)
853*4882a593Smuzhiyun {
854*4882a593Smuzhiyun 	struct net_device *ndev = (struct net_device *)dev_id;
855*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	++priv->isr_count;
858*4882a593Smuzhiyun 	if (likely(netif_running(priv->ndev))) {
859*4882a593Smuzhiyun 		emac_int_disable(priv);
860*4882a593Smuzhiyun 		napi_schedule(&priv->napi);
861*4882a593Smuzhiyun 	} else {
862*4882a593Smuzhiyun 		/* we are closing down, so dont process anything */
863*4882a593Smuzhiyun 	}
864*4882a593Smuzhiyun 	return IRQ_HANDLED;
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun 
emac_rx_alloc(struct emac_priv * priv)867*4882a593Smuzhiyun static struct sk_buff *emac_rx_alloc(struct emac_priv *priv)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun 	struct sk_buff *skb = netdev_alloc_skb(priv->ndev, priv->rx_buf_size);
870*4882a593Smuzhiyun 	if (WARN_ON(!skb))
871*4882a593Smuzhiyun 		return NULL;
872*4882a593Smuzhiyun 	skb_reserve(skb, NET_IP_ALIGN);
873*4882a593Smuzhiyun 	return skb;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
emac_rx_handler(void * token,int len,int status)876*4882a593Smuzhiyun static void emac_rx_handler(void *token, int len, int status)
877*4882a593Smuzhiyun {
878*4882a593Smuzhiyun 	struct sk_buff		*skb = token;
879*4882a593Smuzhiyun 	struct net_device	*ndev = skb->dev;
880*4882a593Smuzhiyun 	struct emac_priv	*priv = netdev_priv(ndev);
881*4882a593Smuzhiyun 	struct device		*emac_dev = &ndev->dev;
882*4882a593Smuzhiyun 	int			ret;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* free and bail if we are shutting down */
885*4882a593Smuzhiyun 	if (unlikely(!netif_running(ndev))) {
886*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
887*4882a593Smuzhiyun 		return;
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	/* recycle on receive error */
891*4882a593Smuzhiyun 	if (status < 0) {
892*4882a593Smuzhiyun 		ndev->stats.rx_errors++;
893*4882a593Smuzhiyun 		goto recycle;
894*4882a593Smuzhiyun 	}
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	/* feed received packet up the stack */
897*4882a593Smuzhiyun 	skb_put(skb, len);
898*4882a593Smuzhiyun 	skb->protocol = eth_type_trans(skb, ndev);
899*4882a593Smuzhiyun 	netif_receive_skb(skb);
900*4882a593Smuzhiyun 	ndev->stats.rx_bytes += len;
901*4882a593Smuzhiyun 	ndev->stats.rx_packets++;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun 	/* alloc a new packet for receive */
904*4882a593Smuzhiyun 	skb = emac_rx_alloc(priv);
905*4882a593Smuzhiyun 	if (!skb) {
906*4882a593Smuzhiyun 		if (netif_msg_rx_err(priv) && net_ratelimit())
907*4882a593Smuzhiyun 			dev_err(emac_dev, "failed rx buffer alloc\n");
908*4882a593Smuzhiyun 		return;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun recycle:
912*4882a593Smuzhiyun 	ret = cpdma_chan_submit(priv->rxchan, skb, skb->data,
913*4882a593Smuzhiyun 			skb_tailroom(skb), 0);
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	WARN_ON(ret == -ENOMEM);
916*4882a593Smuzhiyun 	if (unlikely(ret < 0))
917*4882a593Smuzhiyun 		dev_kfree_skb_any(skb);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun 
emac_tx_handler(void * token,int len,int status)920*4882a593Smuzhiyun static void emac_tx_handler(void *token, int len, int status)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun 	struct sk_buff		*skb = token;
923*4882a593Smuzhiyun 	struct net_device	*ndev = skb->dev;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 	/* Check whether the queue is stopped due to stalled tx dma, if the
926*4882a593Smuzhiyun 	 * queue is stopped then start the queue as we have free desc for tx
927*4882a593Smuzhiyun 	 */
928*4882a593Smuzhiyun 	if (unlikely(netif_queue_stopped(ndev)))
929*4882a593Smuzhiyun 		netif_wake_queue(ndev);
930*4882a593Smuzhiyun 	ndev->stats.tx_packets++;
931*4882a593Smuzhiyun 	ndev->stats.tx_bytes += len;
932*4882a593Smuzhiyun 	dev_kfree_skb_any(skb);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun /**
936*4882a593Smuzhiyun  * emac_dev_xmit - EMAC Transmit function
937*4882a593Smuzhiyun  * @skb: SKB pointer
938*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
939*4882a593Smuzhiyun  *
940*4882a593Smuzhiyun  * Called by the system to transmit a packet  - we queue the packet in
941*4882a593Smuzhiyun  * EMAC hardware transmit queue
942*4882a593Smuzhiyun  *
943*4882a593Smuzhiyun  * Returns success(NETDEV_TX_OK) or error code (typically out of desc's)
944*4882a593Smuzhiyun  */
emac_dev_xmit(struct sk_buff * skb,struct net_device * ndev)945*4882a593Smuzhiyun static int emac_dev_xmit(struct sk_buff *skb, struct net_device *ndev)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun 	struct device *emac_dev = &ndev->dev;
948*4882a593Smuzhiyun 	int ret_code;
949*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	/* If no link, return */
952*4882a593Smuzhiyun 	if (unlikely(!priv->link)) {
953*4882a593Smuzhiyun 		if (netif_msg_tx_err(priv) && net_ratelimit())
954*4882a593Smuzhiyun 			dev_err(emac_dev, "DaVinci EMAC: No link to transmit");
955*4882a593Smuzhiyun 		goto fail_tx;
956*4882a593Smuzhiyun 	}
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	ret_code = skb_padto(skb, EMAC_DEF_MIN_ETHPKTSIZE);
959*4882a593Smuzhiyun 	if (unlikely(ret_code < 0)) {
960*4882a593Smuzhiyun 		if (netif_msg_tx_err(priv) && net_ratelimit())
961*4882a593Smuzhiyun 			dev_err(emac_dev, "DaVinci EMAC: packet pad failed");
962*4882a593Smuzhiyun 		goto fail_tx;
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	skb_tx_timestamp(skb);
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	ret_code = cpdma_chan_submit(priv->txchan, skb, skb->data, skb->len,
968*4882a593Smuzhiyun 				     0);
969*4882a593Smuzhiyun 	if (unlikely(ret_code != 0)) {
970*4882a593Smuzhiyun 		if (netif_msg_tx_err(priv) && net_ratelimit())
971*4882a593Smuzhiyun 			dev_err(emac_dev, "DaVinci EMAC: desc submit failed");
972*4882a593Smuzhiyun 		goto fail_tx;
973*4882a593Smuzhiyun 	}
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/* If there is no more tx desc left free then we need to
976*4882a593Smuzhiyun 	 * tell the kernel to stop sending us tx frames.
977*4882a593Smuzhiyun 	 */
978*4882a593Smuzhiyun 	if (unlikely(!cpdma_check_free_tx_desc(priv->txchan)))
979*4882a593Smuzhiyun 		netif_stop_queue(ndev);
980*4882a593Smuzhiyun 
981*4882a593Smuzhiyun 	return NETDEV_TX_OK;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun fail_tx:
984*4882a593Smuzhiyun 	ndev->stats.tx_dropped++;
985*4882a593Smuzhiyun 	netif_stop_queue(ndev);
986*4882a593Smuzhiyun 	return NETDEV_TX_BUSY;
987*4882a593Smuzhiyun }
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /**
990*4882a593Smuzhiyun  * emac_dev_tx_timeout - EMAC Transmit timeout function
991*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
992*4882a593Smuzhiyun  * @txqueue: the index of the hung transmit queue
993*4882a593Smuzhiyun  *
994*4882a593Smuzhiyun  * Called when system detects that a skb timeout period has expired
995*4882a593Smuzhiyun  * potentially due to a fault in the adapter in not being able to send
996*4882a593Smuzhiyun  * it out on the wire. We teardown the TX channel assuming a hardware
997*4882a593Smuzhiyun  * error and re-initialize the TX channel for hardware operation
998*4882a593Smuzhiyun  *
999*4882a593Smuzhiyun  */
emac_dev_tx_timeout(struct net_device * ndev,unsigned int txqueue)1000*4882a593Smuzhiyun static void emac_dev_tx_timeout(struct net_device *ndev, unsigned int txqueue)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1003*4882a593Smuzhiyun 	struct device *emac_dev = &ndev->dev;
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	if (netif_msg_tx_err(priv))
1006*4882a593Smuzhiyun 		dev_err(emac_dev, "DaVinci EMAC: xmit timeout, restarting TX");
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun 	ndev->stats.tx_errors++;
1009*4882a593Smuzhiyun 	emac_int_disable(priv);
1010*4882a593Smuzhiyun 	cpdma_chan_stop(priv->txchan);
1011*4882a593Smuzhiyun 	cpdma_chan_start(priv->txchan);
1012*4882a593Smuzhiyun 	emac_int_enable(priv);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun /**
1016*4882a593Smuzhiyun  * emac_set_type0addr - Set EMAC Type0 mac address
1017*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
1018*4882a593Smuzhiyun  * @ch: RX channel number
1019*4882a593Smuzhiyun  * @mac_addr: MAC address to set in device
1020*4882a593Smuzhiyun  *
1021*4882a593Smuzhiyun  * Called internally to set Type0 mac address of the adapter (Device)
1022*4882a593Smuzhiyun  *
1023*4882a593Smuzhiyun  * Returns success (0) or appropriate error code (none as of now)
1024*4882a593Smuzhiyun  */
emac_set_type0addr(struct emac_priv * priv,u32 ch,char * mac_addr)1025*4882a593Smuzhiyun static void emac_set_type0addr(struct emac_priv *priv, u32 ch, char *mac_addr)
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	u32 val;
1028*4882a593Smuzhiyun 	val = ((mac_addr[5] << 8) | (mac_addr[4]));
1029*4882a593Smuzhiyun 	emac_write(EMAC_MACSRCADDRLO, val);
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1032*4882a593Smuzhiyun 	       (mac_addr[1] << 8) | (mac_addr[0]));
1033*4882a593Smuzhiyun 	emac_write(EMAC_MACSRCADDRHI, val);
1034*4882a593Smuzhiyun 	val = emac_read(EMAC_RXUNICASTSET);
1035*4882a593Smuzhiyun 	val |= BIT(ch);
1036*4882a593Smuzhiyun 	emac_write(EMAC_RXUNICASTSET, val);
1037*4882a593Smuzhiyun 	val = emac_read(EMAC_RXUNICASTCLEAR);
1038*4882a593Smuzhiyun 	val &= ~BIT(ch);
1039*4882a593Smuzhiyun 	emac_write(EMAC_RXUNICASTCLEAR, val);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun /**
1043*4882a593Smuzhiyun  * emac_set_type1addr - Set EMAC Type1 mac address
1044*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
1045*4882a593Smuzhiyun  * @ch: RX channel number
1046*4882a593Smuzhiyun  * @mac_addr: MAC address to set in device
1047*4882a593Smuzhiyun  *
1048*4882a593Smuzhiyun  * Called internally to set Type1 mac address of the adapter (Device)
1049*4882a593Smuzhiyun  *
1050*4882a593Smuzhiyun  * Returns success (0) or appropriate error code (none as of now)
1051*4882a593Smuzhiyun  */
emac_set_type1addr(struct emac_priv * priv,u32 ch,char * mac_addr)1052*4882a593Smuzhiyun static void emac_set_type1addr(struct emac_priv *priv, u32 ch, char *mac_addr)
1053*4882a593Smuzhiyun {
1054*4882a593Smuzhiyun 	u32 val;
1055*4882a593Smuzhiyun 	emac_write(EMAC_MACINDEX, ch);
1056*4882a593Smuzhiyun 	val = ((mac_addr[5] << 8) | mac_addr[4]);
1057*4882a593Smuzhiyun 	emac_write(EMAC_MACADDRLO, val);
1058*4882a593Smuzhiyun 	val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1059*4882a593Smuzhiyun 	       (mac_addr[1] << 8) | (mac_addr[0]));
1060*4882a593Smuzhiyun 	emac_write(EMAC_MACADDRHI, val);
1061*4882a593Smuzhiyun 	emac_set_type0addr(priv, ch, mac_addr);
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun 
1064*4882a593Smuzhiyun /**
1065*4882a593Smuzhiyun  * emac_set_type2addr - Set EMAC Type2 mac address
1066*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
1067*4882a593Smuzhiyun  * @ch: RX channel number
1068*4882a593Smuzhiyun  * @mac_addr: MAC address to set in device
1069*4882a593Smuzhiyun  * @index: index into RX address entries
1070*4882a593Smuzhiyun  * @match: match parameter for RX address matching logic
1071*4882a593Smuzhiyun  *
1072*4882a593Smuzhiyun  * Called internally to set Type2 mac address of the adapter (Device)
1073*4882a593Smuzhiyun  *
1074*4882a593Smuzhiyun  * Returns success (0) or appropriate error code (none as of now)
1075*4882a593Smuzhiyun  */
emac_set_type2addr(struct emac_priv * priv,u32 ch,char * mac_addr,int index,int match)1076*4882a593Smuzhiyun static void emac_set_type2addr(struct emac_priv *priv, u32 ch,
1077*4882a593Smuzhiyun 			       char *mac_addr, int index, int match)
1078*4882a593Smuzhiyun {
1079*4882a593Smuzhiyun 	u32 val;
1080*4882a593Smuzhiyun 	emac_write(EMAC_MACINDEX, index);
1081*4882a593Smuzhiyun 	val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1082*4882a593Smuzhiyun 	       (mac_addr[1] << 8) | (mac_addr[0]));
1083*4882a593Smuzhiyun 	emac_write(EMAC_MACADDRHI, val);
1084*4882a593Smuzhiyun 	val = ((mac_addr[5] << 8) | mac_addr[4] | ((ch & 0x7) << 16) | \
1085*4882a593Smuzhiyun 	       (match << 19) | BIT(20));
1086*4882a593Smuzhiyun 	emac_write(EMAC_MACADDRLO, val);
1087*4882a593Smuzhiyun 	emac_set_type0addr(priv, ch, mac_addr);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun /**
1091*4882a593Smuzhiyun  * emac_setmac - Set mac address in the adapter (internal function)
1092*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
1093*4882a593Smuzhiyun  * @ch: RX channel number
1094*4882a593Smuzhiyun  * @mac_addr: MAC address to set in device
1095*4882a593Smuzhiyun  *
1096*4882a593Smuzhiyun  * Called internally to set the mac address of the adapter (Device)
1097*4882a593Smuzhiyun  *
1098*4882a593Smuzhiyun  * Returns success (0) or appropriate error code (none as of now)
1099*4882a593Smuzhiyun  */
emac_setmac(struct emac_priv * priv,u32 ch,char * mac_addr)1100*4882a593Smuzhiyun static void emac_setmac(struct emac_priv *priv, u32 ch, char *mac_addr)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun 	struct device *emac_dev = &priv->ndev->dev;
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	if (priv->rx_addr_type == 0) {
1105*4882a593Smuzhiyun 		emac_set_type0addr(priv, ch, mac_addr);
1106*4882a593Smuzhiyun 	} else if (priv->rx_addr_type == 1) {
1107*4882a593Smuzhiyun 		u32 cnt;
1108*4882a593Smuzhiyun 		for (cnt = 0; cnt < EMAC_MAX_TXRX_CHANNELS; cnt++)
1109*4882a593Smuzhiyun 			emac_set_type1addr(priv, ch, mac_addr);
1110*4882a593Smuzhiyun 	} else if (priv->rx_addr_type == 2) {
1111*4882a593Smuzhiyun 		emac_set_type2addr(priv, ch, mac_addr, ch, 1);
1112*4882a593Smuzhiyun 		emac_set_type0addr(priv, ch, mac_addr);
1113*4882a593Smuzhiyun 	} else {
1114*4882a593Smuzhiyun 		if (netif_msg_drv(priv))
1115*4882a593Smuzhiyun 			dev_err(emac_dev, "DaVinci EMAC: Wrong addressing\n");
1116*4882a593Smuzhiyun 	}
1117*4882a593Smuzhiyun }
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun /**
1120*4882a593Smuzhiyun  * emac_dev_setmac_addr - Set mac address in the adapter
1121*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
1122*4882a593Smuzhiyun  * @addr: MAC address to set in device
1123*4882a593Smuzhiyun  *
1124*4882a593Smuzhiyun  * Called by the system to set the mac address of the adapter (Device)
1125*4882a593Smuzhiyun  *
1126*4882a593Smuzhiyun  * Returns success (0) or appropriate error code (none as of now)
1127*4882a593Smuzhiyun  */
emac_dev_setmac_addr(struct net_device * ndev,void * addr)1128*4882a593Smuzhiyun static int emac_dev_setmac_addr(struct net_device *ndev, void *addr)
1129*4882a593Smuzhiyun {
1130*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1131*4882a593Smuzhiyun 	struct device *emac_dev = &priv->ndev->dev;
1132*4882a593Smuzhiyun 	struct sockaddr *sa = addr;
1133*4882a593Smuzhiyun 
1134*4882a593Smuzhiyun 	if (!is_valid_ether_addr(sa->sa_data))
1135*4882a593Smuzhiyun 		return -EADDRNOTAVAIL;
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 	/* Store mac addr in priv and rx channel and set it in EMAC hw */
1138*4882a593Smuzhiyun 	memcpy(priv->mac_addr, sa->sa_data, ndev->addr_len);
1139*4882a593Smuzhiyun 	memcpy(ndev->dev_addr, sa->sa_data, ndev->addr_len);
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	/* MAC address is configured only after the interface is enabled. */
1142*4882a593Smuzhiyun 	if (netif_running(ndev)) {
1143*4882a593Smuzhiyun 		emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr);
1144*4882a593Smuzhiyun 	}
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun 	if (netif_msg_drv(priv))
1147*4882a593Smuzhiyun 		dev_notice(emac_dev, "DaVinci EMAC: emac_dev_setmac_addr %pM\n",
1148*4882a593Smuzhiyun 					priv->mac_addr);
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	return 0;
1151*4882a593Smuzhiyun }
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun /**
1154*4882a593Smuzhiyun  * emac_hw_enable - Enable EMAC hardware for packet transmission/reception
1155*4882a593Smuzhiyun  * @priv: The DaVinci EMAC private adapter structure
1156*4882a593Smuzhiyun  *
1157*4882a593Smuzhiyun  * Enables EMAC hardware for packet processing - enables PHY, enables RX
1158*4882a593Smuzhiyun  * for packet reception and enables device interrupts and then NAPI
1159*4882a593Smuzhiyun  *
1160*4882a593Smuzhiyun  * Returns success (0) or appropriate error code (none right now)
1161*4882a593Smuzhiyun  */
emac_hw_enable(struct emac_priv * priv)1162*4882a593Smuzhiyun static int emac_hw_enable(struct emac_priv *priv)
1163*4882a593Smuzhiyun {
1164*4882a593Smuzhiyun 	u32 val, mbp_enable, mac_control;
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* Soft reset */
1167*4882a593Smuzhiyun 	emac_write(EMAC_SOFTRESET, 1);
1168*4882a593Smuzhiyun 	while (emac_read(EMAC_SOFTRESET))
1169*4882a593Smuzhiyun 		cpu_relax();
1170*4882a593Smuzhiyun 
1171*4882a593Smuzhiyun 	/* Disable interrupt & Set pacing for more interrupts initially */
1172*4882a593Smuzhiyun 	emac_int_disable(priv);
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	/* Full duplex enable bit set when auto negotiation happens */
1175*4882a593Smuzhiyun 	mac_control =
1176*4882a593Smuzhiyun 		(((EMAC_DEF_TXPRIO_FIXED) ? (EMAC_MACCONTROL_TXPTYPE) : 0x0) |
1177*4882a593Smuzhiyun 		((priv->speed == 1000) ? EMAC_MACCONTROL_GIGABITEN : 0x0) |
1178*4882a593Smuzhiyun 		((EMAC_DEF_TXPACING_EN) ? (EMAC_MACCONTROL_TXPACEEN) : 0x0) |
1179*4882a593Smuzhiyun 		((priv->duplex == DUPLEX_FULL) ? 0x1 : 0));
1180*4882a593Smuzhiyun 	emac_write(EMAC_MACCONTROL, mac_control);
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	mbp_enable =
1183*4882a593Smuzhiyun 		(((EMAC_DEF_PASS_CRC) ? (EMAC_RXMBP_PASSCRC_MASK) : 0x0) |
1184*4882a593Smuzhiyun 		((EMAC_DEF_QOS_EN) ? (EMAC_RXMBP_QOSEN_MASK) : 0x0) |
1185*4882a593Smuzhiyun 		 ((EMAC_DEF_NO_BUFF_CHAIN) ? (EMAC_RXMBP_NOCHAIN_MASK) : 0x0) |
1186*4882a593Smuzhiyun 		 ((EMAC_DEF_MACCTRL_FRAME_EN) ? (EMAC_RXMBP_CMFEN_MASK) : 0x0) |
1187*4882a593Smuzhiyun 		 ((EMAC_DEF_SHORT_FRAME_EN) ? (EMAC_RXMBP_CSFEN_MASK) : 0x0) |
1188*4882a593Smuzhiyun 		 ((EMAC_DEF_ERROR_FRAME_EN) ? (EMAC_RXMBP_CEFEN_MASK) : 0x0) |
1189*4882a593Smuzhiyun 		 ((EMAC_DEF_PROM_EN) ? (EMAC_RXMBP_CAFEN_MASK) : 0x0) |
1190*4882a593Smuzhiyun 		 ((EMAC_DEF_PROM_CH & EMAC_RXMBP_CHMASK) << \
1191*4882a593Smuzhiyun 			EMAC_RXMBP_PROMCH_SHIFT) |
1192*4882a593Smuzhiyun 		 ((EMAC_DEF_BCAST_EN) ? (EMAC_RXMBP_BROADEN_MASK) : 0x0) |
1193*4882a593Smuzhiyun 		 ((EMAC_DEF_BCAST_CH & EMAC_RXMBP_CHMASK) << \
1194*4882a593Smuzhiyun 			EMAC_RXMBP_BROADCH_SHIFT) |
1195*4882a593Smuzhiyun 		 ((EMAC_DEF_MCAST_EN) ? (EMAC_RXMBP_MULTIEN_MASK) : 0x0) |
1196*4882a593Smuzhiyun 		 ((EMAC_DEF_MCAST_CH & EMAC_RXMBP_CHMASK) << \
1197*4882a593Smuzhiyun 			EMAC_RXMBP_MULTICH_SHIFT));
1198*4882a593Smuzhiyun 	emac_write(EMAC_RXMBPENABLE, mbp_enable);
1199*4882a593Smuzhiyun 	emac_write(EMAC_RXMAXLEN, (EMAC_DEF_MAX_FRAME_SIZE &
1200*4882a593Smuzhiyun 				   EMAC_RX_MAX_LEN_MASK));
1201*4882a593Smuzhiyun 	emac_write(EMAC_RXBUFFEROFFSET, (EMAC_DEF_BUFFER_OFFSET &
1202*4882a593Smuzhiyun 					 EMAC_RX_BUFFER_OFFSET_MASK));
1203*4882a593Smuzhiyun 	emac_write(EMAC_RXFILTERLOWTHRESH, 0);
1204*4882a593Smuzhiyun 	emac_write(EMAC_RXUNICASTCLEAR, EMAC_RX_UNICAST_CLEAR_ALL);
1205*4882a593Smuzhiyun 	priv->rx_addr_type = (emac_read(EMAC_MACCONFIG) >> 8) & 0xFF;
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun 	emac_write(EMAC_MACINTMASKSET, EMAC_MAC_HOST_ERR_INTMASK_VAL);
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 	emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr);
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	/* Enable MII */
1212*4882a593Smuzhiyun 	val = emac_read(EMAC_MACCONTROL);
1213*4882a593Smuzhiyun 	val |= (EMAC_MACCONTROL_GMIIEN);
1214*4882a593Smuzhiyun 	emac_write(EMAC_MACCONTROL, val);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	/* Enable NAPI and interrupts */
1217*4882a593Smuzhiyun 	napi_enable(&priv->napi);
1218*4882a593Smuzhiyun 	emac_int_enable(priv);
1219*4882a593Smuzhiyun 	return 0;
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun }
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun /**
1224*4882a593Smuzhiyun  * emac_poll - EMAC NAPI Poll function
1225*4882a593Smuzhiyun  * @napi: pointer to the napi_struct containing The DaVinci EMAC network adapter
1226*4882a593Smuzhiyun  * @budget: Number of receive packets to process (as told by NAPI layer)
1227*4882a593Smuzhiyun  *
1228*4882a593Smuzhiyun  * NAPI Poll function implemented to process packets as per budget. We check
1229*4882a593Smuzhiyun  * the type of interrupt on the device and accordingly call the TX or RX
1230*4882a593Smuzhiyun  * packet processing functions. We follow the budget for RX processing and
1231*4882a593Smuzhiyun  * also put a cap on number of TX pkts processed through config param. The
1232*4882a593Smuzhiyun  * NAPI schedule function is called if more packets pending.
1233*4882a593Smuzhiyun  *
1234*4882a593Smuzhiyun  * Returns number of packets received (in most cases; else TX pkts - rarely)
1235*4882a593Smuzhiyun  */
emac_poll(struct napi_struct * napi,int budget)1236*4882a593Smuzhiyun static int emac_poll(struct napi_struct *napi, int budget)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun 	unsigned int mask;
1239*4882a593Smuzhiyun 	struct emac_priv *priv = container_of(napi, struct emac_priv, napi);
1240*4882a593Smuzhiyun 	struct net_device *ndev = priv->ndev;
1241*4882a593Smuzhiyun 	struct device *emac_dev = &ndev->dev;
1242*4882a593Smuzhiyun 	u32 status = 0;
1243*4882a593Smuzhiyun 	u32 num_rx_pkts = 0;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	/* Check interrupt vectors and call packet processing */
1246*4882a593Smuzhiyun 	status = emac_read(EMAC_MACINVECTOR);
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	mask = EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	if (priv->version == EMAC_VERSION_2)
1251*4882a593Smuzhiyun 		mask = EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC;
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	if (status & mask) {
1254*4882a593Smuzhiyun 		cpdma_chan_process(priv->txchan, EMAC_DEF_TX_MAX_SERVICE);
1255*4882a593Smuzhiyun 	} /* TX processing */
1256*4882a593Smuzhiyun 
1257*4882a593Smuzhiyun 	mask = EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	if (priv->version == EMAC_VERSION_2)
1260*4882a593Smuzhiyun 		mask = EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC;
1261*4882a593Smuzhiyun 
1262*4882a593Smuzhiyun 	if (status & mask) {
1263*4882a593Smuzhiyun 		num_rx_pkts = cpdma_chan_process(priv->rxchan, budget);
1264*4882a593Smuzhiyun 	} /* RX processing */
1265*4882a593Smuzhiyun 
1266*4882a593Smuzhiyun 	mask = EMAC_DM644X_MAC_IN_VECTOR_HOST_INT;
1267*4882a593Smuzhiyun 	if (priv->version == EMAC_VERSION_2)
1268*4882a593Smuzhiyun 		mask = EMAC_DM646X_MAC_IN_VECTOR_HOST_INT;
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	if (unlikely(status & mask)) {
1271*4882a593Smuzhiyun 		u32 ch, cause;
1272*4882a593Smuzhiyun 		dev_err(emac_dev, "DaVinci EMAC: Fatal Hardware Error\n");
1273*4882a593Smuzhiyun 		netif_stop_queue(ndev);
1274*4882a593Smuzhiyun 		napi_disable(&priv->napi);
1275*4882a593Smuzhiyun 
1276*4882a593Smuzhiyun 		status = emac_read(EMAC_MACSTATUS);
1277*4882a593Smuzhiyun 		cause = ((status & EMAC_MACSTATUS_TXERRCODE_MASK) >>
1278*4882a593Smuzhiyun 			 EMAC_MACSTATUS_TXERRCODE_SHIFT);
1279*4882a593Smuzhiyun 		if (cause) {
1280*4882a593Smuzhiyun 			ch = ((status & EMAC_MACSTATUS_TXERRCH_MASK) >>
1281*4882a593Smuzhiyun 			      EMAC_MACSTATUS_TXERRCH_SHIFT);
1282*4882a593Smuzhiyun 			if (net_ratelimit()) {
1283*4882a593Smuzhiyun 				dev_err(emac_dev, "TX Host error %s on ch=%d\n",
1284*4882a593Smuzhiyun 					&emac_txhost_errcodes[cause][0], ch);
1285*4882a593Smuzhiyun 			}
1286*4882a593Smuzhiyun 		}
1287*4882a593Smuzhiyun 		cause = ((status & EMAC_MACSTATUS_RXERRCODE_MASK) >>
1288*4882a593Smuzhiyun 			 EMAC_MACSTATUS_RXERRCODE_SHIFT);
1289*4882a593Smuzhiyun 		if (cause) {
1290*4882a593Smuzhiyun 			ch = ((status & EMAC_MACSTATUS_RXERRCH_MASK) >>
1291*4882a593Smuzhiyun 			      EMAC_MACSTATUS_RXERRCH_SHIFT);
1292*4882a593Smuzhiyun 			if (netif_msg_hw(priv) && net_ratelimit())
1293*4882a593Smuzhiyun 				dev_err(emac_dev, "RX Host error %s on ch=%d\n",
1294*4882a593Smuzhiyun 					&emac_rxhost_errcodes[cause][0], ch);
1295*4882a593Smuzhiyun 		}
1296*4882a593Smuzhiyun 	} else if (num_rx_pkts < budget) {
1297*4882a593Smuzhiyun 		napi_complete_done(napi, num_rx_pkts);
1298*4882a593Smuzhiyun 		emac_int_enable(priv);
1299*4882a593Smuzhiyun 	}
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 	return num_rx_pkts;
1302*4882a593Smuzhiyun }
1303*4882a593Smuzhiyun 
1304*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1305*4882a593Smuzhiyun /**
1306*4882a593Smuzhiyun  * emac_poll_controller - EMAC Poll controller function
1307*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
1308*4882a593Smuzhiyun  *
1309*4882a593Smuzhiyun  * Polled functionality used by netconsole and others in non interrupt mode
1310*4882a593Smuzhiyun  *
1311*4882a593Smuzhiyun  */
emac_poll_controller(struct net_device * ndev)1312*4882a593Smuzhiyun static void emac_poll_controller(struct net_device *ndev)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 	emac_int_disable(priv);
1317*4882a593Smuzhiyun 	emac_irq(ndev->irq, ndev);
1318*4882a593Smuzhiyun 	emac_int_enable(priv);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun #endif
1321*4882a593Smuzhiyun 
emac_adjust_link(struct net_device * ndev)1322*4882a593Smuzhiyun static void emac_adjust_link(struct net_device *ndev)
1323*4882a593Smuzhiyun {
1324*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1325*4882a593Smuzhiyun 	struct phy_device *phydev = ndev->phydev;
1326*4882a593Smuzhiyun 	unsigned long flags;
1327*4882a593Smuzhiyun 	int new_state = 0;
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	spin_lock_irqsave(&priv->lock, flags);
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 	if (phydev->link) {
1332*4882a593Smuzhiyun 		/* check the mode of operation - full/half duplex */
1333*4882a593Smuzhiyun 		if (phydev->duplex != priv->duplex) {
1334*4882a593Smuzhiyun 			new_state = 1;
1335*4882a593Smuzhiyun 			priv->duplex = phydev->duplex;
1336*4882a593Smuzhiyun 		}
1337*4882a593Smuzhiyun 		if (phydev->speed != priv->speed) {
1338*4882a593Smuzhiyun 			new_state = 1;
1339*4882a593Smuzhiyun 			priv->speed = phydev->speed;
1340*4882a593Smuzhiyun 		}
1341*4882a593Smuzhiyun 		if (!priv->link) {
1342*4882a593Smuzhiyun 			new_state = 1;
1343*4882a593Smuzhiyun 			priv->link = 1;
1344*4882a593Smuzhiyun 		}
1345*4882a593Smuzhiyun 
1346*4882a593Smuzhiyun 	} else if (priv->link) {
1347*4882a593Smuzhiyun 		new_state = 1;
1348*4882a593Smuzhiyun 		priv->link = 0;
1349*4882a593Smuzhiyun 		priv->speed = 0;
1350*4882a593Smuzhiyun 		priv->duplex = ~0;
1351*4882a593Smuzhiyun 	}
1352*4882a593Smuzhiyun 	if (new_state) {
1353*4882a593Smuzhiyun 		emac_update_phystatus(priv);
1354*4882a593Smuzhiyun 		phy_print_status(ndev->phydev);
1355*4882a593Smuzhiyun 	}
1356*4882a593Smuzhiyun 
1357*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv->lock, flags);
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun /*************************************************************************
1361*4882a593Smuzhiyun  *  Linux Driver Model
1362*4882a593Smuzhiyun  *************************************************************************/
1363*4882a593Smuzhiyun 
1364*4882a593Smuzhiyun /**
1365*4882a593Smuzhiyun  * emac_devioctl - EMAC adapter ioctl
1366*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
1367*4882a593Smuzhiyun  * @ifrq: request parameter
1368*4882a593Smuzhiyun  * @cmd: command parameter
1369*4882a593Smuzhiyun  *
1370*4882a593Smuzhiyun  * EMAC driver ioctl function
1371*4882a593Smuzhiyun  *
1372*4882a593Smuzhiyun  * Returns success(0) or appropriate error code
1373*4882a593Smuzhiyun  */
emac_devioctl(struct net_device * ndev,struct ifreq * ifrq,int cmd)1374*4882a593Smuzhiyun static int emac_devioctl(struct net_device *ndev, struct ifreq *ifrq, int cmd)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	if (!(netif_running(ndev)))
1377*4882a593Smuzhiyun 		return -EINVAL;
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	/* TODO: Add phy read and write and private statistics get feature */
1380*4882a593Smuzhiyun 
1381*4882a593Smuzhiyun 	if (ndev->phydev)
1382*4882a593Smuzhiyun 		return phy_mii_ioctl(ndev->phydev, ifrq, cmd);
1383*4882a593Smuzhiyun 	else
1384*4882a593Smuzhiyun 		return -EOPNOTSUPP;
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun 
match_first_device(struct device * dev,const void * data)1387*4882a593Smuzhiyun static int match_first_device(struct device *dev, const void *data)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun 	if (dev->parent && dev->parent->of_node)
1390*4882a593Smuzhiyun 		return of_device_is_compatible(dev->parent->of_node,
1391*4882a593Smuzhiyun 					       "ti,davinci_mdio");
1392*4882a593Smuzhiyun 
1393*4882a593Smuzhiyun 	return !strncmp(dev_name(dev), "davinci_mdio", 12);
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun /**
1397*4882a593Smuzhiyun  * emac_dev_open - EMAC device open
1398*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
1399*4882a593Smuzhiyun  *
1400*4882a593Smuzhiyun  * Called when system wants to start the interface. We init TX/RX channels
1401*4882a593Smuzhiyun  * and enable the hardware for packet reception/transmission and start the
1402*4882a593Smuzhiyun  * network queue.
1403*4882a593Smuzhiyun  *
1404*4882a593Smuzhiyun  * Returns 0 for a successful open, or appropriate error code
1405*4882a593Smuzhiyun  */
emac_dev_open(struct net_device * ndev)1406*4882a593Smuzhiyun static int emac_dev_open(struct net_device *ndev)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun 	struct device *emac_dev = &ndev->dev;
1409*4882a593Smuzhiyun 	u32 cnt;
1410*4882a593Smuzhiyun 	struct resource *res;
1411*4882a593Smuzhiyun 	int q, m, ret;
1412*4882a593Smuzhiyun 	int res_num = 0, irq_num = 0;
1413*4882a593Smuzhiyun 	int i = 0;
1414*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1415*4882a593Smuzhiyun 	struct phy_device *phydev = NULL;
1416*4882a593Smuzhiyun 	struct device *phy = NULL;
1417*4882a593Smuzhiyun 
1418*4882a593Smuzhiyun 	ret = pm_runtime_get_sync(&priv->pdev->dev);
1419*4882a593Smuzhiyun 	if (ret < 0) {
1420*4882a593Smuzhiyun 		pm_runtime_put_noidle(&priv->pdev->dev);
1421*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n",
1422*4882a593Smuzhiyun 			__func__, ret);
1423*4882a593Smuzhiyun 		return ret;
1424*4882a593Smuzhiyun 	}
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	netif_carrier_off(ndev);
1427*4882a593Smuzhiyun 	for (cnt = 0; cnt < ETH_ALEN; cnt++)
1428*4882a593Smuzhiyun 		ndev->dev_addr[cnt] = priv->mac_addr[cnt];
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	/* Configuration items */
1431*4882a593Smuzhiyun 	priv->rx_buf_size = EMAC_DEF_MAX_FRAME_SIZE + NET_IP_ALIGN;
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun 	priv->mac_hash1 = 0;
1434*4882a593Smuzhiyun 	priv->mac_hash2 = 0;
1435*4882a593Smuzhiyun 	emac_write(EMAC_MACHASH1, 0);
1436*4882a593Smuzhiyun 	emac_write(EMAC_MACHASH2, 0);
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	for (i = 0; i < EMAC_DEF_RX_NUM_DESC; i++) {
1439*4882a593Smuzhiyun 		struct sk_buff *skb = emac_rx_alloc(priv);
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 		if (!skb)
1442*4882a593Smuzhiyun 			break;
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 		ret = cpdma_chan_idle_submit(priv->rxchan, skb, skb->data,
1445*4882a593Smuzhiyun 					     skb_tailroom(skb), 0);
1446*4882a593Smuzhiyun 		if (WARN_ON(ret < 0))
1447*4882a593Smuzhiyun 			break;
1448*4882a593Smuzhiyun 	}
1449*4882a593Smuzhiyun 
1450*4882a593Smuzhiyun 	/* Request IRQ */
1451*4882a593Smuzhiyun 	while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ,
1452*4882a593Smuzhiyun 					    res_num))) {
1453*4882a593Smuzhiyun 		for (irq_num = res->start; irq_num <= res->end; irq_num++) {
1454*4882a593Smuzhiyun 			if (request_irq(irq_num, emac_irq, 0, ndev->name,
1455*4882a593Smuzhiyun 					ndev)) {
1456*4882a593Smuzhiyun 				dev_err(emac_dev,
1457*4882a593Smuzhiyun 					"DaVinci EMAC: request_irq() failed\n");
1458*4882a593Smuzhiyun 				ret = -EBUSY;
1459*4882a593Smuzhiyun 
1460*4882a593Smuzhiyun 				goto rollback;
1461*4882a593Smuzhiyun 			}
1462*4882a593Smuzhiyun 		}
1463*4882a593Smuzhiyun 		res_num++;
1464*4882a593Smuzhiyun 	}
1465*4882a593Smuzhiyun 	/* prepare counters for rollback in case of an error */
1466*4882a593Smuzhiyun 	res_num--;
1467*4882a593Smuzhiyun 	irq_num--;
1468*4882a593Smuzhiyun 
1469*4882a593Smuzhiyun 	/* Start/Enable EMAC hardware */
1470*4882a593Smuzhiyun 	emac_hw_enable(priv);
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun 	/* Enable Interrupt pacing if configured */
1473*4882a593Smuzhiyun 	if (priv->coal_intvl != 0) {
1474*4882a593Smuzhiyun 		struct ethtool_coalesce coal;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 		coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1477*4882a593Smuzhiyun 		emac_set_coalesce(ndev, &coal);
1478*4882a593Smuzhiyun 	}
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	cpdma_ctlr_start(priv->dma);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (priv->phy_node) {
1483*4882a593Smuzhiyun 		phydev = of_phy_connect(ndev, priv->phy_node,
1484*4882a593Smuzhiyun 					&emac_adjust_link, 0, 0);
1485*4882a593Smuzhiyun 		if (!phydev) {
1486*4882a593Smuzhiyun 			dev_err(emac_dev, "could not connect to phy %pOF\n",
1487*4882a593Smuzhiyun 				priv->phy_node);
1488*4882a593Smuzhiyun 			ret = -ENODEV;
1489*4882a593Smuzhiyun 			goto err;
1490*4882a593Smuzhiyun 		}
1491*4882a593Smuzhiyun 	}
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	/* use the first phy on the bus if pdata did not give us a phy id */
1494*4882a593Smuzhiyun 	if (!phydev && !priv->phy_id) {
1495*4882a593Smuzhiyun 		/* NOTE: we can't use bus_find_device_by_name() here because
1496*4882a593Smuzhiyun 		 * the device name is not guaranteed to be 'davinci_mdio'. On
1497*4882a593Smuzhiyun 		 * some systems it can be 'davinci_mdio.0' so we need to use
1498*4882a593Smuzhiyun 		 * strncmp() against the first part of the string to correctly
1499*4882a593Smuzhiyun 		 * match it.
1500*4882a593Smuzhiyun 		 */
1501*4882a593Smuzhiyun 		phy = bus_find_device(&mdio_bus_type, NULL, NULL,
1502*4882a593Smuzhiyun 				      match_first_device);
1503*4882a593Smuzhiyun 		if (phy) {
1504*4882a593Smuzhiyun 			priv->phy_id = dev_name(phy);
1505*4882a593Smuzhiyun 			if (!priv->phy_id || !*priv->phy_id)
1506*4882a593Smuzhiyun 				put_device(phy);
1507*4882a593Smuzhiyun 		}
1508*4882a593Smuzhiyun 	}
1509*4882a593Smuzhiyun 
1510*4882a593Smuzhiyun 	if (!phydev && priv->phy_id && *priv->phy_id) {
1511*4882a593Smuzhiyun 		phydev = phy_connect(ndev, priv->phy_id,
1512*4882a593Smuzhiyun 				     &emac_adjust_link,
1513*4882a593Smuzhiyun 				     PHY_INTERFACE_MODE_MII);
1514*4882a593Smuzhiyun 		put_device(phy);	/* reference taken by bus_find_device */
1515*4882a593Smuzhiyun 		if (IS_ERR(phydev)) {
1516*4882a593Smuzhiyun 			dev_err(emac_dev, "could not connect to phy %s\n",
1517*4882a593Smuzhiyun 				priv->phy_id);
1518*4882a593Smuzhiyun 			ret = PTR_ERR(phydev);
1519*4882a593Smuzhiyun 			goto err;
1520*4882a593Smuzhiyun 		}
1521*4882a593Smuzhiyun 
1522*4882a593Smuzhiyun 		priv->link = 0;
1523*4882a593Smuzhiyun 		priv->speed = 0;
1524*4882a593Smuzhiyun 		priv->duplex = ~0;
1525*4882a593Smuzhiyun 
1526*4882a593Smuzhiyun 		phy_attached_info(phydev);
1527*4882a593Smuzhiyun 	}
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 	if (!phydev) {
1530*4882a593Smuzhiyun 		/* No PHY , fix the link, speed and duplex settings */
1531*4882a593Smuzhiyun 		dev_notice(emac_dev, "no phy, defaulting to 100/full\n");
1532*4882a593Smuzhiyun 		priv->link = 1;
1533*4882a593Smuzhiyun 		priv->speed = SPEED_100;
1534*4882a593Smuzhiyun 		priv->duplex = DUPLEX_FULL;
1535*4882a593Smuzhiyun 		emac_update_phystatus(priv);
1536*4882a593Smuzhiyun 	}
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	if (netif_msg_drv(priv))
1539*4882a593Smuzhiyun 		dev_notice(emac_dev, "DaVinci EMAC: Opened %s\n", ndev->name);
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun 	if (phydev)
1542*4882a593Smuzhiyun 		phy_start(phydev);
1543*4882a593Smuzhiyun 
1544*4882a593Smuzhiyun 	return 0;
1545*4882a593Smuzhiyun 
1546*4882a593Smuzhiyun err:
1547*4882a593Smuzhiyun 	emac_int_disable(priv);
1548*4882a593Smuzhiyun 	napi_disable(&priv->napi);
1549*4882a593Smuzhiyun 
1550*4882a593Smuzhiyun rollback:
1551*4882a593Smuzhiyun 	for (q = res_num; q >= 0; q--) {
1552*4882a593Smuzhiyun 		res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, q);
1553*4882a593Smuzhiyun 		/* at the first iteration, irq_num is already set to the
1554*4882a593Smuzhiyun 		 * right value
1555*4882a593Smuzhiyun 		 */
1556*4882a593Smuzhiyun 		if (q != res_num)
1557*4882a593Smuzhiyun 			irq_num = res->end;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 		for (m = irq_num; m >= res->start; m--)
1560*4882a593Smuzhiyun 			free_irq(m, ndev);
1561*4882a593Smuzhiyun 	}
1562*4882a593Smuzhiyun 	cpdma_ctlr_stop(priv->dma);
1563*4882a593Smuzhiyun 	pm_runtime_put(&priv->pdev->dev);
1564*4882a593Smuzhiyun 	return ret;
1565*4882a593Smuzhiyun }
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun /**
1568*4882a593Smuzhiyun  * emac_dev_stop - EMAC device stop
1569*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
1570*4882a593Smuzhiyun  *
1571*4882a593Smuzhiyun  * Called when system wants to stop or down the interface. We stop the network
1572*4882a593Smuzhiyun  * queue, disable interrupts and cleanup TX/RX channels.
1573*4882a593Smuzhiyun  *
1574*4882a593Smuzhiyun  * We return the statistics in net_device_stats structure pulled from emac
1575*4882a593Smuzhiyun  */
emac_dev_stop(struct net_device * ndev)1576*4882a593Smuzhiyun static int emac_dev_stop(struct net_device *ndev)
1577*4882a593Smuzhiyun {
1578*4882a593Smuzhiyun 	struct resource *res;
1579*4882a593Smuzhiyun 	int i = 0;
1580*4882a593Smuzhiyun 	int irq_num;
1581*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1582*4882a593Smuzhiyun 	struct device *emac_dev = &ndev->dev;
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	/* inform the upper layers. */
1585*4882a593Smuzhiyun 	netif_stop_queue(ndev);
1586*4882a593Smuzhiyun 	napi_disable(&priv->napi);
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	netif_carrier_off(ndev);
1589*4882a593Smuzhiyun 	emac_int_disable(priv);
1590*4882a593Smuzhiyun 	cpdma_ctlr_stop(priv->dma);
1591*4882a593Smuzhiyun 	emac_write(EMAC_SOFTRESET, 1);
1592*4882a593Smuzhiyun 
1593*4882a593Smuzhiyun 	if (ndev->phydev)
1594*4882a593Smuzhiyun 		phy_disconnect(ndev->phydev);
1595*4882a593Smuzhiyun 
1596*4882a593Smuzhiyun 	/* Free IRQ */
1597*4882a593Smuzhiyun 	while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, i))) {
1598*4882a593Smuzhiyun 		for (irq_num = res->start; irq_num <= res->end; irq_num++)
1599*4882a593Smuzhiyun 			free_irq(irq_num, priv->ndev);
1600*4882a593Smuzhiyun 		i++;
1601*4882a593Smuzhiyun 	}
1602*4882a593Smuzhiyun 
1603*4882a593Smuzhiyun 	if (netif_msg_drv(priv))
1604*4882a593Smuzhiyun 		dev_notice(emac_dev, "DaVinci EMAC: %s stopped\n", ndev->name);
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	pm_runtime_put(&priv->pdev->dev);
1607*4882a593Smuzhiyun 	return 0;
1608*4882a593Smuzhiyun }
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun /**
1611*4882a593Smuzhiyun  * emac_dev_getnetstats - EMAC get statistics function
1612*4882a593Smuzhiyun  * @ndev: The DaVinci EMAC network adapter
1613*4882a593Smuzhiyun  *
1614*4882a593Smuzhiyun  * Called when system wants to get statistics from the device.
1615*4882a593Smuzhiyun  *
1616*4882a593Smuzhiyun  * We return the statistics in net_device_stats structure pulled from emac
1617*4882a593Smuzhiyun  */
emac_dev_getnetstats(struct net_device * ndev)1618*4882a593Smuzhiyun static struct net_device_stats *emac_dev_getnetstats(struct net_device *ndev)
1619*4882a593Smuzhiyun {
1620*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1621*4882a593Smuzhiyun 	u32 mac_control;
1622*4882a593Smuzhiyun 	u32 stats_clear_mask;
1623*4882a593Smuzhiyun 	int err;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	err = pm_runtime_get_sync(&priv->pdev->dev);
1626*4882a593Smuzhiyun 	if (err < 0) {
1627*4882a593Smuzhiyun 		pm_runtime_put_noidle(&priv->pdev->dev);
1628*4882a593Smuzhiyun 		dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n",
1629*4882a593Smuzhiyun 			__func__, err);
1630*4882a593Smuzhiyun 		return &ndev->stats;
1631*4882a593Smuzhiyun 	}
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	/* update emac hardware stats and reset the registers*/
1634*4882a593Smuzhiyun 
1635*4882a593Smuzhiyun 	mac_control = emac_read(EMAC_MACCONTROL);
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun 	if (mac_control & EMAC_MACCONTROL_GMIIEN)
1638*4882a593Smuzhiyun 		stats_clear_mask = EMAC_STATS_CLR_MASK;
1639*4882a593Smuzhiyun 	else
1640*4882a593Smuzhiyun 		stats_clear_mask = 0;
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	ndev->stats.multicast += emac_read(EMAC_RXMCASTFRAMES);
1643*4882a593Smuzhiyun 	emac_write(EMAC_RXMCASTFRAMES, stats_clear_mask);
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun 	ndev->stats.collisions += (emac_read(EMAC_TXCOLLISION) +
1646*4882a593Smuzhiyun 					   emac_read(EMAC_TXSINGLECOLL) +
1647*4882a593Smuzhiyun 					   emac_read(EMAC_TXMULTICOLL));
1648*4882a593Smuzhiyun 	emac_write(EMAC_TXCOLLISION, stats_clear_mask);
1649*4882a593Smuzhiyun 	emac_write(EMAC_TXSINGLECOLL, stats_clear_mask);
1650*4882a593Smuzhiyun 	emac_write(EMAC_TXMULTICOLL, stats_clear_mask);
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	ndev->stats.rx_length_errors += (emac_read(EMAC_RXOVERSIZED) +
1653*4882a593Smuzhiyun 						emac_read(EMAC_RXJABBER) +
1654*4882a593Smuzhiyun 						emac_read(EMAC_RXUNDERSIZED));
1655*4882a593Smuzhiyun 	emac_write(EMAC_RXOVERSIZED, stats_clear_mask);
1656*4882a593Smuzhiyun 	emac_write(EMAC_RXJABBER, stats_clear_mask);
1657*4882a593Smuzhiyun 	emac_write(EMAC_RXUNDERSIZED, stats_clear_mask);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 	ndev->stats.rx_over_errors += (emac_read(EMAC_RXSOFOVERRUNS) +
1660*4882a593Smuzhiyun 					       emac_read(EMAC_RXMOFOVERRUNS));
1661*4882a593Smuzhiyun 	emac_write(EMAC_RXSOFOVERRUNS, stats_clear_mask);
1662*4882a593Smuzhiyun 	emac_write(EMAC_RXMOFOVERRUNS, stats_clear_mask);
1663*4882a593Smuzhiyun 
1664*4882a593Smuzhiyun 	ndev->stats.rx_fifo_errors += emac_read(EMAC_RXDMAOVERRUNS);
1665*4882a593Smuzhiyun 	emac_write(EMAC_RXDMAOVERRUNS, stats_clear_mask);
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun 	ndev->stats.tx_carrier_errors +=
1668*4882a593Smuzhiyun 		emac_read(EMAC_TXCARRIERSENSE);
1669*4882a593Smuzhiyun 	emac_write(EMAC_TXCARRIERSENSE, stats_clear_mask);
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun 	ndev->stats.tx_fifo_errors += emac_read(EMAC_TXUNDERRUN);
1672*4882a593Smuzhiyun 	emac_write(EMAC_TXUNDERRUN, stats_clear_mask);
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	pm_runtime_put(&priv->pdev->dev);
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	return &ndev->stats;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun static const struct net_device_ops emac_netdev_ops = {
1680*4882a593Smuzhiyun 	.ndo_open		= emac_dev_open,
1681*4882a593Smuzhiyun 	.ndo_stop		= emac_dev_stop,
1682*4882a593Smuzhiyun 	.ndo_start_xmit		= emac_dev_xmit,
1683*4882a593Smuzhiyun 	.ndo_set_rx_mode	= emac_dev_mcast_set,
1684*4882a593Smuzhiyun 	.ndo_set_mac_address	= emac_dev_setmac_addr,
1685*4882a593Smuzhiyun 	.ndo_do_ioctl		= emac_devioctl,
1686*4882a593Smuzhiyun 	.ndo_tx_timeout		= emac_dev_tx_timeout,
1687*4882a593Smuzhiyun 	.ndo_get_stats		= emac_dev_getnetstats,
1688*4882a593Smuzhiyun #ifdef CONFIG_NET_POLL_CONTROLLER
1689*4882a593Smuzhiyun 	.ndo_poll_controller	= emac_poll_controller,
1690*4882a593Smuzhiyun #endif
1691*4882a593Smuzhiyun };
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun static const struct of_device_id davinci_emac_of_match[];
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun static struct emac_platform_data *
davinci_emac_of_get_pdata(struct platform_device * pdev,struct emac_priv * priv)1696*4882a593Smuzhiyun davinci_emac_of_get_pdata(struct platform_device *pdev, struct emac_priv *priv)
1697*4882a593Smuzhiyun {
1698*4882a593Smuzhiyun 	struct device_node *np;
1699*4882a593Smuzhiyun 	const struct of_device_id *match;
1700*4882a593Smuzhiyun 	const struct emac_platform_data *auxdata;
1701*4882a593Smuzhiyun 	struct emac_platform_data *pdata = NULL;
1702*4882a593Smuzhiyun 	const u8 *mac_addr;
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
1705*4882a593Smuzhiyun 		return dev_get_platdata(&pdev->dev);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1708*4882a593Smuzhiyun 	if (!pdata)
1709*4882a593Smuzhiyun 		return NULL;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	np = pdev->dev.of_node;
1712*4882a593Smuzhiyun 	pdata->version = EMAC_VERSION_2;
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	if (!is_valid_ether_addr(pdata->mac_addr)) {
1715*4882a593Smuzhiyun 		mac_addr = of_get_mac_address(np);
1716*4882a593Smuzhiyun 		if (!IS_ERR(mac_addr))
1717*4882a593Smuzhiyun 			ether_addr_copy(pdata->mac_addr, mac_addr);
1718*4882a593Smuzhiyun 	}
1719*4882a593Smuzhiyun 
1720*4882a593Smuzhiyun 	of_property_read_u32(np, "ti,davinci-ctrl-reg-offset",
1721*4882a593Smuzhiyun 			     &pdata->ctrl_reg_offset);
1722*4882a593Smuzhiyun 
1723*4882a593Smuzhiyun 	of_property_read_u32(np, "ti,davinci-ctrl-mod-reg-offset",
1724*4882a593Smuzhiyun 			     &pdata->ctrl_mod_reg_offset);
1725*4882a593Smuzhiyun 
1726*4882a593Smuzhiyun 	of_property_read_u32(np, "ti,davinci-ctrl-ram-offset",
1727*4882a593Smuzhiyun 			     &pdata->ctrl_ram_offset);
1728*4882a593Smuzhiyun 
1729*4882a593Smuzhiyun 	of_property_read_u32(np, "ti,davinci-ctrl-ram-size",
1730*4882a593Smuzhiyun 			     &pdata->ctrl_ram_size);
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	of_property_read_u8(np, "ti,davinci-rmii-en", &pdata->rmii_en);
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	pdata->no_bd_ram = of_property_read_bool(np, "ti,davinci-no-bd-ram");
1735*4882a593Smuzhiyun 
1736*4882a593Smuzhiyun 	priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
1737*4882a593Smuzhiyun 	if (!priv->phy_node) {
1738*4882a593Smuzhiyun 		if (!of_phy_is_fixed_link(np))
1739*4882a593Smuzhiyun 			pdata->phy_id = NULL;
1740*4882a593Smuzhiyun 		else if (of_phy_register_fixed_link(np) >= 0)
1741*4882a593Smuzhiyun 			priv->phy_node = of_node_get(np);
1742*4882a593Smuzhiyun 	}
1743*4882a593Smuzhiyun 
1744*4882a593Smuzhiyun 	auxdata = pdev->dev.platform_data;
1745*4882a593Smuzhiyun 	if (auxdata) {
1746*4882a593Smuzhiyun 		pdata->interrupt_enable = auxdata->interrupt_enable;
1747*4882a593Smuzhiyun 		pdata->interrupt_disable = auxdata->interrupt_disable;
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	match = of_match_device(davinci_emac_of_match, &pdev->dev);
1751*4882a593Smuzhiyun 	if (match && match->data) {
1752*4882a593Smuzhiyun 		auxdata = match->data;
1753*4882a593Smuzhiyun 		pdata->version = auxdata->version;
1754*4882a593Smuzhiyun 		pdata->hw_ram_addr = auxdata->hw_ram_addr;
1755*4882a593Smuzhiyun 	}
1756*4882a593Smuzhiyun 
1757*4882a593Smuzhiyun 	return  pdata;
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun 
davinci_emac_try_get_mac(struct platform_device * pdev,int instance,u8 * mac_addr)1760*4882a593Smuzhiyun static int davinci_emac_try_get_mac(struct platform_device *pdev,
1761*4882a593Smuzhiyun 				    int instance, u8 *mac_addr)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun 	if (!pdev->dev.of_node)
1764*4882a593Smuzhiyun 		return -EINVAL;
1765*4882a593Smuzhiyun 
1766*4882a593Smuzhiyun 	return ti_cm_get_macid(&pdev->dev, instance, mac_addr);
1767*4882a593Smuzhiyun }
1768*4882a593Smuzhiyun 
1769*4882a593Smuzhiyun /**
1770*4882a593Smuzhiyun  * davinci_emac_probe - EMAC device probe
1771*4882a593Smuzhiyun  * @pdev: The DaVinci EMAC device that we are removing
1772*4882a593Smuzhiyun  *
1773*4882a593Smuzhiyun  * Called when probing for emac devicesr. We get details of instances and
1774*4882a593Smuzhiyun  * resource information from platform init and register a network device
1775*4882a593Smuzhiyun  * and allocate resources necessary for driver to perform
1776*4882a593Smuzhiyun  */
davinci_emac_probe(struct platform_device * pdev)1777*4882a593Smuzhiyun static int davinci_emac_probe(struct platform_device *pdev)
1778*4882a593Smuzhiyun {
1779*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1780*4882a593Smuzhiyun 	int rc = 0;
1781*4882a593Smuzhiyun 	struct resource *res, *res_ctrl;
1782*4882a593Smuzhiyun 	struct net_device *ndev;
1783*4882a593Smuzhiyun 	struct emac_priv *priv;
1784*4882a593Smuzhiyun 	unsigned long hw_ram_addr;
1785*4882a593Smuzhiyun 	struct emac_platform_data *pdata;
1786*4882a593Smuzhiyun 	struct cpdma_params dma_params;
1787*4882a593Smuzhiyun 	struct clk *emac_clk;
1788*4882a593Smuzhiyun 	unsigned long emac_bus_frequency;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 
1791*4882a593Smuzhiyun 	/* obtain emac clock from kernel */
1792*4882a593Smuzhiyun 	emac_clk = devm_clk_get(&pdev->dev, NULL);
1793*4882a593Smuzhiyun 	if (IS_ERR(emac_clk)) {
1794*4882a593Smuzhiyun 		dev_err(&pdev->dev, "failed to get EMAC clock\n");
1795*4882a593Smuzhiyun 		return -EBUSY;
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 	emac_bus_frequency = clk_get_rate(emac_clk);
1798*4882a593Smuzhiyun 	devm_clk_put(&pdev->dev, emac_clk);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	/* TODO: Probe PHY here if possible */
1801*4882a593Smuzhiyun 
1802*4882a593Smuzhiyun 	ndev = alloc_etherdev(sizeof(struct emac_priv));
1803*4882a593Smuzhiyun 	if (!ndev)
1804*4882a593Smuzhiyun 		return -ENOMEM;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	platform_set_drvdata(pdev, ndev);
1807*4882a593Smuzhiyun 	priv = netdev_priv(ndev);
1808*4882a593Smuzhiyun 	priv->pdev = pdev;
1809*4882a593Smuzhiyun 	priv->ndev = ndev;
1810*4882a593Smuzhiyun 	priv->msg_enable = netif_msg_init(debug_level, DAVINCI_EMAC_DEBUG);
1811*4882a593Smuzhiyun 
1812*4882a593Smuzhiyun 	spin_lock_init(&priv->lock);
1813*4882a593Smuzhiyun 
1814*4882a593Smuzhiyun 	pdata = davinci_emac_of_get_pdata(pdev, priv);
1815*4882a593Smuzhiyun 	if (!pdata) {
1816*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no platform data\n");
1817*4882a593Smuzhiyun 		rc = -ENODEV;
1818*4882a593Smuzhiyun 		goto err_free_netdev;
1819*4882a593Smuzhiyun 	}
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	/* MAC addr and PHY mask , RMII enable info from platform_data */
1822*4882a593Smuzhiyun 	memcpy(priv->mac_addr, pdata->mac_addr, ETH_ALEN);
1823*4882a593Smuzhiyun 	priv->phy_id = pdata->phy_id;
1824*4882a593Smuzhiyun 	priv->rmii_en = pdata->rmii_en;
1825*4882a593Smuzhiyun 	priv->version = pdata->version;
1826*4882a593Smuzhiyun 	priv->int_enable = pdata->interrupt_enable;
1827*4882a593Smuzhiyun 	priv->int_disable = pdata->interrupt_disable;
1828*4882a593Smuzhiyun 
1829*4882a593Smuzhiyun 	priv->coal_intvl = 0;
1830*4882a593Smuzhiyun 	priv->bus_freq_mhz = (u32)(emac_bus_frequency / 1000000);
1831*4882a593Smuzhiyun 
1832*4882a593Smuzhiyun 	/* Get EMAC platform data */
1833*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1834*4882a593Smuzhiyun 	priv->emac_base_phys = res->start + pdata->ctrl_reg_offset;
1835*4882a593Smuzhiyun 	priv->remap_addr = devm_ioremap_resource(&pdev->dev, res);
1836*4882a593Smuzhiyun 	if (IS_ERR(priv->remap_addr)) {
1837*4882a593Smuzhiyun 		rc = PTR_ERR(priv->remap_addr);
1838*4882a593Smuzhiyun 		goto no_pdata;
1839*4882a593Smuzhiyun 	}
1840*4882a593Smuzhiyun 
1841*4882a593Smuzhiyun 	res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1842*4882a593Smuzhiyun 	if (res_ctrl) {
1843*4882a593Smuzhiyun 		priv->ctrl_base =
1844*4882a593Smuzhiyun 			devm_ioremap_resource(&pdev->dev, res_ctrl);
1845*4882a593Smuzhiyun 		if (IS_ERR(priv->ctrl_base)) {
1846*4882a593Smuzhiyun 			rc = PTR_ERR(priv->ctrl_base);
1847*4882a593Smuzhiyun 			goto no_pdata;
1848*4882a593Smuzhiyun 		}
1849*4882a593Smuzhiyun 	} else {
1850*4882a593Smuzhiyun 		priv->ctrl_base = priv->remap_addr + pdata->ctrl_mod_reg_offset;
1851*4882a593Smuzhiyun 	}
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	priv->emac_base = priv->remap_addr + pdata->ctrl_reg_offset;
1854*4882a593Smuzhiyun 	ndev->base_addr = (unsigned long)priv->remap_addr;
1855*4882a593Smuzhiyun 
1856*4882a593Smuzhiyun 	hw_ram_addr = pdata->hw_ram_addr;
1857*4882a593Smuzhiyun 	if (!hw_ram_addr)
1858*4882a593Smuzhiyun 		hw_ram_addr = (u32 __force)res->start + pdata->ctrl_ram_offset;
1859*4882a593Smuzhiyun 
1860*4882a593Smuzhiyun 	memset(&dma_params, 0, sizeof(dma_params));
1861*4882a593Smuzhiyun 	dma_params.dev			= &pdev->dev;
1862*4882a593Smuzhiyun 	dma_params.dmaregs		= priv->emac_base;
1863*4882a593Smuzhiyun 	dma_params.rxthresh		= priv->emac_base + 0x120;
1864*4882a593Smuzhiyun 	dma_params.rxfree		= priv->emac_base + 0x140;
1865*4882a593Smuzhiyun 	dma_params.txhdp		= priv->emac_base + 0x600;
1866*4882a593Smuzhiyun 	dma_params.rxhdp		= priv->emac_base + 0x620;
1867*4882a593Smuzhiyun 	dma_params.txcp			= priv->emac_base + 0x640;
1868*4882a593Smuzhiyun 	dma_params.rxcp			= priv->emac_base + 0x660;
1869*4882a593Smuzhiyun 	dma_params.num_chan		= EMAC_MAX_TXRX_CHANNELS;
1870*4882a593Smuzhiyun 	dma_params.min_packet_size	= EMAC_DEF_MIN_ETHPKTSIZE;
1871*4882a593Smuzhiyun 	dma_params.desc_hw_addr		= hw_ram_addr;
1872*4882a593Smuzhiyun 	dma_params.desc_mem_size	= pdata->ctrl_ram_size;
1873*4882a593Smuzhiyun 	dma_params.desc_align		= 16;
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	dma_params.desc_mem_phys = pdata->no_bd_ram ? 0 :
1876*4882a593Smuzhiyun 			(u32 __force)res->start + pdata->ctrl_ram_offset;
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	priv->dma = cpdma_ctlr_create(&dma_params);
1879*4882a593Smuzhiyun 	if (!priv->dma) {
1880*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error initializing DMA\n");
1881*4882a593Smuzhiyun 		rc = -ENOMEM;
1882*4882a593Smuzhiyun 		goto no_pdata;
1883*4882a593Smuzhiyun 	}
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	priv->txchan = cpdma_chan_create(priv->dma, EMAC_DEF_TX_CH,
1886*4882a593Smuzhiyun 					 emac_tx_handler, 0);
1887*4882a593Smuzhiyun 	if (IS_ERR(priv->txchan)) {
1888*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error initializing tx dma channel\n");
1889*4882a593Smuzhiyun 		rc = PTR_ERR(priv->txchan);
1890*4882a593Smuzhiyun 		goto err_free_dma;
1891*4882a593Smuzhiyun 	}
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	priv->rxchan = cpdma_chan_create(priv->dma, EMAC_DEF_RX_CH,
1894*4882a593Smuzhiyun 					 emac_rx_handler, 1);
1895*4882a593Smuzhiyun 	if (IS_ERR(priv->rxchan)) {
1896*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error initializing rx dma channel\n");
1897*4882a593Smuzhiyun 		rc = PTR_ERR(priv->rxchan);
1898*4882a593Smuzhiyun 		goto err_free_txchan;
1899*4882a593Smuzhiyun 	}
1900*4882a593Smuzhiyun 
1901*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1902*4882a593Smuzhiyun 	if (!res) {
1903*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error getting irq res\n");
1904*4882a593Smuzhiyun 		rc = -ENOENT;
1905*4882a593Smuzhiyun 		goto err_free_rxchan;
1906*4882a593Smuzhiyun 	}
1907*4882a593Smuzhiyun 	ndev->irq = res->start;
1908*4882a593Smuzhiyun 
1909*4882a593Smuzhiyun 	rc = davinci_emac_try_get_mac(pdev, res_ctrl ? 0 : 1, priv->mac_addr);
1910*4882a593Smuzhiyun 	if (!rc)
1911*4882a593Smuzhiyun 		ether_addr_copy(ndev->dev_addr, priv->mac_addr);
1912*4882a593Smuzhiyun 
1913*4882a593Smuzhiyun 	if (!is_valid_ether_addr(priv->mac_addr)) {
1914*4882a593Smuzhiyun 		/* Use random MAC if still none obtained. */
1915*4882a593Smuzhiyun 		eth_hw_addr_random(ndev);
1916*4882a593Smuzhiyun 		memcpy(priv->mac_addr, ndev->dev_addr, ndev->addr_len);
1917*4882a593Smuzhiyun 		dev_warn(&pdev->dev, "using random MAC addr: %pM\n",
1918*4882a593Smuzhiyun 			 priv->mac_addr);
1919*4882a593Smuzhiyun 	}
1920*4882a593Smuzhiyun 
1921*4882a593Smuzhiyun 	ndev->netdev_ops = &emac_netdev_ops;
1922*4882a593Smuzhiyun 	ndev->ethtool_ops = &ethtool_ops;
1923*4882a593Smuzhiyun 	netif_napi_add(ndev, &priv->napi, emac_poll, EMAC_POLL_WEIGHT);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	pm_runtime_enable(&pdev->dev);
1926*4882a593Smuzhiyun 	rc = pm_runtime_get_sync(&pdev->dev);
1927*4882a593Smuzhiyun 	if (rc < 0) {
1928*4882a593Smuzhiyun 		pm_runtime_put_noidle(&pdev->dev);
1929*4882a593Smuzhiyun 		dev_err(&pdev->dev, "%s: failed to get_sync(%d)\n",
1930*4882a593Smuzhiyun 			__func__, rc);
1931*4882a593Smuzhiyun 		goto err_napi_del;
1932*4882a593Smuzhiyun 	}
1933*4882a593Smuzhiyun 
1934*4882a593Smuzhiyun 	/* register the network device */
1935*4882a593Smuzhiyun 	SET_NETDEV_DEV(ndev, &pdev->dev);
1936*4882a593Smuzhiyun 	rc = register_netdev(ndev);
1937*4882a593Smuzhiyun 	if (rc) {
1938*4882a593Smuzhiyun 		dev_err(&pdev->dev, "error in register_netdev\n");
1939*4882a593Smuzhiyun 		rc = -ENODEV;
1940*4882a593Smuzhiyun 		pm_runtime_put(&pdev->dev);
1941*4882a593Smuzhiyun 		goto err_napi_del;
1942*4882a593Smuzhiyun 	}
1943*4882a593Smuzhiyun 
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	if (netif_msg_probe(priv)) {
1946*4882a593Smuzhiyun 		dev_notice(&pdev->dev, "DaVinci EMAC Probe found device "
1947*4882a593Smuzhiyun 			   "(regs: %pa, irq: %d)\n",
1948*4882a593Smuzhiyun 			   &priv->emac_base_phys, ndev->irq);
1949*4882a593Smuzhiyun 	}
1950*4882a593Smuzhiyun 	pm_runtime_put(&pdev->dev);
1951*4882a593Smuzhiyun 
1952*4882a593Smuzhiyun 	return 0;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun err_napi_del:
1955*4882a593Smuzhiyun 	netif_napi_del(&priv->napi);
1956*4882a593Smuzhiyun err_free_rxchan:
1957*4882a593Smuzhiyun 	cpdma_chan_destroy(priv->rxchan);
1958*4882a593Smuzhiyun err_free_txchan:
1959*4882a593Smuzhiyun 	cpdma_chan_destroy(priv->txchan);
1960*4882a593Smuzhiyun err_free_dma:
1961*4882a593Smuzhiyun 	cpdma_ctlr_destroy(priv->dma);
1962*4882a593Smuzhiyun no_pdata:
1963*4882a593Smuzhiyun 	if (of_phy_is_fixed_link(np))
1964*4882a593Smuzhiyun 		of_phy_deregister_fixed_link(np);
1965*4882a593Smuzhiyun 	of_node_put(priv->phy_node);
1966*4882a593Smuzhiyun err_free_netdev:
1967*4882a593Smuzhiyun 	free_netdev(ndev);
1968*4882a593Smuzhiyun 	return rc;
1969*4882a593Smuzhiyun }
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun /**
1972*4882a593Smuzhiyun  * davinci_emac_remove - EMAC device remove
1973*4882a593Smuzhiyun  * @pdev: The DaVinci EMAC device that we are removing
1974*4882a593Smuzhiyun  *
1975*4882a593Smuzhiyun  * Called when removing the device driver. We disable clock usage and release
1976*4882a593Smuzhiyun  * the resources taken up by the driver and unregister network device
1977*4882a593Smuzhiyun  */
davinci_emac_remove(struct platform_device * pdev)1978*4882a593Smuzhiyun static int davinci_emac_remove(struct platform_device *pdev)
1979*4882a593Smuzhiyun {
1980*4882a593Smuzhiyun 	struct net_device *ndev = platform_get_drvdata(pdev);
1981*4882a593Smuzhiyun 	struct emac_priv *priv = netdev_priv(ndev);
1982*4882a593Smuzhiyun 	struct device_node *np = pdev->dev.of_node;
1983*4882a593Smuzhiyun 
1984*4882a593Smuzhiyun 	dev_notice(&ndev->dev, "DaVinci EMAC: davinci_emac_remove()\n");
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	if (priv->txchan)
1987*4882a593Smuzhiyun 		cpdma_chan_destroy(priv->txchan);
1988*4882a593Smuzhiyun 	if (priv->rxchan)
1989*4882a593Smuzhiyun 		cpdma_chan_destroy(priv->rxchan);
1990*4882a593Smuzhiyun 	cpdma_ctlr_destroy(priv->dma);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	unregister_netdev(ndev);
1993*4882a593Smuzhiyun 	of_node_put(priv->phy_node);
1994*4882a593Smuzhiyun 	pm_runtime_disable(&pdev->dev);
1995*4882a593Smuzhiyun 	if (of_phy_is_fixed_link(np))
1996*4882a593Smuzhiyun 		of_phy_deregister_fixed_link(np);
1997*4882a593Smuzhiyun 	free_netdev(ndev);
1998*4882a593Smuzhiyun 
1999*4882a593Smuzhiyun 	return 0;
2000*4882a593Smuzhiyun }
2001*4882a593Smuzhiyun 
davinci_emac_suspend(struct device * dev)2002*4882a593Smuzhiyun static int davinci_emac_suspend(struct device *dev)
2003*4882a593Smuzhiyun {
2004*4882a593Smuzhiyun 	struct net_device *ndev = dev_get_drvdata(dev);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	if (netif_running(ndev))
2007*4882a593Smuzhiyun 		emac_dev_stop(ndev);
2008*4882a593Smuzhiyun 
2009*4882a593Smuzhiyun 	return 0;
2010*4882a593Smuzhiyun }
2011*4882a593Smuzhiyun 
davinci_emac_resume(struct device * dev)2012*4882a593Smuzhiyun static int davinci_emac_resume(struct device *dev)
2013*4882a593Smuzhiyun {
2014*4882a593Smuzhiyun 	struct net_device *ndev = dev_get_drvdata(dev);
2015*4882a593Smuzhiyun 
2016*4882a593Smuzhiyun 	if (netif_running(ndev))
2017*4882a593Smuzhiyun 		emac_dev_open(ndev);
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	return 0;
2020*4882a593Smuzhiyun }
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun static const struct dev_pm_ops davinci_emac_pm_ops = {
2023*4882a593Smuzhiyun 	.suspend	= davinci_emac_suspend,
2024*4882a593Smuzhiyun 	.resume		= davinci_emac_resume,
2025*4882a593Smuzhiyun };
2026*4882a593Smuzhiyun 
2027*4882a593Smuzhiyun static const struct emac_platform_data am3517_emac_data = {
2028*4882a593Smuzhiyun 	.version		= EMAC_VERSION_2,
2029*4882a593Smuzhiyun 	.hw_ram_addr		= 0x01e20000,
2030*4882a593Smuzhiyun };
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun static const struct emac_platform_data dm816_emac_data = {
2033*4882a593Smuzhiyun 	.version		= EMAC_VERSION_2,
2034*4882a593Smuzhiyun };
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun static const struct of_device_id davinci_emac_of_match[] = {
2037*4882a593Smuzhiyun 	{.compatible = "ti,davinci-dm6467-emac", },
2038*4882a593Smuzhiyun 	{.compatible = "ti,am3517-emac", .data = &am3517_emac_data, },
2039*4882a593Smuzhiyun 	{.compatible = "ti,dm816-emac", .data = &dm816_emac_data, },
2040*4882a593Smuzhiyun 	{},
2041*4882a593Smuzhiyun };
2042*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, davinci_emac_of_match);
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun /* davinci_emac_driver: EMAC platform driver structure */
2045*4882a593Smuzhiyun static struct platform_driver davinci_emac_driver = {
2046*4882a593Smuzhiyun 	.driver = {
2047*4882a593Smuzhiyun 		.name	 = "davinci_emac",
2048*4882a593Smuzhiyun 		.pm	 = &davinci_emac_pm_ops,
2049*4882a593Smuzhiyun 		.of_match_table = davinci_emac_of_match,
2050*4882a593Smuzhiyun 	},
2051*4882a593Smuzhiyun 	.probe = davinci_emac_probe,
2052*4882a593Smuzhiyun 	.remove = davinci_emac_remove,
2053*4882a593Smuzhiyun };
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun /**
2056*4882a593Smuzhiyun  * davinci_emac_init - EMAC driver module init
2057*4882a593Smuzhiyun  *
2058*4882a593Smuzhiyun  * Called when initializing the driver. We register the driver with
2059*4882a593Smuzhiyun  * the platform.
2060*4882a593Smuzhiyun  */
davinci_emac_init(void)2061*4882a593Smuzhiyun static int __init davinci_emac_init(void)
2062*4882a593Smuzhiyun {
2063*4882a593Smuzhiyun 	return platform_driver_register(&davinci_emac_driver);
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun late_initcall(davinci_emac_init);
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun /**
2068*4882a593Smuzhiyun  * davinci_emac_exit - EMAC driver module exit
2069*4882a593Smuzhiyun  *
2070*4882a593Smuzhiyun  * Called when exiting the driver completely. We unregister the driver with
2071*4882a593Smuzhiyun  * the platform and exit
2072*4882a593Smuzhiyun  */
davinci_emac_exit(void)2073*4882a593Smuzhiyun static void __exit davinci_emac_exit(void)
2074*4882a593Smuzhiyun {
2075*4882a593Smuzhiyun 	platform_driver_unregister(&davinci_emac_driver);
2076*4882a593Smuzhiyun }
2077*4882a593Smuzhiyun module_exit(davinci_emac_exit);
2078*4882a593Smuzhiyun 
2079*4882a593Smuzhiyun MODULE_LICENSE("GPL");
2080*4882a593Smuzhiyun MODULE_AUTHOR("DaVinci EMAC Maintainer: Anant Gole <anantgole@ti.com>");
2081*4882a593Smuzhiyun MODULE_AUTHOR("DaVinci EMAC Maintainer: Chaithrika U S <chaithrika@ti.com>");
2082*4882a593Smuzhiyun MODULE_DESCRIPTION("DaVinci EMAC Ethernet driver");
2083