xref: /OK3568_Linux_fs/kernel/drivers/net/ethernet/ti/davinci_cpdma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Texas Instruments CPDMA Driver
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Texas Instruments
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/spinlock.h>
10*4882a593Smuzhiyun #include <linux/device.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/err.h>
14*4882a593Smuzhiyun #include <linux/dma-mapping.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/genalloc.h>
18*4882a593Smuzhiyun #include "davinci_cpdma.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* DMA Registers */
21*4882a593Smuzhiyun #define CPDMA_TXIDVER		0x00
22*4882a593Smuzhiyun #define CPDMA_TXCONTROL		0x04
23*4882a593Smuzhiyun #define CPDMA_TXTEARDOWN	0x08
24*4882a593Smuzhiyun #define CPDMA_RXIDVER		0x10
25*4882a593Smuzhiyun #define CPDMA_RXCONTROL		0x14
26*4882a593Smuzhiyun #define CPDMA_SOFTRESET		0x1c
27*4882a593Smuzhiyun #define CPDMA_RXTEARDOWN	0x18
28*4882a593Smuzhiyun #define CPDMA_TX_PRI0_RATE	0x30
29*4882a593Smuzhiyun #define CPDMA_TXINTSTATRAW	0x80
30*4882a593Smuzhiyun #define CPDMA_TXINTSTATMASKED	0x84
31*4882a593Smuzhiyun #define CPDMA_TXINTMASKSET	0x88
32*4882a593Smuzhiyun #define CPDMA_TXINTMASKCLEAR	0x8c
33*4882a593Smuzhiyun #define CPDMA_MACINVECTOR	0x90
34*4882a593Smuzhiyun #define CPDMA_MACEOIVECTOR	0x94
35*4882a593Smuzhiyun #define CPDMA_RXINTSTATRAW	0xa0
36*4882a593Smuzhiyun #define CPDMA_RXINTSTATMASKED	0xa4
37*4882a593Smuzhiyun #define CPDMA_RXINTMASKSET	0xa8
38*4882a593Smuzhiyun #define CPDMA_RXINTMASKCLEAR	0xac
39*4882a593Smuzhiyun #define CPDMA_DMAINTSTATRAW	0xb0
40*4882a593Smuzhiyun #define CPDMA_DMAINTSTATMASKED	0xb4
41*4882a593Smuzhiyun #define CPDMA_DMAINTMASKSET	0xb8
42*4882a593Smuzhiyun #define CPDMA_DMAINTMASKCLEAR	0xbc
43*4882a593Smuzhiyun #define CPDMA_DMAINT_HOSTERR	BIT(1)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* the following exist only if has_ext_regs is set */
46*4882a593Smuzhiyun #define CPDMA_DMACONTROL	0x20
47*4882a593Smuzhiyun #define CPDMA_DMASTATUS		0x24
48*4882a593Smuzhiyun #define CPDMA_RXBUFFOFS		0x28
49*4882a593Smuzhiyun #define CPDMA_EM_CONTROL	0x2c
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* Descriptor mode bits */
52*4882a593Smuzhiyun #define CPDMA_DESC_SOP		BIT(31)
53*4882a593Smuzhiyun #define CPDMA_DESC_EOP		BIT(30)
54*4882a593Smuzhiyun #define CPDMA_DESC_OWNER	BIT(29)
55*4882a593Smuzhiyun #define CPDMA_DESC_EOQ		BIT(28)
56*4882a593Smuzhiyun #define CPDMA_DESC_TD_COMPLETE	BIT(27)
57*4882a593Smuzhiyun #define CPDMA_DESC_PASS_CRC	BIT(26)
58*4882a593Smuzhiyun #define CPDMA_DESC_TO_PORT_EN	BIT(20)
59*4882a593Smuzhiyun #define CPDMA_TO_PORT_SHIFT	16
60*4882a593Smuzhiyun #define CPDMA_DESC_PORT_MASK	(BIT(18) | BIT(17) | BIT(16))
61*4882a593Smuzhiyun #define CPDMA_DESC_CRC_LEN	4
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define CPDMA_TEARDOWN_VALUE	0xfffffffc
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define CPDMA_MAX_RLIM_CNT	16384
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun struct cpdma_desc {
68*4882a593Smuzhiyun 	/* hardware fields */
69*4882a593Smuzhiyun 	u32			hw_next;
70*4882a593Smuzhiyun 	u32			hw_buffer;
71*4882a593Smuzhiyun 	u32			hw_len;
72*4882a593Smuzhiyun 	u32			hw_mode;
73*4882a593Smuzhiyun 	/* software fields */
74*4882a593Smuzhiyun 	void			*sw_token;
75*4882a593Smuzhiyun 	u32			sw_buffer;
76*4882a593Smuzhiyun 	u32			sw_len;
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct cpdma_desc_pool {
80*4882a593Smuzhiyun 	phys_addr_t		phys;
81*4882a593Smuzhiyun 	dma_addr_t		hw_addr;
82*4882a593Smuzhiyun 	void __iomem		*iomap;		/* ioremap map */
83*4882a593Smuzhiyun 	void			*cpumap;	/* dma_alloc map */
84*4882a593Smuzhiyun 	int			desc_size, mem_size;
85*4882a593Smuzhiyun 	int			num_desc;
86*4882a593Smuzhiyun 	struct device		*dev;
87*4882a593Smuzhiyun 	struct gen_pool		*gen_pool;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun enum cpdma_state {
91*4882a593Smuzhiyun 	CPDMA_STATE_IDLE,
92*4882a593Smuzhiyun 	CPDMA_STATE_ACTIVE,
93*4882a593Smuzhiyun 	CPDMA_STATE_TEARDOWN,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct cpdma_ctlr {
97*4882a593Smuzhiyun 	enum cpdma_state	state;
98*4882a593Smuzhiyun 	struct cpdma_params	params;
99*4882a593Smuzhiyun 	struct device		*dev;
100*4882a593Smuzhiyun 	struct cpdma_desc_pool	*pool;
101*4882a593Smuzhiyun 	spinlock_t		lock;
102*4882a593Smuzhiyun 	struct cpdma_chan	*channels[2 * CPDMA_MAX_CHANNELS];
103*4882a593Smuzhiyun 	int chan_num;
104*4882a593Smuzhiyun 	int			num_rx_desc; /* RX descriptors number */
105*4882a593Smuzhiyun 	int			num_tx_desc; /* TX descriptors number */
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun struct cpdma_chan {
109*4882a593Smuzhiyun 	struct cpdma_desc __iomem	*head, *tail;
110*4882a593Smuzhiyun 	void __iomem			*hdp, *cp, *rxfree;
111*4882a593Smuzhiyun 	enum cpdma_state		state;
112*4882a593Smuzhiyun 	struct cpdma_ctlr		*ctlr;
113*4882a593Smuzhiyun 	int				chan_num;
114*4882a593Smuzhiyun 	spinlock_t			lock;
115*4882a593Smuzhiyun 	int				count;
116*4882a593Smuzhiyun 	u32				desc_num;
117*4882a593Smuzhiyun 	u32				mask;
118*4882a593Smuzhiyun 	cpdma_handler_fn		handler;
119*4882a593Smuzhiyun 	enum dma_data_direction		dir;
120*4882a593Smuzhiyun 	struct cpdma_chan_stats		stats;
121*4882a593Smuzhiyun 	/* offsets into dmaregs */
122*4882a593Smuzhiyun 	int	int_set, int_clear, td;
123*4882a593Smuzhiyun 	int				weight;
124*4882a593Smuzhiyun 	u32				rate_factor;
125*4882a593Smuzhiyun 	u32				rate;
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun struct cpdma_control_info {
129*4882a593Smuzhiyun 	u32		reg;
130*4882a593Smuzhiyun 	u32		shift, mask;
131*4882a593Smuzhiyun 	int		access;
132*4882a593Smuzhiyun #define ACCESS_RO	BIT(0)
133*4882a593Smuzhiyun #define ACCESS_WO	BIT(1)
134*4882a593Smuzhiyun #define ACCESS_RW	(ACCESS_RO | ACCESS_WO)
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun struct submit_info {
138*4882a593Smuzhiyun 	struct cpdma_chan *chan;
139*4882a593Smuzhiyun 	int directed;
140*4882a593Smuzhiyun 	void *token;
141*4882a593Smuzhiyun 	void *data_virt;
142*4882a593Smuzhiyun 	dma_addr_t data_dma;
143*4882a593Smuzhiyun 	int len;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static struct cpdma_control_info controls[] = {
147*4882a593Smuzhiyun 	[CPDMA_TX_RLIM]		  = {CPDMA_DMACONTROL,	8,  0xffff, ACCESS_RW},
148*4882a593Smuzhiyun 	[CPDMA_CMD_IDLE]	  = {CPDMA_DMACONTROL,	3,  1,      ACCESS_WO},
149*4882a593Smuzhiyun 	[CPDMA_COPY_ERROR_FRAMES] = {CPDMA_DMACONTROL,	4,  1,      ACCESS_RW},
150*4882a593Smuzhiyun 	[CPDMA_RX_OFF_LEN_UPDATE] = {CPDMA_DMACONTROL,	2,  1,      ACCESS_RW},
151*4882a593Smuzhiyun 	[CPDMA_RX_OWNERSHIP_FLIP] = {CPDMA_DMACONTROL,	1,  1,      ACCESS_RW},
152*4882a593Smuzhiyun 	[CPDMA_TX_PRIO_FIXED]	  = {CPDMA_DMACONTROL,	0,  1,      ACCESS_RW},
153*4882a593Smuzhiyun 	[CPDMA_STAT_IDLE]	  = {CPDMA_DMASTATUS,	31, 1,      ACCESS_RO},
154*4882a593Smuzhiyun 	[CPDMA_STAT_TX_ERR_CODE]  = {CPDMA_DMASTATUS,	20, 0xf,    ACCESS_RW},
155*4882a593Smuzhiyun 	[CPDMA_STAT_TX_ERR_CHAN]  = {CPDMA_DMASTATUS,	16, 0x7,    ACCESS_RW},
156*4882a593Smuzhiyun 	[CPDMA_STAT_RX_ERR_CODE]  = {CPDMA_DMASTATUS,	12, 0xf,    ACCESS_RW},
157*4882a593Smuzhiyun 	[CPDMA_STAT_RX_ERR_CHAN]  = {CPDMA_DMASTATUS,	8,  0x7,    ACCESS_RW},
158*4882a593Smuzhiyun 	[CPDMA_RX_BUFFER_OFFSET]  = {CPDMA_RXBUFFOFS,	0,  0xffff, ACCESS_RW},
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #define tx_chan_num(chan)	(chan)
162*4882a593Smuzhiyun #define rx_chan_num(chan)	((chan) + CPDMA_MAX_CHANNELS)
163*4882a593Smuzhiyun #define is_rx_chan(chan)	((chan)->chan_num >= CPDMA_MAX_CHANNELS)
164*4882a593Smuzhiyun #define is_tx_chan(chan)	(!is_rx_chan(chan))
165*4882a593Smuzhiyun #define __chan_linear(chan_num)	((chan_num) & (CPDMA_MAX_CHANNELS - 1))
166*4882a593Smuzhiyun #define chan_linear(chan)	__chan_linear((chan)->chan_num)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* The following make access to common cpdma_ctlr params more readable */
169*4882a593Smuzhiyun #define dmaregs		params.dmaregs
170*4882a593Smuzhiyun #define num_chan	params.num_chan
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun /* various accessors */
173*4882a593Smuzhiyun #define dma_reg_read(ctlr, ofs)		readl((ctlr)->dmaregs + (ofs))
174*4882a593Smuzhiyun #define chan_read(chan, fld)		readl((chan)->fld)
175*4882a593Smuzhiyun #define desc_read(desc, fld)		readl(&(desc)->fld)
176*4882a593Smuzhiyun #define dma_reg_write(ctlr, ofs, v)	writel(v, (ctlr)->dmaregs + (ofs))
177*4882a593Smuzhiyun #define chan_write(chan, fld, v)	writel(v, (chan)->fld)
178*4882a593Smuzhiyun #define desc_write(desc, fld, v)	writel((u32)(v), &(desc)->fld)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun #define cpdma_desc_to_port(chan, mode, directed)			\
181*4882a593Smuzhiyun 	do {								\
182*4882a593Smuzhiyun 		if (!is_rx_chan(chan) && ((directed == 1) ||		\
183*4882a593Smuzhiyun 					  (directed == 2)))		\
184*4882a593Smuzhiyun 			mode |= (CPDMA_DESC_TO_PORT_EN |		\
185*4882a593Smuzhiyun 				 (directed << CPDMA_TO_PORT_SHIFT));	\
186*4882a593Smuzhiyun 	} while (0)
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun #define CPDMA_DMA_EXT_MAP		BIT(16)
189*4882a593Smuzhiyun 
cpdma_desc_pool_destroy(struct cpdma_ctlr * ctlr)190*4882a593Smuzhiyun static void cpdma_desc_pool_destroy(struct cpdma_ctlr *ctlr)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	struct cpdma_desc_pool *pool = ctlr->pool;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (!pool)
195*4882a593Smuzhiyun 		return;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	WARN(gen_pool_size(pool->gen_pool) != gen_pool_avail(pool->gen_pool),
198*4882a593Smuzhiyun 	     "cpdma_desc_pool size %zd != avail %zd",
199*4882a593Smuzhiyun 	     gen_pool_size(pool->gen_pool),
200*4882a593Smuzhiyun 	     gen_pool_avail(pool->gen_pool));
201*4882a593Smuzhiyun 	if (pool->cpumap)
202*4882a593Smuzhiyun 		dma_free_coherent(ctlr->dev, pool->mem_size, pool->cpumap,
203*4882a593Smuzhiyun 				  pool->phys);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * Utility constructs for a cpdma descriptor pool.  Some devices (e.g. davinci
208*4882a593Smuzhiyun  * emac) have dedicated on-chip memory for these descriptors.  Some other
209*4882a593Smuzhiyun  * devices (e.g. cpsw switches) use plain old memory.  Descriptor pools
210*4882a593Smuzhiyun  * abstract out these details
211*4882a593Smuzhiyun  */
cpdma_desc_pool_create(struct cpdma_ctlr * ctlr)212*4882a593Smuzhiyun static int cpdma_desc_pool_create(struct cpdma_ctlr *ctlr)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct cpdma_params *cpdma_params = &ctlr->params;
215*4882a593Smuzhiyun 	struct cpdma_desc_pool *pool;
216*4882a593Smuzhiyun 	int ret = -ENOMEM;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	pool = devm_kzalloc(ctlr->dev, sizeof(*pool), GFP_KERNEL);
219*4882a593Smuzhiyun 	if (!pool)
220*4882a593Smuzhiyun 		goto gen_pool_create_fail;
221*4882a593Smuzhiyun 	ctlr->pool = pool;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	pool->mem_size	= cpdma_params->desc_mem_size;
224*4882a593Smuzhiyun 	pool->desc_size	= ALIGN(sizeof(struct cpdma_desc),
225*4882a593Smuzhiyun 				cpdma_params->desc_align);
226*4882a593Smuzhiyun 	pool->num_desc	= pool->mem_size / pool->desc_size;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	if (cpdma_params->descs_pool_size) {
229*4882a593Smuzhiyun 		/* recalculate memory size required cpdma descriptor pool
230*4882a593Smuzhiyun 		 * basing on number of descriptors specified by user and
231*4882a593Smuzhiyun 		 * if memory size > CPPI internal RAM size (desc_mem_size)
232*4882a593Smuzhiyun 		 * then switch to use DDR
233*4882a593Smuzhiyun 		 */
234*4882a593Smuzhiyun 		pool->num_desc = cpdma_params->descs_pool_size;
235*4882a593Smuzhiyun 		pool->mem_size = pool->desc_size * pool->num_desc;
236*4882a593Smuzhiyun 		if (pool->mem_size > cpdma_params->desc_mem_size)
237*4882a593Smuzhiyun 			cpdma_params->desc_mem_phys = 0;
238*4882a593Smuzhiyun 	}
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	pool->gen_pool = devm_gen_pool_create(ctlr->dev, ilog2(pool->desc_size),
241*4882a593Smuzhiyun 					      -1, "cpdma");
242*4882a593Smuzhiyun 	if (IS_ERR(pool->gen_pool)) {
243*4882a593Smuzhiyun 		ret = PTR_ERR(pool->gen_pool);
244*4882a593Smuzhiyun 		dev_err(ctlr->dev, "pool create failed %d\n", ret);
245*4882a593Smuzhiyun 		goto gen_pool_create_fail;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	if (cpdma_params->desc_mem_phys) {
249*4882a593Smuzhiyun 		pool->phys  = cpdma_params->desc_mem_phys;
250*4882a593Smuzhiyun 		pool->iomap = devm_ioremap(ctlr->dev, pool->phys,
251*4882a593Smuzhiyun 					   pool->mem_size);
252*4882a593Smuzhiyun 		pool->hw_addr = cpdma_params->desc_hw_addr;
253*4882a593Smuzhiyun 	} else {
254*4882a593Smuzhiyun 		pool->cpumap = dma_alloc_coherent(ctlr->dev,  pool->mem_size,
255*4882a593Smuzhiyun 						  &pool->hw_addr, GFP_KERNEL);
256*4882a593Smuzhiyun 		pool->iomap = (void __iomem __force *)pool->cpumap;
257*4882a593Smuzhiyun 		pool->phys = pool->hw_addr; /* assumes no IOMMU, don't use this value */
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (!pool->iomap)
261*4882a593Smuzhiyun 		goto gen_pool_create_fail;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	ret = gen_pool_add_virt(pool->gen_pool, (unsigned long)pool->iomap,
264*4882a593Smuzhiyun 				pool->phys, pool->mem_size, -1);
265*4882a593Smuzhiyun 	if (ret < 0) {
266*4882a593Smuzhiyun 		dev_err(ctlr->dev, "pool add failed %d\n", ret);
267*4882a593Smuzhiyun 		goto gen_pool_add_virt_fail;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	return 0;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun gen_pool_add_virt_fail:
273*4882a593Smuzhiyun 	cpdma_desc_pool_destroy(ctlr);
274*4882a593Smuzhiyun gen_pool_create_fail:
275*4882a593Smuzhiyun 	ctlr->pool = NULL;
276*4882a593Smuzhiyun 	return ret;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
desc_phys(struct cpdma_desc_pool * pool,struct cpdma_desc __iomem * desc)279*4882a593Smuzhiyun static inline dma_addr_t desc_phys(struct cpdma_desc_pool *pool,
280*4882a593Smuzhiyun 		  struct cpdma_desc __iomem *desc)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	if (!desc)
283*4882a593Smuzhiyun 		return 0;
284*4882a593Smuzhiyun 	return pool->hw_addr + (__force long)desc - (__force long)pool->iomap;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static inline struct cpdma_desc __iomem *
desc_from_phys(struct cpdma_desc_pool * pool,dma_addr_t dma)288*4882a593Smuzhiyun desc_from_phys(struct cpdma_desc_pool *pool, dma_addr_t dma)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun 	return dma ? pool->iomap + dma - pool->hw_addr : NULL;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct cpdma_desc __iomem *
cpdma_desc_alloc(struct cpdma_desc_pool * pool)294*4882a593Smuzhiyun cpdma_desc_alloc(struct cpdma_desc_pool *pool)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun 	return (struct cpdma_desc __iomem *)
297*4882a593Smuzhiyun 		gen_pool_alloc(pool->gen_pool, pool->desc_size);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun 
cpdma_desc_free(struct cpdma_desc_pool * pool,struct cpdma_desc __iomem * desc,int num_desc)300*4882a593Smuzhiyun static void cpdma_desc_free(struct cpdma_desc_pool *pool,
301*4882a593Smuzhiyun 			    struct cpdma_desc __iomem *desc, int num_desc)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	gen_pool_free(pool->gen_pool, (unsigned long)desc, pool->desc_size);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
_cpdma_control_set(struct cpdma_ctlr * ctlr,int control,int value)306*4882a593Smuzhiyun static int _cpdma_control_set(struct cpdma_ctlr *ctlr, int control, int value)
307*4882a593Smuzhiyun {
308*4882a593Smuzhiyun 	struct cpdma_control_info *info = &controls[control];
309*4882a593Smuzhiyun 	u32 val;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	if (!ctlr->params.has_ext_regs)
312*4882a593Smuzhiyun 		return -ENOTSUPP;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_ACTIVE)
315*4882a593Smuzhiyun 		return -EINVAL;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (control < 0 || control >= ARRAY_SIZE(controls))
318*4882a593Smuzhiyun 		return -ENOENT;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if ((info->access & ACCESS_WO) != ACCESS_WO)
321*4882a593Smuzhiyun 		return -EPERM;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	val  = dma_reg_read(ctlr, info->reg);
324*4882a593Smuzhiyun 	val &= ~(info->mask << info->shift);
325*4882a593Smuzhiyun 	val |= (value & info->mask) << info->shift;
326*4882a593Smuzhiyun 	dma_reg_write(ctlr, info->reg, val);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
_cpdma_control_get(struct cpdma_ctlr * ctlr,int control)331*4882a593Smuzhiyun static int _cpdma_control_get(struct cpdma_ctlr *ctlr, int control)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct cpdma_control_info *info = &controls[control];
334*4882a593Smuzhiyun 	int ret;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (!ctlr->params.has_ext_regs)
337*4882a593Smuzhiyun 		return -ENOTSUPP;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_ACTIVE)
340*4882a593Smuzhiyun 		return -EINVAL;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (control < 0 || control >= ARRAY_SIZE(controls))
343*4882a593Smuzhiyun 		return -ENOENT;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if ((info->access & ACCESS_RO) != ACCESS_RO)
346*4882a593Smuzhiyun 		return -EPERM;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	ret = (dma_reg_read(ctlr, info->reg) >> info->shift) & info->mask;
349*4882a593Smuzhiyun 	return ret;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun /* cpdma_chan_set_chan_shaper - set shaper for a channel
353*4882a593Smuzhiyun  * Has to be called under ctlr lock
354*4882a593Smuzhiyun  */
cpdma_chan_set_chan_shaper(struct cpdma_chan * chan)355*4882a593Smuzhiyun static int cpdma_chan_set_chan_shaper(struct cpdma_chan *chan)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr = chan->ctlr;
358*4882a593Smuzhiyun 	u32 rate_reg;
359*4882a593Smuzhiyun 	u32 rmask;
360*4882a593Smuzhiyun 	int ret;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (!chan->rate)
363*4882a593Smuzhiyun 		return 0;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	rate_reg = CPDMA_TX_PRI0_RATE + 4 * chan->chan_num;
366*4882a593Smuzhiyun 	dma_reg_write(ctlr, rate_reg, chan->rate_factor);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	rmask = _cpdma_control_get(ctlr, CPDMA_TX_RLIM);
369*4882a593Smuzhiyun 	rmask |= chan->mask;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	ret = _cpdma_control_set(ctlr, CPDMA_TX_RLIM, rmask);
372*4882a593Smuzhiyun 	return ret;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
cpdma_chan_on(struct cpdma_chan * chan)375*4882a593Smuzhiyun static int cpdma_chan_on(struct cpdma_chan *chan)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr = chan->ctlr;
378*4882a593Smuzhiyun 	struct cpdma_desc_pool	*pool = ctlr->pool;
379*4882a593Smuzhiyun 	unsigned long flags;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
382*4882a593Smuzhiyun 	if (chan->state != CPDMA_STATE_IDLE) {
383*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
384*4882a593Smuzhiyun 		return -EBUSY;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_ACTIVE) {
387*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
388*4882a593Smuzhiyun 		return -EINVAL;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 	dma_reg_write(ctlr, chan->int_set, chan->mask);
391*4882a593Smuzhiyun 	chan->state = CPDMA_STATE_ACTIVE;
392*4882a593Smuzhiyun 	if (chan->head) {
393*4882a593Smuzhiyun 		chan_write(chan, hdp, desc_phys(pool, chan->head));
394*4882a593Smuzhiyun 		if (chan->rxfree)
395*4882a593Smuzhiyun 			chan_write(chan, rxfree, chan->count);
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
399*4882a593Smuzhiyun 	return 0;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun /* cpdma_chan_fit_rate - set rate for a channel and check if it's possible.
403*4882a593Smuzhiyun  * rmask - mask of rate limited channels
404*4882a593Smuzhiyun  * Returns min rate in Kb/s
405*4882a593Smuzhiyun  */
cpdma_chan_fit_rate(struct cpdma_chan * ch,u32 rate,u32 * rmask,int * prio_mode)406*4882a593Smuzhiyun static int cpdma_chan_fit_rate(struct cpdma_chan *ch, u32 rate,
407*4882a593Smuzhiyun 			       u32 *rmask, int *prio_mode)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr = ch->ctlr;
410*4882a593Smuzhiyun 	struct cpdma_chan *chan;
411*4882a593Smuzhiyun 	u32 old_rate = ch->rate;
412*4882a593Smuzhiyun 	u32 new_rmask = 0;
413*4882a593Smuzhiyun 	int rlim = 0;
414*4882a593Smuzhiyun 	int i;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	for (i = tx_chan_num(0); i < tx_chan_num(CPDMA_MAX_CHANNELS); i++) {
417*4882a593Smuzhiyun 		chan = ctlr->channels[i];
418*4882a593Smuzhiyun 		if (!chan)
419*4882a593Smuzhiyun 			continue;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 		if (chan == ch)
422*4882a593Smuzhiyun 			chan->rate = rate;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 		if (chan->rate) {
425*4882a593Smuzhiyun 			rlim = 1;
426*4882a593Smuzhiyun 			new_rmask |= chan->mask;
427*4882a593Smuzhiyun 			continue;
428*4882a593Smuzhiyun 		}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 		if (rlim)
431*4882a593Smuzhiyun 			goto err;
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	*rmask = new_rmask;
435*4882a593Smuzhiyun 	*prio_mode = rlim;
436*4882a593Smuzhiyun 	return 0;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun err:
439*4882a593Smuzhiyun 	ch->rate = old_rate;
440*4882a593Smuzhiyun 	dev_err(ctlr->dev, "Upper cpdma ch%d is not rate limited\n",
441*4882a593Smuzhiyun 		chan->chan_num);
442*4882a593Smuzhiyun 	return -EINVAL;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
cpdma_chan_set_factors(struct cpdma_ctlr * ctlr,struct cpdma_chan * ch)445*4882a593Smuzhiyun static u32 cpdma_chan_set_factors(struct cpdma_ctlr *ctlr,
446*4882a593Smuzhiyun 				  struct cpdma_chan *ch)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun 	u32 delta = UINT_MAX, prev_delta = UINT_MAX, best_delta = UINT_MAX;
449*4882a593Smuzhiyun 	u32 best_send_cnt = 0, best_idle_cnt = 0;
450*4882a593Smuzhiyun 	u32 new_rate, best_rate = 0, rate_reg;
451*4882a593Smuzhiyun 	u64 send_cnt, idle_cnt;
452*4882a593Smuzhiyun 	u32 min_send_cnt, freq;
453*4882a593Smuzhiyun 	u64 divident, divisor;
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (!ch->rate) {
456*4882a593Smuzhiyun 		ch->rate_factor = 0;
457*4882a593Smuzhiyun 		goto set_factor;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	freq = ctlr->params.bus_freq_mhz * 1000 * 32;
461*4882a593Smuzhiyun 	if (!freq) {
462*4882a593Smuzhiyun 		dev_err(ctlr->dev, "The bus frequency is not set\n");
463*4882a593Smuzhiyun 		return -EINVAL;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	min_send_cnt = freq - ch->rate;
467*4882a593Smuzhiyun 	send_cnt = DIV_ROUND_UP(min_send_cnt, ch->rate);
468*4882a593Smuzhiyun 	while (send_cnt <= CPDMA_MAX_RLIM_CNT) {
469*4882a593Smuzhiyun 		divident = ch->rate * send_cnt;
470*4882a593Smuzhiyun 		divisor = min_send_cnt;
471*4882a593Smuzhiyun 		idle_cnt = DIV_ROUND_CLOSEST_ULL(divident, divisor);
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 		divident = freq * idle_cnt;
474*4882a593Smuzhiyun 		divisor = idle_cnt + send_cnt;
475*4882a593Smuzhiyun 		new_rate = DIV_ROUND_CLOSEST_ULL(divident, divisor);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 		delta = new_rate >= ch->rate ? new_rate - ch->rate : delta;
478*4882a593Smuzhiyun 		if (delta < best_delta) {
479*4882a593Smuzhiyun 			best_delta = delta;
480*4882a593Smuzhiyun 			best_send_cnt = send_cnt;
481*4882a593Smuzhiyun 			best_idle_cnt = idle_cnt;
482*4882a593Smuzhiyun 			best_rate = new_rate;
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 			if (!delta)
485*4882a593Smuzhiyun 				break;
486*4882a593Smuzhiyun 		}
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 		if (prev_delta >= delta) {
489*4882a593Smuzhiyun 			prev_delta = delta;
490*4882a593Smuzhiyun 			send_cnt++;
491*4882a593Smuzhiyun 			continue;
492*4882a593Smuzhiyun 		}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 		idle_cnt++;
495*4882a593Smuzhiyun 		divident = freq * idle_cnt;
496*4882a593Smuzhiyun 		send_cnt = DIV_ROUND_CLOSEST_ULL(divident, ch->rate);
497*4882a593Smuzhiyun 		send_cnt -= idle_cnt;
498*4882a593Smuzhiyun 		prev_delta = UINT_MAX;
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	ch->rate = best_rate;
502*4882a593Smuzhiyun 	ch->rate_factor = best_send_cnt | (best_idle_cnt << 16);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun set_factor:
505*4882a593Smuzhiyun 	rate_reg = CPDMA_TX_PRI0_RATE + 4 * ch->chan_num;
506*4882a593Smuzhiyun 	dma_reg_write(ctlr, rate_reg, ch->rate_factor);
507*4882a593Smuzhiyun 	return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
cpdma_ctlr_create(struct cpdma_params * params)510*4882a593Smuzhiyun struct cpdma_ctlr *cpdma_ctlr_create(struct cpdma_params *params)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	ctlr = devm_kzalloc(params->dev, sizeof(*ctlr), GFP_KERNEL);
515*4882a593Smuzhiyun 	if (!ctlr)
516*4882a593Smuzhiyun 		return NULL;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	ctlr->state = CPDMA_STATE_IDLE;
519*4882a593Smuzhiyun 	ctlr->params = *params;
520*4882a593Smuzhiyun 	ctlr->dev = params->dev;
521*4882a593Smuzhiyun 	ctlr->chan_num = 0;
522*4882a593Smuzhiyun 	spin_lock_init(&ctlr->lock);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	if (cpdma_desc_pool_create(ctlr))
525*4882a593Smuzhiyun 		return NULL;
526*4882a593Smuzhiyun 	/* split pool equally between RX/TX by default */
527*4882a593Smuzhiyun 	ctlr->num_tx_desc = ctlr->pool->num_desc / 2;
528*4882a593Smuzhiyun 	ctlr->num_rx_desc = ctlr->pool->num_desc - ctlr->num_tx_desc;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	if (WARN_ON(ctlr->num_chan > CPDMA_MAX_CHANNELS))
531*4882a593Smuzhiyun 		ctlr->num_chan = CPDMA_MAX_CHANNELS;
532*4882a593Smuzhiyun 	return ctlr;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun 
cpdma_ctlr_start(struct cpdma_ctlr * ctlr)535*4882a593Smuzhiyun int cpdma_ctlr_start(struct cpdma_ctlr *ctlr)
536*4882a593Smuzhiyun {
537*4882a593Smuzhiyun 	struct cpdma_chan *chan;
538*4882a593Smuzhiyun 	unsigned long flags;
539*4882a593Smuzhiyun 	int i, prio_mode;
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
542*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_IDLE) {
543*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ctlr->lock, flags);
544*4882a593Smuzhiyun 		return -EBUSY;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (ctlr->params.has_soft_reset) {
548*4882a593Smuzhiyun 		unsigned timeout = 10 * 100;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 		dma_reg_write(ctlr, CPDMA_SOFTRESET, 1);
551*4882a593Smuzhiyun 		while (timeout) {
552*4882a593Smuzhiyun 			if (dma_reg_read(ctlr, CPDMA_SOFTRESET) == 0)
553*4882a593Smuzhiyun 				break;
554*4882a593Smuzhiyun 			udelay(10);
555*4882a593Smuzhiyun 			timeout--;
556*4882a593Smuzhiyun 		}
557*4882a593Smuzhiyun 		WARN_ON(!timeout);
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	for (i = 0; i < ctlr->num_chan; i++) {
561*4882a593Smuzhiyun 		writel(0, ctlr->params.txhdp + 4 * i);
562*4882a593Smuzhiyun 		writel(0, ctlr->params.rxhdp + 4 * i);
563*4882a593Smuzhiyun 		writel(0, ctlr->params.txcp + 4 * i);
564*4882a593Smuzhiyun 		writel(0, ctlr->params.rxcp + 4 * i);
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_RXINTMASKCLEAR, 0xffffffff);
568*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_TXINTMASKCLEAR, 0xffffffff);
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_TXCONTROL, 1);
571*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_RXCONTROL, 1);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	ctlr->state = CPDMA_STATE_ACTIVE;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	prio_mode = 0;
576*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
577*4882a593Smuzhiyun 		chan = ctlr->channels[i];
578*4882a593Smuzhiyun 		if (chan) {
579*4882a593Smuzhiyun 			cpdma_chan_set_chan_shaper(chan);
580*4882a593Smuzhiyun 			cpdma_chan_on(chan);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 			/* off prio mode if all tx channels are rate limited */
583*4882a593Smuzhiyun 			if (is_tx_chan(chan) && !chan->rate)
584*4882a593Smuzhiyun 				prio_mode = 1;
585*4882a593Smuzhiyun 		}
586*4882a593Smuzhiyun 	}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	_cpdma_control_set(ctlr, CPDMA_TX_PRIO_FIXED, prio_mode);
589*4882a593Smuzhiyun 	_cpdma_control_set(ctlr, CPDMA_RX_BUFFER_OFFSET, 0);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
592*4882a593Smuzhiyun 	return 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
cpdma_ctlr_stop(struct cpdma_ctlr * ctlr)595*4882a593Smuzhiyun int cpdma_ctlr_stop(struct cpdma_ctlr *ctlr)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	unsigned long flags;
598*4882a593Smuzhiyun 	int i;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
601*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_ACTIVE) {
602*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ctlr->lock, flags);
603*4882a593Smuzhiyun 		return -EINVAL;
604*4882a593Smuzhiyun 	}
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 	ctlr->state = CPDMA_STATE_TEARDOWN;
607*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
610*4882a593Smuzhiyun 		if (ctlr->channels[i])
611*4882a593Smuzhiyun 			cpdma_chan_stop(ctlr->channels[i]);
612*4882a593Smuzhiyun 	}
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
615*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_RXINTMASKCLEAR, 0xffffffff);
616*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_TXINTMASKCLEAR, 0xffffffff);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_TXCONTROL, 0);
619*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_RXCONTROL, 0);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ctlr->state = CPDMA_STATE_IDLE;
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
cpdma_ctlr_destroy(struct cpdma_ctlr * ctlr)627*4882a593Smuzhiyun int cpdma_ctlr_destroy(struct cpdma_ctlr *ctlr)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	int ret = 0, i;
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	if (!ctlr)
632*4882a593Smuzhiyun 		return -EINVAL;
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_IDLE)
635*4882a593Smuzhiyun 		cpdma_ctlr_stop(ctlr);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++)
638*4882a593Smuzhiyun 		cpdma_chan_destroy(ctlr->channels[i]);
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun 	cpdma_desc_pool_destroy(ctlr);
641*4882a593Smuzhiyun 	return ret;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
cpdma_ctlr_int_ctrl(struct cpdma_ctlr * ctlr,bool enable)644*4882a593Smuzhiyun int cpdma_ctlr_int_ctrl(struct cpdma_ctlr *ctlr, bool enable)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	unsigned long flags;
647*4882a593Smuzhiyun 	int i;
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
650*4882a593Smuzhiyun 	if (ctlr->state != CPDMA_STATE_ACTIVE) {
651*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ctlr->lock, flags);
652*4882a593Smuzhiyun 		return -EINVAL;
653*4882a593Smuzhiyun 	}
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
656*4882a593Smuzhiyun 		if (ctlr->channels[i])
657*4882a593Smuzhiyun 			cpdma_chan_int_ctrl(ctlr->channels[i], enable);
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
661*4882a593Smuzhiyun 	return 0;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun 
cpdma_ctlr_eoi(struct cpdma_ctlr * ctlr,u32 value)664*4882a593Smuzhiyun void cpdma_ctlr_eoi(struct cpdma_ctlr *ctlr, u32 value)
665*4882a593Smuzhiyun {
666*4882a593Smuzhiyun 	dma_reg_write(ctlr, CPDMA_MACEOIVECTOR, value);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun 
cpdma_ctrl_rxchs_state(struct cpdma_ctlr * ctlr)669*4882a593Smuzhiyun u32 cpdma_ctrl_rxchs_state(struct cpdma_ctlr *ctlr)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun 	return dma_reg_read(ctlr, CPDMA_RXINTSTATMASKED);
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun 
cpdma_ctrl_txchs_state(struct cpdma_ctlr * ctlr)674*4882a593Smuzhiyun u32 cpdma_ctrl_txchs_state(struct cpdma_ctlr *ctlr)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	return dma_reg_read(ctlr, CPDMA_TXINTSTATMASKED);
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
cpdma_chan_set_descs(struct cpdma_ctlr * ctlr,int rx,int desc_num,int per_ch_desc)679*4882a593Smuzhiyun static void cpdma_chan_set_descs(struct cpdma_ctlr *ctlr,
680*4882a593Smuzhiyun 				 int rx, int desc_num,
681*4882a593Smuzhiyun 				 int per_ch_desc)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun 	struct cpdma_chan *chan, *most_chan = NULL;
684*4882a593Smuzhiyun 	int desc_cnt = desc_num;
685*4882a593Smuzhiyun 	int most_dnum = 0;
686*4882a593Smuzhiyun 	int min, max, i;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	if (!desc_num)
689*4882a593Smuzhiyun 		return;
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if (rx) {
692*4882a593Smuzhiyun 		min = rx_chan_num(0);
693*4882a593Smuzhiyun 		max = rx_chan_num(CPDMA_MAX_CHANNELS);
694*4882a593Smuzhiyun 	} else {
695*4882a593Smuzhiyun 		min = tx_chan_num(0);
696*4882a593Smuzhiyun 		max = tx_chan_num(CPDMA_MAX_CHANNELS);
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	for (i = min; i < max; i++) {
700*4882a593Smuzhiyun 		chan = ctlr->channels[i];
701*4882a593Smuzhiyun 		if (!chan)
702*4882a593Smuzhiyun 			continue;
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		if (chan->weight)
705*4882a593Smuzhiyun 			chan->desc_num = (chan->weight * desc_num) / 100;
706*4882a593Smuzhiyun 		else
707*4882a593Smuzhiyun 			chan->desc_num = per_ch_desc;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 		desc_cnt -= chan->desc_num;
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 		if (most_dnum < chan->desc_num) {
712*4882a593Smuzhiyun 			most_dnum = chan->desc_num;
713*4882a593Smuzhiyun 			most_chan = chan;
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 	}
716*4882a593Smuzhiyun 	/* use remains */
717*4882a593Smuzhiyun 	if (most_chan)
718*4882a593Smuzhiyun 		most_chan->desc_num += desc_cnt;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun 
721*4882a593Smuzhiyun /*
722*4882a593Smuzhiyun  * cpdma_chan_split_pool - Splits ctrl pool between all channels.
723*4882a593Smuzhiyun  * Has to be called under ctlr lock
724*4882a593Smuzhiyun  */
cpdma_chan_split_pool(struct cpdma_ctlr * ctlr)725*4882a593Smuzhiyun static int cpdma_chan_split_pool(struct cpdma_ctlr *ctlr)
726*4882a593Smuzhiyun {
727*4882a593Smuzhiyun 	int tx_per_ch_desc = 0, rx_per_ch_desc = 0;
728*4882a593Smuzhiyun 	int free_rx_num = 0, free_tx_num = 0;
729*4882a593Smuzhiyun 	int rx_weight = 0, tx_weight = 0;
730*4882a593Smuzhiyun 	int tx_desc_num, rx_desc_num;
731*4882a593Smuzhiyun 	struct cpdma_chan *chan;
732*4882a593Smuzhiyun 	int i;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	if (!ctlr->chan_num)
735*4882a593Smuzhiyun 		return 0;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(ctlr->channels); i++) {
738*4882a593Smuzhiyun 		chan = ctlr->channels[i];
739*4882a593Smuzhiyun 		if (!chan)
740*4882a593Smuzhiyun 			continue;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 		if (is_rx_chan(chan)) {
743*4882a593Smuzhiyun 			if (!chan->weight)
744*4882a593Smuzhiyun 				free_rx_num++;
745*4882a593Smuzhiyun 			rx_weight += chan->weight;
746*4882a593Smuzhiyun 		} else {
747*4882a593Smuzhiyun 			if (!chan->weight)
748*4882a593Smuzhiyun 				free_tx_num++;
749*4882a593Smuzhiyun 			tx_weight += chan->weight;
750*4882a593Smuzhiyun 		}
751*4882a593Smuzhiyun 	}
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	if (rx_weight > 100 || tx_weight > 100)
754*4882a593Smuzhiyun 		return -EINVAL;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	tx_desc_num = ctlr->num_tx_desc;
757*4882a593Smuzhiyun 	rx_desc_num = ctlr->num_rx_desc;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	if (free_tx_num) {
760*4882a593Smuzhiyun 		tx_per_ch_desc = tx_desc_num - (tx_weight * tx_desc_num) / 100;
761*4882a593Smuzhiyun 		tx_per_ch_desc /= free_tx_num;
762*4882a593Smuzhiyun 	}
763*4882a593Smuzhiyun 	if (free_rx_num) {
764*4882a593Smuzhiyun 		rx_per_ch_desc = rx_desc_num - (rx_weight * rx_desc_num) / 100;
765*4882a593Smuzhiyun 		rx_per_ch_desc /= free_rx_num;
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	cpdma_chan_set_descs(ctlr, 0, tx_desc_num, tx_per_ch_desc);
769*4882a593Smuzhiyun 	cpdma_chan_set_descs(ctlr, 1, rx_desc_num, rx_per_ch_desc);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun /* cpdma_chan_set_weight - set weight of a channel in percentage.
776*4882a593Smuzhiyun  * Tx and Rx channels have separate weights. That is 100% for RX
777*4882a593Smuzhiyun  * and 100% for Tx. The weight is used to split cpdma resources
778*4882a593Smuzhiyun  * in correct proportion required by the channels, including number
779*4882a593Smuzhiyun  * of descriptors. The channel rate is not enough to know the
780*4882a593Smuzhiyun  * weight of a channel as the maximum rate of an interface is needed.
781*4882a593Smuzhiyun  * If weight = 0, then channel uses rest of descriptors leaved by
782*4882a593Smuzhiyun  * weighted channels.
783*4882a593Smuzhiyun  */
cpdma_chan_set_weight(struct cpdma_chan * ch,int weight)784*4882a593Smuzhiyun int cpdma_chan_set_weight(struct cpdma_chan *ch, int weight)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr = ch->ctlr;
787*4882a593Smuzhiyun 	unsigned long flags, ch_flags;
788*4882a593Smuzhiyun 	int ret;
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
791*4882a593Smuzhiyun 	spin_lock_irqsave(&ch->lock, ch_flags);
792*4882a593Smuzhiyun 	if (ch->weight == weight) {
793*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ch->lock, ch_flags);
794*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ctlr->lock, flags);
795*4882a593Smuzhiyun 		return 0;
796*4882a593Smuzhiyun 	}
797*4882a593Smuzhiyun 	ch->weight = weight;
798*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ch->lock, ch_flags);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	/* re-split pool using new channel weight */
801*4882a593Smuzhiyun 	ret = cpdma_chan_split_pool(ctlr);
802*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
803*4882a593Smuzhiyun 	return ret;
804*4882a593Smuzhiyun }
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun /* cpdma_chan_get_min_rate - get minimum allowed rate for channel
807*4882a593Smuzhiyun  * Should be called before cpdma_chan_set_rate.
808*4882a593Smuzhiyun  * Returns min rate in Kb/s
809*4882a593Smuzhiyun  */
cpdma_chan_get_min_rate(struct cpdma_ctlr * ctlr)810*4882a593Smuzhiyun u32 cpdma_chan_get_min_rate(struct cpdma_ctlr *ctlr)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun 	unsigned int divident, divisor;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	divident = ctlr->params.bus_freq_mhz * 32 * 1000;
815*4882a593Smuzhiyun 	divisor = 1 + CPDMA_MAX_RLIM_CNT;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	return DIV_ROUND_UP(divident, divisor);
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun 
820*4882a593Smuzhiyun /* cpdma_chan_set_rate - limits bandwidth for transmit channel.
821*4882a593Smuzhiyun  * The bandwidth * limited channels have to be in order beginning from lowest.
822*4882a593Smuzhiyun  * ch - transmit channel the bandwidth is configured for
823*4882a593Smuzhiyun  * rate - bandwidth in Kb/s, if 0 - then off shaper
824*4882a593Smuzhiyun  */
cpdma_chan_set_rate(struct cpdma_chan * ch,u32 rate)825*4882a593Smuzhiyun int cpdma_chan_set_rate(struct cpdma_chan *ch, u32 rate)
826*4882a593Smuzhiyun {
827*4882a593Smuzhiyun 	unsigned long flags, ch_flags;
828*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr;
829*4882a593Smuzhiyun 	int ret, prio_mode;
830*4882a593Smuzhiyun 	u32 rmask;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	if (!ch || !is_tx_chan(ch))
833*4882a593Smuzhiyun 		return -EINVAL;
834*4882a593Smuzhiyun 
835*4882a593Smuzhiyun 	if (ch->rate == rate)
836*4882a593Smuzhiyun 		return rate;
837*4882a593Smuzhiyun 
838*4882a593Smuzhiyun 	ctlr = ch->ctlr;
839*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
840*4882a593Smuzhiyun 	spin_lock_irqsave(&ch->lock, ch_flags);
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	ret = cpdma_chan_fit_rate(ch, rate, &rmask, &prio_mode);
843*4882a593Smuzhiyun 	if (ret)
844*4882a593Smuzhiyun 		goto err;
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	ret = cpdma_chan_set_factors(ctlr, ch);
847*4882a593Smuzhiyun 	if (ret)
848*4882a593Smuzhiyun 		goto err;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ch->lock, ch_flags);
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	/* on shapers */
853*4882a593Smuzhiyun 	_cpdma_control_set(ctlr, CPDMA_TX_RLIM, rmask);
854*4882a593Smuzhiyun 	_cpdma_control_set(ctlr, CPDMA_TX_PRIO_FIXED, prio_mode);
855*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
856*4882a593Smuzhiyun 	return ret;
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun err:
859*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ch->lock, ch_flags);
860*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
861*4882a593Smuzhiyun 	return ret;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
cpdma_chan_get_rate(struct cpdma_chan * ch)864*4882a593Smuzhiyun u32 cpdma_chan_get_rate(struct cpdma_chan *ch)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	unsigned long flags;
867*4882a593Smuzhiyun 	u32 rate;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	spin_lock_irqsave(&ch->lock, flags);
870*4882a593Smuzhiyun 	rate = ch->rate;
871*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ch->lock, flags);
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	return rate;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun 
cpdma_chan_create(struct cpdma_ctlr * ctlr,int chan_num,cpdma_handler_fn handler,int rx_type)876*4882a593Smuzhiyun struct cpdma_chan *cpdma_chan_create(struct cpdma_ctlr *ctlr, int chan_num,
877*4882a593Smuzhiyun 				     cpdma_handler_fn handler, int rx_type)
878*4882a593Smuzhiyun {
879*4882a593Smuzhiyun 	int offset = chan_num * 4;
880*4882a593Smuzhiyun 	struct cpdma_chan *chan;
881*4882a593Smuzhiyun 	unsigned long flags;
882*4882a593Smuzhiyun 
883*4882a593Smuzhiyun 	chan_num = rx_type ? rx_chan_num(chan_num) : tx_chan_num(chan_num);
884*4882a593Smuzhiyun 
885*4882a593Smuzhiyun 	if (__chan_linear(chan_num) >= ctlr->num_chan)
886*4882a593Smuzhiyun 		return ERR_PTR(-EINVAL);
887*4882a593Smuzhiyun 
888*4882a593Smuzhiyun 	chan = devm_kzalloc(ctlr->dev, sizeof(*chan), GFP_KERNEL);
889*4882a593Smuzhiyun 	if (!chan)
890*4882a593Smuzhiyun 		return ERR_PTR(-ENOMEM);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
893*4882a593Smuzhiyun 	if (ctlr->channels[chan_num]) {
894*4882a593Smuzhiyun 		spin_unlock_irqrestore(&ctlr->lock, flags);
895*4882a593Smuzhiyun 		devm_kfree(ctlr->dev, chan);
896*4882a593Smuzhiyun 		return ERR_PTR(-EBUSY);
897*4882a593Smuzhiyun 	}
898*4882a593Smuzhiyun 
899*4882a593Smuzhiyun 	chan->ctlr	= ctlr;
900*4882a593Smuzhiyun 	chan->state	= CPDMA_STATE_IDLE;
901*4882a593Smuzhiyun 	chan->chan_num	= chan_num;
902*4882a593Smuzhiyun 	chan->handler	= handler;
903*4882a593Smuzhiyun 	chan->rate	= 0;
904*4882a593Smuzhiyun 	chan->weight	= 0;
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 	if (is_rx_chan(chan)) {
907*4882a593Smuzhiyun 		chan->hdp	= ctlr->params.rxhdp + offset;
908*4882a593Smuzhiyun 		chan->cp	= ctlr->params.rxcp + offset;
909*4882a593Smuzhiyun 		chan->rxfree	= ctlr->params.rxfree + offset;
910*4882a593Smuzhiyun 		chan->int_set	= CPDMA_RXINTMASKSET;
911*4882a593Smuzhiyun 		chan->int_clear	= CPDMA_RXINTMASKCLEAR;
912*4882a593Smuzhiyun 		chan->td	= CPDMA_RXTEARDOWN;
913*4882a593Smuzhiyun 		chan->dir	= DMA_FROM_DEVICE;
914*4882a593Smuzhiyun 	} else {
915*4882a593Smuzhiyun 		chan->hdp	= ctlr->params.txhdp + offset;
916*4882a593Smuzhiyun 		chan->cp	= ctlr->params.txcp + offset;
917*4882a593Smuzhiyun 		chan->int_set	= CPDMA_TXINTMASKSET;
918*4882a593Smuzhiyun 		chan->int_clear	= CPDMA_TXINTMASKCLEAR;
919*4882a593Smuzhiyun 		chan->td	= CPDMA_TXTEARDOWN;
920*4882a593Smuzhiyun 		chan->dir	= DMA_TO_DEVICE;
921*4882a593Smuzhiyun 	}
922*4882a593Smuzhiyun 	chan->mask = BIT(chan_linear(chan));
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	spin_lock_init(&chan->lock);
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	ctlr->channels[chan_num] = chan;
927*4882a593Smuzhiyun 	ctlr->chan_num++;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	cpdma_chan_split_pool(ctlr);
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
932*4882a593Smuzhiyun 	return chan;
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun 
cpdma_chan_get_rx_buf_num(struct cpdma_chan * chan)935*4882a593Smuzhiyun int cpdma_chan_get_rx_buf_num(struct cpdma_chan *chan)
936*4882a593Smuzhiyun {
937*4882a593Smuzhiyun 	unsigned long flags;
938*4882a593Smuzhiyun 	int desc_num;
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
941*4882a593Smuzhiyun 	desc_num = chan->desc_num;
942*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	return desc_num;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun 
cpdma_chan_destroy(struct cpdma_chan * chan)947*4882a593Smuzhiyun int cpdma_chan_destroy(struct cpdma_chan *chan)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr;
950*4882a593Smuzhiyun 	unsigned long flags;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	if (!chan)
953*4882a593Smuzhiyun 		return -EINVAL;
954*4882a593Smuzhiyun 	ctlr = chan->ctlr;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
957*4882a593Smuzhiyun 	if (chan->state != CPDMA_STATE_IDLE)
958*4882a593Smuzhiyun 		cpdma_chan_stop(chan);
959*4882a593Smuzhiyun 	ctlr->channels[chan->chan_num] = NULL;
960*4882a593Smuzhiyun 	ctlr->chan_num--;
961*4882a593Smuzhiyun 	devm_kfree(ctlr->dev, chan);
962*4882a593Smuzhiyun 	cpdma_chan_split_pool(ctlr);
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
965*4882a593Smuzhiyun 	return 0;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
cpdma_chan_get_stats(struct cpdma_chan * chan,struct cpdma_chan_stats * stats)968*4882a593Smuzhiyun int cpdma_chan_get_stats(struct cpdma_chan *chan,
969*4882a593Smuzhiyun 			 struct cpdma_chan_stats *stats)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun 	unsigned long flags;
972*4882a593Smuzhiyun 	if (!chan)
973*4882a593Smuzhiyun 		return -EINVAL;
974*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
975*4882a593Smuzhiyun 	memcpy(stats, &chan->stats, sizeof(*stats));
976*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
__cpdma_chan_submit(struct cpdma_chan * chan,struct cpdma_desc __iomem * desc)980*4882a593Smuzhiyun static void __cpdma_chan_submit(struct cpdma_chan *chan,
981*4882a593Smuzhiyun 				struct cpdma_desc __iomem *desc)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct cpdma_ctlr		*ctlr = chan->ctlr;
984*4882a593Smuzhiyun 	struct cpdma_desc __iomem	*prev = chan->tail;
985*4882a593Smuzhiyun 	struct cpdma_desc_pool		*pool = ctlr->pool;
986*4882a593Smuzhiyun 	dma_addr_t			desc_dma;
987*4882a593Smuzhiyun 	u32				mode;
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun 	desc_dma = desc_phys(pool, desc);
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	/* simple case - idle channel */
992*4882a593Smuzhiyun 	if (!chan->head) {
993*4882a593Smuzhiyun 		chan->stats.head_enqueue++;
994*4882a593Smuzhiyun 		chan->head = desc;
995*4882a593Smuzhiyun 		chan->tail = desc;
996*4882a593Smuzhiyun 		if (chan->state == CPDMA_STATE_ACTIVE)
997*4882a593Smuzhiyun 			chan_write(chan, hdp, desc_dma);
998*4882a593Smuzhiyun 		return;
999*4882a593Smuzhiyun 	}
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	/* first chain the descriptor at the tail of the list */
1002*4882a593Smuzhiyun 	desc_write(prev, hw_next, desc_dma);
1003*4882a593Smuzhiyun 	chan->tail = desc;
1004*4882a593Smuzhiyun 	chan->stats.tail_enqueue++;
1005*4882a593Smuzhiyun 
1006*4882a593Smuzhiyun 	/* next check if EOQ has been triggered already */
1007*4882a593Smuzhiyun 	mode = desc_read(prev, hw_mode);
1008*4882a593Smuzhiyun 	if (((mode & (CPDMA_DESC_EOQ | CPDMA_DESC_OWNER)) == CPDMA_DESC_EOQ) &&
1009*4882a593Smuzhiyun 	    (chan->state == CPDMA_STATE_ACTIVE)) {
1010*4882a593Smuzhiyun 		desc_write(prev, hw_mode, mode & ~CPDMA_DESC_EOQ);
1011*4882a593Smuzhiyun 		chan_write(chan, hdp, desc_dma);
1012*4882a593Smuzhiyun 		chan->stats.misqueued++;
1013*4882a593Smuzhiyun 	}
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun 
cpdma_chan_submit_si(struct submit_info * si)1016*4882a593Smuzhiyun static int cpdma_chan_submit_si(struct submit_info *si)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	struct cpdma_chan		*chan = si->chan;
1019*4882a593Smuzhiyun 	struct cpdma_ctlr		*ctlr = chan->ctlr;
1020*4882a593Smuzhiyun 	int				len = si->len;
1021*4882a593Smuzhiyun 	struct cpdma_desc __iomem	*desc;
1022*4882a593Smuzhiyun 	dma_addr_t			buffer;
1023*4882a593Smuzhiyun 	u32				mode;
1024*4882a593Smuzhiyun 	int				ret;
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 	if (chan->count >= chan->desc_num)	{
1027*4882a593Smuzhiyun 		chan->stats.desc_alloc_fail++;
1028*4882a593Smuzhiyun 		return -ENOMEM;
1029*4882a593Smuzhiyun 	}
1030*4882a593Smuzhiyun 
1031*4882a593Smuzhiyun 	desc = cpdma_desc_alloc(ctlr->pool);
1032*4882a593Smuzhiyun 	if (!desc) {
1033*4882a593Smuzhiyun 		chan->stats.desc_alloc_fail++;
1034*4882a593Smuzhiyun 		return -ENOMEM;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 	if (len < ctlr->params.min_packet_size) {
1038*4882a593Smuzhiyun 		len = ctlr->params.min_packet_size;
1039*4882a593Smuzhiyun 		chan->stats.runt_transmit_buff++;
1040*4882a593Smuzhiyun 	}
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	mode = CPDMA_DESC_OWNER | CPDMA_DESC_SOP | CPDMA_DESC_EOP;
1043*4882a593Smuzhiyun 	cpdma_desc_to_port(chan, mode, si->directed);
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun 	if (si->data_dma) {
1046*4882a593Smuzhiyun 		buffer = si->data_dma;
1047*4882a593Smuzhiyun 		dma_sync_single_for_device(ctlr->dev, buffer, len, chan->dir);
1048*4882a593Smuzhiyun 	} else {
1049*4882a593Smuzhiyun 		buffer = dma_map_single(ctlr->dev, si->data_virt, len, chan->dir);
1050*4882a593Smuzhiyun 		ret = dma_mapping_error(ctlr->dev, buffer);
1051*4882a593Smuzhiyun 		if (ret) {
1052*4882a593Smuzhiyun 			cpdma_desc_free(ctlr->pool, desc, 1);
1053*4882a593Smuzhiyun 			return -EINVAL;
1054*4882a593Smuzhiyun 		}
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	/* Relaxed IO accessors can be used here as there is read barrier
1058*4882a593Smuzhiyun 	 * at the end of write sequence.
1059*4882a593Smuzhiyun 	 */
1060*4882a593Smuzhiyun 	writel_relaxed(0, &desc->hw_next);
1061*4882a593Smuzhiyun 	writel_relaxed(buffer, &desc->hw_buffer);
1062*4882a593Smuzhiyun 	writel_relaxed(len, &desc->hw_len);
1063*4882a593Smuzhiyun 	writel_relaxed(mode | len, &desc->hw_mode);
1064*4882a593Smuzhiyun 	writel_relaxed((uintptr_t)si->token, &desc->sw_token);
1065*4882a593Smuzhiyun 	writel_relaxed(buffer, &desc->sw_buffer);
1066*4882a593Smuzhiyun 	writel_relaxed(si->data_dma ? len | CPDMA_DMA_EXT_MAP : len,
1067*4882a593Smuzhiyun 		       &desc->sw_len);
1068*4882a593Smuzhiyun 	desc_read(desc, sw_len);
1069*4882a593Smuzhiyun 
1070*4882a593Smuzhiyun 	__cpdma_chan_submit(chan, desc);
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	if (chan->state == CPDMA_STATE_ACTIVE && chan->rxfree)
1073*4882a593Smuzhiyun 		chan_write(chan, rxfree, 1);
1074*4882a593Smuzhiyun 
1075*4882a593Smuzhiyun 	chan->count++;
1076*4882a593Smuzhiyun 	return 0;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun 
cpdma_chan_idle_submit(struct cpdma_chan * chan,void * token,void * data,int len,int directed)1079*4882a593Smuzhiyun int cpdma_chan_idle_submit(struct cpdma_chan *chan, void *token, void *data,
1080*4882a593Smuzhiyun 			   int len, int directed)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct submit_info si;
1083*4882a593Smuzhiyun 	unsigned long flags;
1084*4882a593Smuzhiyun 	int ret;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	si.chan = chan;
1087*4882a593Smuzhiyun 	si.token = token;
1088*4882a593Smuzhiyun 	si.data_virt = data;
1089*4882a593Smuzhiyun 	si.data_dma = 0;
1090*4882a593Smuzhiyun 	si.len = len;
1091*4882a593Smuzhiyun 	si.directed = directed;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1094*4882a593Smuzhiyun 	if (chan->state == CPDMA_STATE_TEARDOWN) {
1095*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1096*4882a593Smuzhiyun 		return -EINVAL;
1097*4882a593Smuzhiyun 	}
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun 	ret = cpdma_chan_submit_si(&si);
1100*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1101*4882a593Smuzhiyun 	return ret;
1102*4882a593Smuzhiyun }
1103*4882a593Smuzhiyun 
cpdma_chan_idle_submit_mapped(struct cpdma_chan * chan,void * token,dma_addr_t data,int len,int directed)1104*4882a593Smuzhiyun int cpdma_chan_idle_submit_mapped(struct cpdma_chan *chan, void *token,
1105*4882a593Smuzhiyun 				  dma_addr_t data, int len, int directed)
1106*4882a593Smuzhiyun {
1107*4882a593Smuzhiyun 	struct submit_info si;
1108*4882a593Smuzhiyun 	unsigned long flags;
1109*4882a593Smuzhiyun 	int ret;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 	si.chan = chan;
1112*4882a593Smuzhiyun 	si.token = token;
1113*4882a593Smuzhiyun 	si.data_virt = NULL;
1114*4882a593Smuzhiyun 	si.data_dma = data;
1115*4882a593Smuzhiyun 	si.len = len;
1116*4882a593Smuzhiyun 	si.directed = directed;
1117*4882a593Smuzhiyun 
1118*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1119*4882a593Smuzhiyun 	if (chan->state == CPDMA_STATE_TEARDOWN) {
1120*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1121*4882a593Smuzhiyun 		return -EINVAL;
1122*4882a593Smuzhiyun 	}
1123*4882a593Smuzhiyun 
1124*4882a593Smuzhiyun 	ret = cpdma_chan_submit_si(&si);
1125*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1126*4882a593Smuzhiyun 	return ret;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun 
cpdma_chan_submit(struct cpdma_chan * chan,void * token,void * data,int len,int directed)1129*4882a593Smuzhiyun int cpdma_chan_submit(struct cpdma_chan *chan, void *token, void *data,
1130*4882a593Smuzhiyun 		      int len, int directed)
1131*4882a593Smuzhiyun {
1132*4882a593Smuzhiyun 	struct submit_info si;
1133*4882a593Smuzhiyun 	unsigned long flags;
1134*4882a593Smuzhiyun 	int ret;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	si.chan = chan;
1137*4882a593Smuzhiyun 	si.token = token;
1138*4882a593Smuzhiyun 	si.data_virt = data;
1139*4882a593Smuzhiyun 	si.data_dma = 0;
1140*4882a593Smuzhiyun 	si.len = len;
1141*4882a593Smuzhiyun 	si.directed = directed;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1144*4882a593Smuzhiyun 	if (chan->state != CPDMA_STATE_ACTIVE) {
1145*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1146*4882a593Smuzhiyun 		return -EINVAL;
1147*4882a593Smuzhiyun 	}
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun 	ret = cpdma_chan_submit_si(&si);
1150*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1151*4882a593Smuzhiyun 	return ret;
1152*4882a593Smuzhiyun }
1153*4882a593Smuzhiyun 
cpdma_chan_submit_mapped(struct cpdma_chan * chan,void * token,dma_addr_t data,int len,int directed)1154*4882a593Smuzhiyun int cpdma_chan_submit_mapped(struct cpdma_chan *chan, void *token,
1155*4882a593Smuzhiyun 			     dma_addr_t data, int len, int directed)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun 	struct submit_info si;
1158*4882a593Smuzhiyun 	unsigned long flags;
1159*4882a593Smuzhiyun 	int ret;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 	si.chan = chan;
1162*4882a593Smuzhiyun 	si.token = token;
1163*4882a593Smuzhiyun 	si.data_virt = NULL;
1164*4882a593Smuzhiyun 	si.data_dma = data;
1165*4882a593Smuzhiyun 	si.len = len;
1166*4882a593Smuzhiyun 	si.directed = directed;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1169*4882a593Smuzhiyun 	if (chan->state != CPDMA_STATE_ACTIVE) {
1170*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1171*4882a593Smuzhiyun 		return -EINVAL;
1172*4882a593Smuzhiyun 	}
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun 	ret = cpdma_chan_submit_si(&si);
1175*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1176*4882a593Smuzhiyun 	return ret;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun 
cpdma_check_free_tx_desc(struct cpdma_chan * chan)1179*4882a593Smuzhiyun bool cpdma_check_free_tx_desc(struct cpdma_chan *chan)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun 	struct cpdma_ctlr	*ctlr = chan->ctlr;
1182*4882a593Smuzhiyun 	struct cpdma_desc_pool	*pool = ctlr->pool;
1183*4882a593Smuzhiyun 	bool			free_tx_desc;
1184*4882a593Smuzhiyun 	unsigned long		flags;
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1187*4882a593Smuzhiyun 	free_tx_desc = (chan->count < chan->desc_num) &&
1188*4882a593Smuzhiyun 			 gen_pool_avail(pool->gen_pool);
1189*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1190*4882a593Smuzhiyun 	return free_tx_desc;
1191*4882a593Smuzhiyun }
1192*4882a593Smuzhiyun 
__cpdma_chan_free(struct cpdma_chan * chan,struct cpdma_desc __iomem * desc,int outlen,int status)1193*4882a593Smuzhiyun static void __cpdma_chan_free(struct cpdma_chan *chan,
1194*4882a593Smuzhiyun 			      struct cpdma_desc __iomem *desc,
1195*4882a593Smuzhiyun 			      int outlen, int status)
1196*4882a593Smuzhiyun {
1197*4882a593Smuzhiyun 	struct cpdma_ctlr		*ctlr = chan->ctlr;
1198*4882a593Smuzhiyun 	struct cpdma_desc_pool		*pool = ctlr->pool;
1199*4882a593Smuzhiyun 	dma_addr_t			buff_dma;
1200*4882a593Smuzhiyun 	int				origlen;
1201*4882a593Smuzhiyun 	uintptr_t			token;
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	token      = desc_read(desc, sw_token);
1204*4882a593Smuzhiyun 	origlen    = desc_read(desc, sw_len);
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun 	buff_dma   = desc_read(desc, sw_buffer);
1207*4882a593Smuzhiyun 	if (origlen & CPDMA_DMA_EXT_MAP) {
1208*4882a593Smuzhiyun 		origlen &= ~CPDMA_DMA_EXT_MAP;
1209*4882a593Smuzhiyun 		dma_sync_single_for_cpu(ctlr->dev, buff_dma, origlen,
1210*4882a593Smuzhiyun 					chan->dir);
1211*4882a593Smuzhiyun 	} else {
1212*4882a593Smuzhiyun 		dma_unmap_single(ctlr->dev, buff_dma, origlen, chan->dir);
1213*4882a593Smuzhiyun 	}
1214*4882a593Smuzhiyun 
1215*4882a593Smuzhiyun 	cpdma_desc_free(pool, desc, 1);
1216*4882a593Smuzhiyun 	(*chan->handler)((void *)token, outlen, status);
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
__cpdma_chan_process(struct cpdma_chan * chan)1219*4882a593Smuzhiyun static int __cpdma_chan_process(struct cpdma_chan *chan)
1220*4882a593Smuzhiyun {
1221*4882a593Smuzhiyun 	struct cpdma_ctlr		*ctlr = chan->ctlr;
1222*4882a593Smuzhiyun 	struct cpdma_desc __iomem	*desc;
1223*4882a593Smuzhiyun 	int				status, outlen;
1224*4882a593Smuzhiyun 	int				cb_status = 0;
1225*4882a593Smuzhiyun 	struct cpdma_desc_pool		*pool = ctlr->pool;
1226*4882a593Smuzhiyun 	dma_addr_t			desc_dma;
1227*4882a593Smuzhiyun 	unsigned long			flags;
1228*4882a593Smuzhiyun 
1229*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	desc = chan->head;
1232*4882a593Smuzhiyun 	if (!desc) {
1233*4882a593Smuzhiyun 		chan->stats.empty_dequeue++;
1234*4882a593Smuzhiyun 		status = -ENOENT;
1235*4882a593Smuzhiyun 		goto unlock_ret;
1236*4882a593Smuzhiyun 	}
1237*4882a593Smuzhiyun 	desc_dma = desc_phys(pool, desc);
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	status	= desc_read(desc, hw_mode);
1240*4882a593Smuzhiyun 	outlen	= status & 0x7ff;
1241*4882a593Smuzhiyun 	if (status & CPDMA_DESC_OWNER) {
1242*4882a593Smuzhiyun 		chan->stats.busy_dequeue++;
1243*4882a593Smuzhiyun 		status = -EBUSY;
1244*4882a593Smuzhiyun 		goto unlock_ret;
1245*4882a593Smuzhiyun 	}
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	if (status & CPDMA_DESC_PASS_CRC)
1248*4882a593Smuzhiyun 		outlen -= CPDMA_DESC_CRC_LEN;
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	status	= status & (CPDMA_DESC_EOQ | CPDMA_DESC_TD_COMPLETE |
1251*4882a593Smuzhiyun 			    CPDMA_DESC_PORT_MASK | CPDMA_RX_VLAN_ENCAP);
1252*4882a593Smuzhiyun 
1253*4882a593Smuzhiyun 	chan->head = desc_from_phys(pool, desc_read(desc, hw_next));
1254*4882a593Smuzhiyun 	chan_write(chan, cp, desc_dma);
1255*4882a593Smuzhiyun 	chan->count--;
1256*4882a593Smuzhiyun 	chan->stats.good_dequeue++;
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	if ((status & CPDMA_DESC_EOQ) && chan->head) {
1259*4882a593Smuzhiyun 		chan->stats.requeue++;
1260*4882a593Smuzhiyun 		chan_write(chan, hdp, desc_phys(pool, chan->head));
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1264*4882a593Smuzhiyun 	if (unlikely(status & CPDMA_DESC_TD_COMPLETE))
1265*4882a593Smuzhiyun 		cb_status = -ENOSYS;
1266*4882a593Smuzhiyun 	else
1267*4882a593Smuzhiyun 		cb_status = status;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	__cpdma_chan_free(chan, desc, outlen, cb_status);
1270*4882a593Smuzhiyun 	return status;
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun unlock_ret:
1273*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1274*4882a593Smuzhiyun 	return status;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun 
cpdma_chan_process(struct cpdma_chan * chan,int quota)1277*4882a593Smuzhiyun int cpdma_chan_process(struct cpdma_chan *chan, int quota)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun 	int used = 0, ret = 0;
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	if (chan->state != CPDMA_STATE_ACTIVE)
1282*4882a593Smuzhiyun 		return -EINVAL;
1283*4882a593Smuzhiyun 
1284*4882a593Smuzhiyun 	while (used < quota) {
1285*4882a593Smuzhiyun 		ret = __cpdma_chan_process(chan);
1286*4882a593Smuzhiyun 		if (ret < 0)
1287*4882a593Smuzhiyun 			break;
1288*4882a593Smuzhiyun 		used++;
1289*4882a593Smuzhiyun 	}
1290*4882a593Smuzhiyun 	return used;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun 
cpdma_chan_start(struct cpdma_chan * chan)1293*4882a593Smuzhiyun int cpdma_chan_start(struct cpdma_chan *chan)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	struct cpdma_ctlr *ctlr = chan->ctlr;
1296*4882a593Smuzhiyun 	unsigned long flags;
1297*4882a593Smuzhiyun 	int ret;
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
1300*4882a593Smuzhiyun 	ret = cpdma_chan_set_chan_shaper(chan);
1301*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
1302*4882a593Smuzhiyun 	if (ret)
1303*4882a593Smuzhiyun 		return ret;
1304*4882a593Smuzhiyun 
1305*4882a593Smuzhiyun 	ret = cpdma_chan_on(chan);
1306*4882a593Smuzhiyun 	if (ret)
1307*4882a593Smuzhiyun 		return ret;
1308*4882a593Smuzhiyun 
1309*4882a593Smuzhiyun 	return 0;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
cpdma_chan_stop(struct cpdma_chan * chan)1312*4882a593Smuzhiyun int cpdma_chan_stop(struct cpdma_chan *chan)
1313*4882a593Smuzhiyun {
1314*4882a593Smuzhiyun 	struct cpdma_ctlr	*ctlr = chan->ctlr;
1315*4882a593Smuzhiyun 	struct cpdma_desc_pool	*pool = ctlr->pool;
1316*4882a593Smuzhiyun 	unsigned long		flags;
1317*4882a593Smuzhiyun 	int			ret;
1318*4882a593Smuzhiyun 	unsigned		timeout;
1319*4882a593Smuzhiyun 
1320*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1321*4882a593Smuzhiyun 	if (chan->state == CPDMA_STATE_TEARDOWN) {
1322*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1323*4882a593Smuzhiyun 		return -EINVAL;
1324*4882a593Smuzhiyun 	}
1325*4882a593Smuzhiyun 
1326*4882a593Smuzhiyun 	chan->state = CPDMA_STATE_TEARDOWN;
1327*4882a593Smuzhiyun 	dma_reg_write(ctlr, chan->int_clear, chan->mask);
1328*4882a593Smuzhiyun 
1329*4882a593Smuzhiyun 	/* trigger teardown */
1330*4882a593Smuzhiyun 	dma_reg_write(ctlr, chan->td, chan_linear(chan));
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	/* wait for teardown complete */
1333*4882a593Smuzhiyun 	timeout = 100 * 100; /* 100 ms */
1334*4882a593Smuzhiyun 	while (timeout) {
1335*4882a593Smuzhiyun 		u32 cp = chan_read(chan, cp);
1336*4882a593Smuzhiyun 		if ((cp & CPDMA_TEARDOWN_VALUE) == CPDMA_TEARDOWN_VALUE)
1337*4882a593Smuzhiyun 			break;
1338*4882a593Smuzhiyun 		udelay(10);
1339*4882a593Smuzhiyun 		timeout--;
1340*4882a593Smuzhiyun 	}
1341*4882a593Smuzhiyun 	WARN_ON(!timeout);
1342*4882a593Smuzhiyun 	chan_write(chan, cp, CPDMA_TEARDOWN_VALUE);
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun 	/* handle completed packets */
1345*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1346*4882a593Smuzhiyun 	do {
1347*4882a593Smuzhiyun 		ret = __cpdma_chan_process(chan);
1348*4882a593Smuzhiyun 		if (ret < 0)
1349*4882a593Smuzhiyun 			break;
1350*4882a593Smuzhiyun 	} while ((ret & CPDMA_DESC_TD_COMPLETE) == 0);
1351*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	/* remaining packets haven't been tx/rx'ed, clean them up */
1354*4882a593Smuzhiyun 	while (chan->head) {
1355*4882a593Smuzhiyun 		struct cpdma_desc __iomem *desc = chan->head;
1356*4882a593Smuzhiyun 		dma_addr_t next_dma;
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 		next_dma = desc_read(desc, hw_next);
1359*4882a593Smuzhiyun 		chan->head = desc_from_phys(pool, next_dma);
1360*4882a593Smuzhiyun 		chan->count--;
1361*4882a593Smuzhiyun 		chan->stats.teardown_dequeue++;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 		/* issue callback without locks held */
1364*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1365*4882a593Smuzhiyun 		__cpdma_chan_free(chan, desc, 0, -ENOSYS);
1366*4882a593Smuzhiyun 		spin_lock_irqsave(&chan->lock, flags);
1367*4882a593Smuzhiyun 	}
1368*4882a593Smuzhiyun 
1369*4882a593Smuzhiyun 	chan->state = CPDMA_STATE_IDLE;
1370*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1371*4882a593Smuzhiyun 	return 0;
1372*4882a593Smuzhiyun }
1373*4882a593Smuzhiyun 
cpdma_chan_int_ctrl(struct cpdma_chan * chan,bool enable)1374*4882a593Smuzhiyun int cpdma_chan_int_ctrl(struct cpdma_chan *chan, bool enable)
1375*4882a593Smuzhiyun {
1376*4882a593Smuzhiyun 	unsigned long flags;
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun 	spin_lock_irqsave(&chan->lock, flags);
1379*4882a593Smuzhiyun 	if (chan->state != CPDMA_STATE_ACTIVE) {
1380*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chan->lock, flags);
1381*4882a593Smuzhiyun 		return -EINVAL;
1382*4882a593Smuzhiyun 	}
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	dma_reg_write(chan->ctlr, enable ? chan->int_set : chan->int_clear,
1385*4882a593Smuzhiyun 		      chan->mask);
1386*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chan->lock, flags);
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	return 0;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
cpdma_control_get(struct cpdma_ctlr * ctlr,int control)1391*4882a593Smuzhiyun int cpdma_control_get(struct cpdma_ctlr *ctlr, int control)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	unsigned long flags;
1394*4882a593Smuzhiyun 	int ret;
1395*4882a593Smuzhiyun 
1396*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
1397*4882a593Smuzhiyun 	ret = _cpdma_control_get(ctlr, control);
1398*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	return ret;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun 
cpdma_control_set(struct cpdma_ctlr * ctlr,int control,int value)1403*4882a593Smuzhiyun int cpdma_control_set(struct cpdma_ctlr *ctlr, int control, int value)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun 	unsigned long flags;
1406*4882a593Smuzhiyun 	int ret;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
1409*4882a593Smuzhiyun 	ret = _cpdma_control_set(ctlr, control, value);
1410*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
1411*4882a593Smuzhiyun 
1412*4882a593Smuzhiyun 	return ret;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun 
cpdma_get_num_rx_descs(struct cpdma_ctlr * ctlr)1415*4882a593Smuzhiyun int cpdma_get_num_rx_descs(struct cpdma_ctlr *ctlr)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun 	return ctlr->num_rx_desc;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
cpdma_get_num_tx_descs(struct cpdma_ctlr * ctlr)1420*4882a593Smuzhiyun int cpdma_get_num_tx_descs(struct cpdma_ctlr *ctlr)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun 	return ctlr->num_tx_desc;
1423*4882a593Smuzhiyun }
1424*4882a593Smuzhiyun 
cpdma_set_num_rx_descs(struct cpdma_ctlr * ctlr,int num_rx_desc)1425*4882a593Smuzhiyun int cpdma_set_num_rx_descs(struct cpdma_ctlr *ctlr, int num_rx_desc)
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	unsigned long flags;
1428*4882a593Smuzhiyun 	int temp, ret;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	spin_lock_irqsave(&ctlr->lock, flags);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	temp = ctlr->num_rx_desc;
1433*4882a593Smuzhiyun 	ctlr->num_rx_desc = num_rx_desc;
1434*4882a593Smuzhiyun 	ctlr->num_tx_desc = ctlr->pool->num_desc - ctlr->num_rx_desc;
1435*4882a593Smuzhiyun 	ret = cpdma_chan_split_pool(ctlr);
1436*4882a593Smuzhiyun 	if (ret) {
1437*4882a593Smuzhiyun 		ctlr->num_rx_desc = temp;
1438*4882a593Smuzhiyun 		ctlr->num_tx_desc = ctlr->pool->num_desc - ctlr->num_rx_desc;
1439*4882a593Smuzhiyun 	}
1440*4882a593Smuzhiyun 
1441*4882a593Smuzhiyun 	spin_unlock_irqrestore(&ctlr->lock, flags);
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	return ret;
1444*4882a593Smuzhiyun }
1445