1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Texas Instruments Ethernet Switch Driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Module Author: Mugunthan V N <mugunthanvnm@ti.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/platform_device.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/netdevice.h>
13*4882a593Smuzhiyun #include <linux/phy.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include "cpsw.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* AM33xx SoC specific definitions for the CONTROL port */
20*4882a593Smuzhiyun #define AM33XX_GMII_SEL_MODE_MII 0
21*4882a593Smuzhiyun #define AM33XX_GMII_SEL_MODE_RMII 1
22*4882a593Smuzhiyun #define AM33XX_GMII_SEL_MODE_RGMII 2
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define AM33XX_GMII_SEL_RMII2_IO_CLK_EN BIT(7)
25*4882a593Smuzhiyun #define AM33XX_GMII_SEL_RMII1_IO_CLK_EN BIT(6)
26*4882a593Smuzhiyun #define AM33XX_GMII_SEL_RGMII2_IDMODE BIT(5)
27*4882a593Smuzhiyun #define AM33XX_GMII_SEL_RGMII1_IDMODE BIT(4)
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define GMII_SEL_MODE_MASK 0x3
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct cpsw_phy_sel_priv {
32*4882a593Smuzhiyun struct device *dev;
33*4882a593Smuzhiyun u32 __iomem *gmii_sel;
34*4882a593Smuzhiyun bool rmii_clock_external;
35*4882a593Smuzhiyun void (*cpsw_phy_sel)(struct cpsw_phy_sel_priv *priv,
36*4882a593Smuzhiyun phy_interface_t phy_mode, int slave);
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
cpsw_gmii_sel_am3352(struct cpsw_phy_sel_priv * priv,phy_interface_t phy_mode,int slave)40*4882a593Smuzhiyun static void cpsw_gmii_sel_am3352(struct cpsw_phy_sel_priv *priv,
41*4882a593Smuzhiyun phy_interface_t phy_mode, int slave)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun u32 reg;
44*4882a593Smuzhiyun u32 mask;
45*4882a593Smuzhiyun u32 mode = 0;
46*4882a593Smuzhiyun bool rgmii_id = false;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun reg = readl(priv->gmii_sel);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun switch (phy_mode) {
51*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
52*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_RMII;
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
56*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_RGMII;
57*4882a593Smuzhiyun break;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
60*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
61*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
62*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_RGMII;
63*4882a593Smuzhiyun rgmii_id = true;
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun default:
67*4882a593Smuzhiyun dev_warn(priv->dev,
68*4882a593Smuzhiyun "Unsupported PHY mode: \"%s\". Defaulting to MII.\n",
69*4882a593Smuzhiyun phy_modes(phy_mode));
70*4882a593Smuzhiyun fallthrough;
71*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
72*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_MII;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun mask = GMII_SEL_MODE_MASK << (slave * 2) | BIT(slave + 6);
77*4882a593Smuzhiyun mask |= BIT(slave + 4);
78*4882a593Smuzhiyun mode <<= slave * 2;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (priv->rmii_clock_external) {
81*4882a593Smuzhiyun if (slave == 0)
82*4882a593Smuzhiyun mode |= AM33XX_GMII_SEL_RMII1_IO_CLK_EN;
83*4882a593Smuzhiyun else
84*4882a593Smuzhiyun mode |= AM33XX_GMII_SEL_RMII2_IO_CLK_EN;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun if (rgmii_id) {
88*4882a593Smuzhiyun if (slave == 0)
89*4882a593Smuzhiyun mode |= AM33XX_GMII_SEL_RGMII1_IDMODE;
90*4882a593Smuzhiyun else
91*4882a593Smuzhiyun mode |= AM33XX_GMII_SEL_RGMII2_IDMODE;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun reg &= ~mask;
95*4882a593Smuzhiyun reg |= mode;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun writel(reg, priv->gmii_sel);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
cpsw_gmii_sel_dra7xx(struct cpsw_phy_sel_priv * priv,phy_interface_t phy_mode,int slave)100*4882a593Smuzhiyun static void cpsw_gmii_sel_dra7xx(struct cpsw_phy_sel_priv *priv,
101*4882a593Smuzhiyun phy_interface_t phy_mode, int slave)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun u32 reg;
104*4882a593Smuzhiyun u32 mask;
105*4882a593Smuzhiyun u32 mode = 0;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun reg = readl(priv->gmii_sel);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun switch (phy_mode) {
110*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RMII:
111*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_RMII;
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII:
115*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_ID:
116*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_RXID:
117*4882a593Smuzhiyun case PHY_INTERFACE_MODE_RGMII_TXID:
118*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_RGMII;
119*4882a593Smuzhiyun break;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun default:
122*4882a593Smuzhiyun dev_warn(priv->dev,
123*4882a593Smuzhiyun "Unsupported PHY mode: \"%s\". Defaulting to MII.\n",
124*4882a593Smuzhiyun phy_modes(phy_mode));
125*4882a593Smuzhiyun fallthrough;
126*4882a593Smuzhiyun case PHY_INTERFACE_MODE_MII:
127*4882a593Smuzhiyun mode = AM33XX_GMII_SEL_MODE_MII;
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun switch (slave) {
132*4882a593Smuzhiyun case 0:
133*4882a593Smuzhiyun mask = GMII_SEL_MODE_MASK;
134*4882a593Smuzhiyun break;
135*4882a593Smuzhiyun case 1:
136*4882a593Smuzhiyun mask = GMII_SEL_MODE_MASK << 4;
137*4882a593Smuzhiyun mode <<= 4;
138*4882a593Smuzhiyun break;
139*4882a593Smuzhiyun default:
140*4882a593Smuzhiyun dev_err(priv->dev, "invalid slave number...\n");
141*4882a593Smuzhiyun return;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (priv->rmii_clock_external)
145*4882a593Smuzhiyun dev_err(priv->dev, "RMII External clock is not supported\n");
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun reg &= ~mask;
148*4882a593Smuzhiyun reg |= mode;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun writel(reg, priv->gmii_sel);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct platform_driver cpsw_phy_sel_driver;
match(struct device * dev,const void * data)154*4882a593Smuzhiyun static int match(struct device *dev, const void *data)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun const struct device_node *node = (const struct device_node *)data;
157*4882a593Smuzhiyun return dev->of_node == node &&
158*4882a593Smuzhiyun dev->driver == &cpsw_phy_sel_driver.driver;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
cpsw_phy_sel(struct device * dev,phy_interface_t phy_mode,int slave)161*4882a593Smuzhiyun void cpsw_phy_sel(struct device *dev, phy_interface_t phy_mode, int slave)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct device_node *node;
164*4882a593Smuzhiyun struct cpsw_phy_sel_priv *priv;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun node = of_parse_phandle(dev->of_node, "cpsw-phy-sel", 0);
167*4882a593Smuzhiyun if (!node) {
168*4882a593Smuzhiyun node = of_get_child_by_name(dev->of_node, "cpsw-phy-sel");
169*4882a593Smuzhiyun if (!node) {
170*4882a593Smuzhiyun dev_err(dev, "Phy mode driver DT not found\n");
171*4882a593Smuzhiyun return;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun dev = bus_find_device(&platform_bus_type, NULL, node, match);
176*4882a593Smuzhiyun if (!dev) {
177*4882a593Smuzhiyun dev_err(dev, "unable to find platform device for %pOF\n", node);
178*4882a593Smuzhiyun goto out;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun priv = dev_get_drvdata(dev);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun priv->cpsw_phy_sel(priv, phy_mode, slave);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun put_device(dev);
186*4882a593Smuzhiyun out:
187*4882a593Smuzhiyun of_node_put(node);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(cpsw_phy_sel);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun static const struct of_device_id cpsw_phy_sel_id_table[] = {
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun .compatible = "ti,am3352-cpsw-phy-sel",
194*4882a593Smuzhiyun .data = &cpsw_gmii_sel_am3352,
195*4882a593Smuzhiyun },
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun .compatible = "ti,dra7xx-cpsw-phy-sel",
198*4882a593Smuzhiyun .data = &cpsw_gmii_sel_dra7xx,
199*4882a593Smuzhiyun },
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun .compatible = "ti,am43xx-cpsw-phy-sel",
202*4882a593Smuzhiyun .data = &cpsw_gmii_sel_am3352,
203*4882a593Smuzhiyun },
204*4882a593Smuzhiyun {}
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun
cpsw_phy_sel_probe(struct platform_device * pdev)207*4882a593Smuzhiyun static int cpsw_phy_sel_probe(struct platform_device *pdev)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct resource *res;
210*4882a593Smuzhiyun const struct of_device_id *of_id;
211*4882a593Smuzhiyun struct cpsw_phy_sel_priv *priv;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun of_id = of_match_node(cpsw_phy_sel_id_table, pdev->dev.of_node);
214*4882a593Smuzhiyun if (!of_id)
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
218*4882a593Smuzhiyun if (!priv) {
219*4882a593Smuzhiyun dev_err(&pdev->dev, "unable to alloc memory for cpsw phy sel\n");
220*4882a593Smuzhiyun return -ENOMEM;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun priv->dev = &pdev->dev;
224*4882a593Smuzhiyun priv->cpsw_phy_sel = of_id->data;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "gmii-sel");
227*4882a593Smuzhiyun priv->gmii_sel = devm_ioremap_resource(&pdev->dev, res);
228*4882a593Smuzhiyun if (IS_ERR(priv->gmii_sel))
229*4882a593Smuzhiyun return PTR_ERR(priv->gmii_sel);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (of_find_property(pdev->dev.of_node, "rmii-clock-ext", NULL))
232*4882a593Smuzhiyun priv->rmii_clock_external = true;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, priv);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static struct platform_driver cpsw_phy_sel_driver = {
240*4882a593Smuzhiyun .probe = cpsw_phy_sel_probe,
241*4882a593Smuzhiyun .driver = {
242*4882a593Smuzhiyun .name = "cpsw-phy-sel",
243*4882a593Smuzhiyun .of_match_table = cpsw_phy_sel_id_table,
244*4882a593Smuzhiyun },
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun builtin_platform_driver(cpsw_phy_sel_driver);
247