1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /* Texas Instruments K3 AM65 Ethernet Switch SubSystem Driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2020 Texas Instruments Incorporated - http://www.ti.com/
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/etherdevice.h>
10*4882a593Smuzhiyun #include <linux/if_vlan.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/kmemleak.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/netdevice.h>
16*4882a593Smuzhiyun #include <linux/net_tstamp.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/of_mdio.h>
19*4882a593Smuzhiyun #include <linux/of_net.h>
20*4882a593Smuzhiyun #include <linux/of_device.h>
21*4882a593Smuzhiyun #include <linux/phy.h>
22*4882a593Smuzhiyun #include <linux/phy/phy.h>
23*4882a593Smuzhiyun #include <linux/platform_device.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun #include <linux/regmap.h>
26*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
27*4882a593Smuzhiyun #include <linux/sys_soc.h>
28*4882a593Smuzhiyun #include <linux/dma/ti-cppi5.h>
29*4882a593Smuzhiyun #include <linux/dma/k3-udma-glue.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "cpsw_ale.h"
32*4882a593Smuzhiyun #include "cpsw_sl.h"
33*4882a593Smuzhiyun #include "am65-cpsw-nuss.h"
34*4882a593Smuzhiyun #include "k3-cppi-desc-pool.h"
35*4882a593Smuzhiyun #include "am65-cpts.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define AM65_CPSW_SS_BASE 0x0
38*4882a593Smuzhiyun #define AM65_CPSW_SGMII_BASE 0x100
39*4882a593Smuzhiyun #define AM65_CPSW_XGMII_BASE 0x2100
40*4882a593Smuzhiyun #define AM65_CPSW_CPSW_NU_BASE 0x20000
41*4882a593Smuzhiyun #define AM65_CPSW_NU_PORTS_BASE 0x1000
42*4882a593Smuzhiyun #define AM65_CPSW_NU_FRAM_BASE 0x12000
43*4882a593Smuzhiyun #define AM65_CPSW_NU_STATS_BASE 0x1a000
44*4882a593Smuzhiyun #define AM65_CPSW_NU_ALE_BASE 0x1e000
45*4882a593Smuzhiyun #define AM65_CPSW_NU_CPTS_BASE 0x1d000
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define AM65_CPSW_NU_PORTS_OFFSET 0x1000
48*4882a593Smuzhiyun #define AM65_CPSW_NU_STATS_PORT_OFFSET 0x200
49*4882a593Smuzhiyun #define AM65_CPSW_NU_FRAM_PORT_OFFSET 0x200
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define AM65_CPSW_MAX_PORTS 8
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define AM65_CPSW_MIN_PACKET_SIZE VLAN_ETH_ZLEN
54*4882a593Smuzhiyun #define AM65_CPSW_MAX_PACKET_SIZE (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define AM65_CPSW_REG_CTL 0x004
57*4882a593Smuzhiyun #define AM65_CPSW_REG_STAT_PORT_EN 0x014
58*4882a593Smuzhiyun #define AM65_CPSW_REG_PTYPE 0x018
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define AM65_CPSW_P0_REG_CTL 0x004
61*4882a593Smuzhiyun #define AM65_CPSW_PORT0_REG_FLOW_ID_OFFSET 0x008
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define AM65_CPSW_PORT_REG_PRI_CTL 0x01c
64*4882a593Smuzhiyun #define AM65_CPSW_PORT_REG_RX_PRI_MAP 0x020
65*4882a593Smuzhiyun #define AM65_CPSW_PORT_REG_RX_MAXLEN 0x024
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define AM65_CPSW_PORTN_REG_SA_L 0x308
68*4882a593Smuzhiyun #define AM65_CPSW_PORTN_REG_SA_H 0x30c
69*4882a593Smuzhiyun #define AM65_CPSW_PORTN_REG_TS_CTL 0x310
70*4882a593Smuzhiyun #define AM65_CPSW_PORTN_REG_TS_SEQ_LTYPE_REG 0x314
71*4882a593Smuzhiyun #define AM65_CPSW_PORTN_REG_TS_VLAN_LTYPE_REG 0x318
72*4882a593Smuzhiyun #define AM65_CPSW_PORTN_REG_TS_CTL_LTYPE2 0x31C
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define AM65_CPSW_CTL_VLAN_AWARE BIT(1)
75*4882a593Smuzhiyun #define AM65_CPSW_CTL_P0_ENABLE BIT(2)
76*4882a593Smuzhiyun #define AM65_CPSW_CTL_P0_TX_CRC_REMOVE BIT(13)
77*4882a593Smuzhiyun #define AM65_CPSW_CTL_P0_RX_PAD BIT(14)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* AM65_CPSW_P0_REG_CTL */
80*4882a593Smuzhiyun #define AM65_CPSW_P0_REG_CTL_RX_CHECKSUM_EN BIT(0)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* AM65_CPSW_PORT_REG_PRI_CTL */
83*4882a593Smuzhiyun #define AM65_CPSW_PORT_REG_PRI_CTL_RX_PTYPE_RROBIN BIT(8)
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* AM65_CPSW_PN_TS_CTL register fields */
86*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_TX_ANX_F_EN BIT(4)
87*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_TX_VLAN_LT1_EN BIT(5)
88*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_TX_VLAN_LT2_EN BIT(6)
89*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_TX_ANX_D_EN BIT(7)
90*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_TX_ANX_E_EN BIT(10)
91*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_TX_HOST_TS_EN BIT(11)
92*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_MSG_TYPE_EN_SHIFT 16
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /* AM65_CPSW_PORTN_REG_TS_SEQ_LTYPE_REG register fields */
95*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_SEQ_ID_OFFSET_SHIFT 16
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* AM65_CPSW_PORTN_REG_TS_CTL_LTYPE2 */
98*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_107 BIT(16)
99*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_129 BIT(17)
100*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_130 BIT(18)
101*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_131 BIT(19)
102*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_132 BIT(20)
103*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_319 BIT(21)
104*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_320 BIT(22)
105*4882a593Smuzhiyun #define AM65_CPSW_PN_TS_CTL_LTYPE2_TS_TTL_NONZERO BIT(23)
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* The PTP event messages - Sync, Delay_Req, Pdelay_Req, and Pdelay_Resp. */
108*4882a593Smuzhiyun #define AM65_CPSW_TS_EVENT_MSG_TYPE_BITS (BIT(0) | BIT(1) | BIT(2) | BIT(3))
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun #define AM65_CPSW_TS_SEQ_ID_OFFSET (0x1e)
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define AM65_CPSW_TS_TX_ANX_ALL_EN \
113*4882a593Smuzhiyun (AM65_CPSW_PN_TS_CTL_TX_ANX_D_EN | \
114*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_TX_ANX_E_EN | \
115*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_TX_ANX_F_EN)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define AM65_CPSW_ALE_AGEOUT_DEFAULT 30
118*4882a593Smuzhiyun /* Number of TX/RX descriptors */
119*4882a593Smuzhiyun #define AM65_CPSW_MAX_TX_DESC 500
120*4882a593Smuzhiyun #define AM65_CPSW_MAX_RX_DESC 500
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun #define AM65_CPSW_NAV_PS_DATA_SIZE 16
123*4882a593Smuzhiyun #define AM65_CPSW_NAV_SW_DATA_SIZE 16
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define AM65_CPSW_DEBUG (NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK | \
126*4882a593Smuzhiyun NETIF_MSG_IFUP | NETIF_MSG_PROBE | NETIF_MSG_IFDOWN | \
127*4882a593Smuzhiyun NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
128*4882a593Smuzhiyun
am65_cpsw_port_set_sl_mac(struct am65_cpsw_port * slave,const u8 * dev_addr)129*4882a593Smuzhiyun static void am65_cpsw_port_set_sl_mac(struct am65_cpsw_port *slave,
130*4882a593Smuzhiyun const u8 *dev_addr)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun u32 mac_hi = (dev_addr[0] << 0) | (dev_addr[1] << 8) |
133*4882a593Smuzhiyun (dev_addr[2] << 16) | (dev_addr[3] << 24);
134*4882a593Smuzhiyun u32 mac_lo = (dev_addr[4] << 0) | (dev_addr[5] << 8);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun writel(mac_hi, slave->port_base + AM65_CPSW_PORTN_REG_SA_H);
137*4882a593Smuzhiyun writel(mac_lo, slave->port_base + AM65_CPSW_PORTN_REG_SA_L);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
am65_cpsw_sl_ctl_reset(struct am65_cpsw_port * port)140*4882a593Smuzhiyun static void am65_cpsw_sl_ctl_reset(struct am65_cpsw_port *port)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun cpsw_sl_reset(port->slave.mac_sl, 100);
143*4882a593Smuzhiyun /* Max length register has to be restored after MAC SL reset */
144*4882a593Smuzhiyun writel(AM65_CPSW_MAX_PACKET_SIZE,
145*4882a593Smuzhiyun port->port_base + AM65_CPSW_PORT_REG_RX_MAXLEN);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
am65_cpsw_nuss_get_ver(struct am65_cpsw_common * common)148*4882a593Smuzhiyun static void am65_cpsw_nuss_get_ver(struct am65_cpsw_common *common)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun common->nuss_ver = readl(common->ss_base);
151*4882a593Smuzhiyun common->cpsw_ver = readl(common->cpsw_base);
152*4882a593Smuzhiyun dev_info(common->dev,
153*4882a593Smuzhiyun "initializing am65 cpsw nuss version 0x%08X, cpsw version 0x%08X Ports: %u quirks:%08x\n",
154*4882a593Smuzhiyun common->nuss_ver,
155*4882a593Smuzhiyun common->cpsw_ver,
156*4882a593Smuzhiyun common->port_num + 1,
157*4882a593Smuzhiyun common->pdata.quirks);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
am65_cpsw_nuss_adjust_link(struct net_device * ndev)160*4882a593Smuzhiyun void am65_cpsw_nuss_adjust_link(struct net_device *ndev)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
163*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
164*4882a593Smuzhiyun struct phy_device *phy = port->slave.phy;
165*4882a593Smuzhiyun u32 mac_control = 0;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (!phy)
168*4882a593Smuzhiyun return;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (phy->link) {
171*4882a593Smuzhiyun mac_control = CPSW_SL_CTL_GMII_EN;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (phy->speed == 1000)
174*4882a593Smuzhiyun mac_control |= CPSW_SL_CTL_GIG;
175*4882a593Smuzhiyun if (phy->speed == 10 && phy_interface_is_rgmii(phy))
176*4882a593Smuzhiyun /* Can be used with in band mode only */
177*4882a593Smuzhiyun mac_control |= CPSW_SL_CTL_EXT_EN;
178*4882a593Smuzhiyun if (phy->speed == 100 && phy->interface == PHY_INTERFACE_MODE_RMII)
179*4882a593Smuzhiyun mac_control |= CPSW_SL_CTL_IFCTL_A;
180*4882a593Smuzhiyun if (phy->duplex)
181*4882a593Smuzhiyun mac_control |= CPSW_SL_CTL_FULLDUPLEX;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* RGMII speed is 100M if !CPSW_SL_CTL_GIG*/
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* rx_pause/tx_pause */
186*4882a593Smuzhiyun if (port->slave.rx_pause)
187*4882a593Smuzhiyun mac_control |= CPSW_SL_CTL_RX_FLOW_EN;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (port->slave.tx_pause)
190*4882a593Smuzhiyun mac_control |= CPSW_SL_CTL_TX_FLOW_EN;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun cpsw_sl_ctl_set(port->slave.mac_sl, mac_control);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* enable forwarding */
195*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
196*4882a593Smuzhiyun ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun am65_cpsw_qos_link_up(ndev, phy->speed);
199*4882a593Smuzhiyun netif_tx_wake_all_queues(ndev);
200*4882a593Smuzhiyun } else {
201*4882a593Smuzhiyun int tmo;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* disable forwarding */
204*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
205*4882a593Smuzhiyun ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun cpsw_sl_ctl_set(port->slave.mac_sl, CPSW_SL_CTL_CMD_IDLE);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun tmo = cpsw_sl_wait_for_idle(port->slave.mac_sl, 100);
210*4882a593Smuzhiyun dev_dbg(common->dev, "donw msc_sl %08x tmo %d\n",
211*4882a593Smuzhiyun cpsw_sl_reg_read(port->slave.mac_sl, CPSW_SL_MACSTATUS),
212*4882a593Smuzhiyun tmo);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun cpsw_sl_ctl_reset(port->slave.mac_sl);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun am65_cpsw_qos_link_down(ndev);
217*4882a593Smuzhiyun netif_tx_stop_all_queues(ndev);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun phy_print_status(phy);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_add_vid(struct net_device * ndev,__be16 proto,u16 vid)223*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_add_vid(struct net_device *ndev,
224*4882a593Smuzhiyun __be16 proto, u16 vid)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
227*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
228*4882a593Smuzhiyun u32 port_mask, unreg_mcast = 0;
229*4882a593Smuzhiyun int ret;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (!netif_running(ndev) || !vid)
232*4882a593Smuzhiyun return 0;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun ret = pm_runtime_get_sync(common->dev);
235*4882a593Smuzhiyun if (ret < 0) {
236*4882a593Smuzhiyun pm_runtime_put_noidle(common->dev);
237*4882a593Smuzhiyun return ret;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun port_mask = BIT(port->port_id) | ALE_PORT_HOST;
241*4882a593Smuzhiyun if (!vid)
242*4882a593Smuzhiyun unreg_mcast = port_mask;
243*4882a593Smuzhiyun dev_info(common->dev, "Adding vlan %d to vlan filter\n", vid);
244*4882a593Smuzhiyun ret = cpsw_ale_add_vlan(common->ale, vid, port_mask,
245*4882a593Smuzhiyun unreg_mcast, port_mask, 0);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun pm_runtime_put(common->dev);
248*4882a593Smuzhiyun return ret;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_kill_vid(struct net_device * ndev,__be16 proto,u16 vid)251*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_kill_vid(struct net_device *ndev,
252*4882a593Smuzhiyun __be16 proto, u16 vid)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
255*4882a593Smuzhiyun int ret;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (!netif_running(ndev) || !vid)
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun ret = pm_runtime_get_sync(common->dev);
261*4882a593Smuzhiyun if (ret < 0) {
262*4882a593Smuzhiyun pm_runtime_put_noidle(common->dev);
263*4882a593Smuzhiyun return ret;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun dev_info(common->dev, "Removing vlan %d from vlan filter\n", vid);
267*4882a593Smuzhiyun ret = cpsw_ale_del_vlan(common->ale, vid, 0);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun pm_runtime_put(common->dev);
270*4882a593Smuzhiyun return ret;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
am65_cpsw_slave_set_promisc_2g(struct am65_cpsw_port * port,bool promisc)273*4882a593Smuzhiyun static void am65_cpsw_slave_set_promisc_2g(struct am65_cpsw_port *port,
274*4882a593Smuzhiyun bool promisc)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun struct am65_cpsw_common *common = port->common;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (promisc) {
279*4882a593Smuzhiyun /* Enable promiscuous mode */
280*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
281*4882a593Smuzhiyun ALE_PORT_MACONLY_CAF, 1);
282*4882a593Smuzhiyun dev_dbg(common->dev, "promisc enabled\n");
283*4882a593Smuzhiyun } else {
284*4882a593Smuzhiyun /* Disable promiscuous mode */
285*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
286*4882a593Smuzhiyun ALE_PORT_MACONLY_CAF, 0);
287*4882a593Smuzhiyun dev_dbg(common->dev, "promisc disabled\n");
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_set_rx_mode(struct net_device * ndev)291*4882a593Smuzhiyun static void am65_cpsw_nuss_ndo_slave_set_rx_mode(struct net_device *ndev)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
294*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
295*4882a593Smuzhiyun u32 port_mask;
296*4882a593Smuzhiyun bool promisc;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun promisc = !!(ndev->flags & IFF_PROMISC);
299*4882a593Smuzhiyun am65_cpsw_slave_set_promisc_2g(port, promisc);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (promisc)
302*4882a593Smuzhiyun return;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Restore allmulti on vlans if necessary */
305*4882a593Smuzhiyun cpsw_ale_set_allmulti(common->ale,
306*4882a593Smuzhiyun ndev->flags & IFF_ALLMULTI, port->port_id);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun port_mask = ALE_PORT_HOST;
309*4882a593Smuzhiyun /* Clear all mcast from ALE */
310*4882a593Smuzhiyun cpsw_ale_flush_multicast(common->ale, port_mask, -1);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (!netdev_mc_empty(ndev)) {
313*4882a593Smuzhiyun struct netdev_hw_addr *ha;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* program multicast address list into ALE register */
316*4882a593Smuzhiyun netdev_for_each_mc_addr(ha, ndev) {
317*4882a593Smuzhiyun cpsw_ale_add_mcast(common->ale, ha->addr,
318*4882a593Smuzhiyun port_mask, 0, 0, 0);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_host_tx_timeout(struct net_device * ndev,unsigned int txqueue)323*4882a593Smuzhiyun static void am65_cpsw_nuss_ndo_host_tx_timeout(struct net_device *ndev,
324*4882a593Smuzhiyun unsigned int txqueue)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
327*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn;
328*4882a593Smuzhiyun struct netdev_queue *netif_txq;
329*4882a593Smuzhiyun unsigned long trans_start;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun netif_txq = netdev_get_tx_queue(ndev, txqueue);
332*4882a593Smuzhiyun tx_chn = &common->tx_chns[txqueue];
333*4882a593Smuzhiyun trans_start = netif_txq->trans_start;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun netdev_err(ndev, "txq:%d DRV_XOFF:%d tmo:%u dql_avail:%d free_desc:%zu\n",
336*4882a593Smuzhiyun txqueue,
337*4882a593Smuzhiyun netif_tx_queue_stopped(netif_txq),
338*4882a593Smuzhiyun jiffies_to_msecs(jiffies - trans_start),
339*4882a593Smuzhiyun dql_avail(&netif_txq->dql),
340*4882a593Smuzhiyun k3_cppi_desc_pool_avail(tx_chn->desc_pool));
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun if (netif_tx_queue_stopped(netif_txq)) {
343*4882a593Smuzhiyun /* try recover if stopped by us */
344*4882a593Smuzhiyun txq_trans_update(netif_txq);
345*4882a593Smuzhiyun netif_tx_wake_queue(netif_txq);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
am65_cpsw_nuss_rx_push(struct am65_cpsw_common * common,struct sk_buff * skb)349*4882a593Smuzhiyun static int am65_cpsw_nuss_rx_push(struct am65_cpsw_common *common,
350*4882a593Smuzhiyun struct sk_buff *skb)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct am65_cpsw_rx_chn *rx_chn = &common->rx_chns;
353*4882a593Smuzhiyun struct cppi5_host_desc_t *desc_rx;
354*4882a593Smuzhiyun struct device *dev = common->dev;
355*4882a593Smuzhiyun u32 pkt_len = skb_tailroom(skb);
356*4882a593Smuzhiyun dma_addr_t desc_dma;
357*4882a593Smuzhiyun dma_addr_t buf_dma;
358*4882a593Smuzhiyun void *swdata;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun desc_rx = k3_cppi_desc_pool_alloc(rx_chn->desc_pool);
361*4882a593Smuzhiyun if (!desc_rx) {
362*4882a593Smuzhiyun dev_err(dev, "Failed to allocate RXFDQ descriptor\n");
363*4882a593Smuzhiyun return -ENOMEM;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun desc_dma = k3_cppi_desc_pool_virt2dma(rx_chn->desc_pool, desc_rx);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun buf_dma = dma_map_single(dev, skb->data, pkt_len, DMA_FROM_DEVICE);
368*4882a593Smuzhiyun if (unlikely(dma_mapping_error(dev, buf_dma))) {
369*4882a593Smuzhiyun k3_cppi_desc_pool_free(rx_chn->desc_pool, desc_rx);
370*4882a593Smuzhiyun dev_err(dev, "Failed to map rx skb buffer\n");
371*4882a593Smuzhiyun return -EINVAL;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun cppi5_hdesc_init(desc_rx, CPPI5_INFO0_HDESC_EPIB_PRESENT,
375*4882a593Smuzhiyun AM65_CPSW_NAV_PS_DATA_SIZE);
376*4882a593Smuzhiyun cppi5_hdesc_attach_buf(desc_rx, 0, 0, buf_dma, skb_tailroom(skb));
377*4882a593Smuzhiyun swdata = cppi5_hdesc_get_swdata(desc_rx);
378*4882a593Smuzhiyun *((void **)swdata) = skb;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return k3_udma_glue_push_rx_chn(rx_chn->rx_chn, 0, desc_rx, desc_dma);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
am65_cpsw_nuss_set_p0_ptype(struct am65_cpsw_common * common)383*4882a593Smuzhiyun void am65_cpsw_nuss_set_p0_ptype(struct am65_cpsw_common *common)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct am65_cpsw_host *host_p = am65_common_get_host(common);
386*4882a593Smuzhiyun u32 val, pri_map;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun /* P0 set Receive Priority Type */
389*4882a593Smuzhiyun val = readl(host_p->port_base + AM65_CPSW_PORT_REG_PRI_CTL);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun if (common->pf_p0_rx_ptype_rrobin) {
392*4882a593Smuzhiyun val |= AM65_CPSW_PORT_REG_PRI_CTL_RX_PTYPE_RROBIN;
393*4882a593Smuzhiyun /* Enet Ports fifos works in fixed priority mode only, so
394*4882a593Smuzhiyun * reset P0_Rx_Pri_Map so all packet will go in Enet fifo 0
395*4882a593Smuzhiyun */
396*4882a593Smuzhiyun pri_map = 0x0;
397*4882a593Smuzhiyun } else {
398*4882a593Smuzhiyun val &= ~AM65_CPSW_PORT_REG_PRI_CTL_RX_PTYPE_RROBIN;
399*4882a593Smuzhiyun /* restore P0_Rx_Pri_Map */
400*4882a593Smuzhiyun pri_map = 0x76543210;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun writel(pri_map, host_p->port_base + AM65_CPSW_PORT_REG_RX_PRI_MAP);
404*4882a593Smuzhiyun writel(val, host_p->port_base + AM65_CPSW_PORT_REG_PRI_CTL);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
am65_cpsw_nuss_common_open(struct am65_cpsw_common * common,netdev_features_t features)407*4882a593Smuzhiyun static int am65_cpsw_nuss_common_open(struct am65_cpsw_common *common,
408*4882a593Smuzhiyun netdev_features_t features)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun struct am65_cpsw_host *host_p = am65_common_get_host(common);
411*4882a593Smuzhiyun int port_idx, i, ret;
412*4882a593Smuzhiyun struct sk_buff *skb;
413*4882a593Smuzhiyun u32 val, port_mask;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (common->usage_count)
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Control register */
419*4882a593Smuzhiyun writel(AM65_CPSW_CTL_P0_ENABLE | AM65_CPSW_CTL_P0_TX_CRC_REMOVE |
420*4882a593Smuzhiyun AM65_CPSW_CTL_VLAN_AWARE | AM65_CPSW_CTL_P0_RX_PAD,
421*4882a593Smuzhiyun common->cpsw_base + AM65_CPSW_REG_CTL);
422*4882a593Smuzhiyun /* Max length register */
423*4882a593Smuzhiyun writel(AM65_CPSW_MAX_PACKET_SIZE,
424*4882a593Smuzhiyun host_p->port_base + AM65_CPSW_PORT_REG_RX_MAXLEN);
425*4882a593Smuzhiyun /* set base flow_id */
426*4882a593Smuzhiyun writel(common->rx_flow_id_base,
427*4882a593Smuzhiyun host_p->port_base + AM65_CPSW_PORT0_REG_FLOW_ID_OFFSET);
428*4882a593Smuzhiyun /* en tx crc offload */
429*4882a593Smuzhiyun if (features & NETIF_F_HW_CSUM)
430*4882a593Smuzhiyun writel(AM65_CPSW_P0_REG_CTL_RX_CHECKSUM_EN,
431*4882a593Smuzhiyun host_p->port_base + AM65_CPSW_P0_REG_CTL);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun am65_cpsw_nuss_set_p0_ptype(common);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun /* enable statistic */
436*4882a593Smuzhiyun val = BIT(HOST_PORT_NUM);
437*4882a593Smuzhiyun for (port_idx = 0; port_idx < common->port_num; port_idx++) {
438*4882a593Smuzhiyun struct am65_cpsw_port *port = &common->ports[port_idx];
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun if (!port->disabled)
441*4882a593Smuzhiyun val |= BIT(port->port_id);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun writel(val, common->cpsw_base + AM65_CPSW_REG_STAT_PORT_EN);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* disable priority elevation */
446*4882a593Smuzhiyun writel(0, common->cpsw_base + AM65_CPSW_REG_PTYPE);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun cpsw_ale_start(common->ale);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* limit to one RX flow only */
451*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, HOST_PORT_NUM,
452*4882a593Smuzhiyun ALE_DEFAULT_THREAD_ID, 0);
453*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, HOST_PORT_NUM,
454*4882a593Smuzhiyun ALE_DEFAULT_THREAD_ENABLE, 1);
455*4882a593Smuzhiyun if (AM65_CPSW_IS_CPSW2G(common))
456*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, HOST_PORT_NUM,
457*4882a593Smuzhiyun ALE_PORT_NOLEARN, 1);
458*4882a593Smuzhiyun /* switch to vlan unaware mode */
459*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, HOST_PORT_NUM, ALE_VLAN_AWARE, 1);
460*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, HOST_PORT_NUM,
461*4882a593Smuzhiyun ALE_PORT_STATE, ALE_PORT_STATE_FORWARD);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* default vlan cfg: create mask based on enabled ports */
464*4882a593Smuzhiyun port_mask = GENMASK(common->port_num, 0) &
465*4882a593Smuzhiyun ~common->disabled_ports_mask;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun cpsw_ale_add_vlan(common->ale, 0, port_mask,
468*4882a593Smuzhiyun port_mask, port_mask,
469*4882a593Smuzhiyun port_mask & ~ALE_PORT_HOST);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun for (i = 0; i < common->rx_chns.descs_num; i++) {
472*4882a593Smuzhiyun skb = __netdev_alloc_skb_ip_align(NULL,
473*4882a593Smuzhiyun AM65_CPSW_MAX_PACKET_SIZE,
474*4882a593Smuzhiyun GFP_KERNEL);
475*4882a593Smuzhiyun if (!skb) {
476*4882a593Smuzhiyun dev_err(common->dev, "cannot allocate skb\n");
477*4882a593Smuzhiyun return -ENOMEM;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun ret = am65_cpsw_nuss_rx_push(common, skb);
481*4882a593Smuzhiyun if (ret < 0) {
482*4882a593Smuzhiyun dev_err(common->dev,
483*4882a593Smuzhiyun "cannot submit skb to channel rx, error %d\n",
484*4882a593Smuzhiyun ret);
485*4882a593Smuzhiyun kfree_skb(skb);
486*4882a593Smuzhiyun return ret;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun kmemleak_not_leak(skb);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun k3_udma_glue_enable_rx_chn(common->rx_chns.rx_chn);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++) {
493*4882a593Smuzhiyun ret = k3_udma_glue_enable_tx_chn(common->tx_chns[i].tx_chn);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun napi_enable(&common->tx_chns[i].napi_tx);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun napi_enable(&common->napi_rx);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun dev_dbg(common->dev, "cpsw_nuss started\n");
502*4882a593Smuzhiyun return 0;
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun static void am65_cpsw_nuss_tx_cleanup(void *data, dma_addr_t desc_dma);
506*4882a593Smuzhiyun static void am65_cpsw_nuss_rx_cleanup(void *data, dma_addr_t desc_dma);
507*4882a593Smuzhiyun
am65_cpsw_nuss_common_stop(struct am65_cpsw_common * common)508*4882a593Smuzhiyun static int am65_cpsw_nuss_common_stop(struct am65_cpsw_common *common)
509*4882a593Smuzhiyun {
510*4882a593Smuzhiyun int i;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun if (common->usage_count != 1)
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, HOST_PORT_NUM,
516*4882a593Smuzhiyun ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* shutdown tx channels */
519*4882a593Smuzhiyun atomic_set(&common->tdown_cnt, common->tx_ch_num);
520*4882a593Smuzhiyun /* ensure new tdown_cnt value is visible */
521*4882a593Smuzhiyun smp_mb__after_atomic();
522*4882a593Smuzhiyun reinit_completion(&common->tdown_complete);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++)
525*4882a593Smuzhiyun k3_udma_glue_tdown_tx_chn(common->tx_chns[i].tx_chn, false);
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun i = wait_for_completion_timeout(&common->tdown_complete,
528*4882a593Smuzhiyun msecs_to_jiffies(1000));
529*4882a593Smuzhiyun if (!i)
530*4882a593Smuzhiyun dev_err(common->dev, "tx timeout\n");
531*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++)
532*4882a593Smuzhiyun napi_disable(&common->tx_chns[i].napi_tx);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++) {
535*4882a593Smuzhiyun k3_udma_glue_reset_tx_chn(common->tx_chns[i].tx_chn,
536*4882a593Smuzhiyun &common->tx_chns[i],
537*4882a593Smuzhiyun am65_cpsw_nuss_tx_cleanup);
538*4882a593Smuzhiyun k3_udma_glue_disable_tx_chn(common->tx_chns[i].tx_chn);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun k3_udma_glue_tdown_rx_chn(common->rx_chns.rx_chn, true);
542*4882a593Smuzhiyun napi_disable(&common->napi_rx);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun for (i = 0; i < AM65_CPSW_MAX_RX_FLOWS; i++)
545*4882a593Smuzhiyun k3_udma_glue_reset_rx_chn(common->rx_chns.rx_chn, i,
546*4882a593Smuzhiyun &common->rx_chns,
547*4882a593Smuzhiyun am65_cpsw_nuss_rx_cleanup, !!i);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun k3_udma_glue_disable_rx_chn(common->rx_chns.rx_chn);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun cpsw_ale_stop(common->ale);
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun writel(0, common->cpsw_base + AM65_CPSW_REG_CTL);
554*4882a593Smuzhiyun writel(0, common->cpsw_base + AM65_CPSW_REG_STAT_PORT_EN);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun dev_dbg(common->dev, "cpsw_nuss stopped\n");
557*4882a593Smuzhiyun return 0;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_stop(struct net_device * ndev)560*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_stop(struct net_device *ndev)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
563*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
564*4882a593Smuzhiyun int ret;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun if (port->slave.phy)
567*4882a593Smuzhiyun phy_stop(port->slave.phy);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun netif_tx_stop_all_queues(ndev);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun if (port->slave.phy) {
572*4882a593Smuzhiyun phy_disconnect(port->slave.phy);
573*4882a593Smuzhiyun port->slave.phy = NULL;
574*4882a593Smuzhiyun }
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun ret = am65_cpsw_nuss_common_stop(common);
577*4882a593Smuzhiyun if (ret)
578*4882a593Smuzhiyun return ret;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun common->usage_count--;
581*4882a593Smuzhiyun pm_runtime_put(common->dev);
582*4882a593Smuzhiyun return 0;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
cpsw_restore_vlans(struct net_device * vdev,int vid,void * arg)585*4882a593Smuzhiyun static int cpsw_restore_vlans(struct net_device *vdev, int vid, void *arg)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct am65_cpsw_port *port = arg;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun if (!vdev)
590*4882a593Smuzhiyun return 0;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun return am65_cpsw_nuss_ndo_slave_add_vid(port->ndev, 0, vid);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_open(struct net_device * ndev)595*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_open(struct net_device *ndev)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
598*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
599*4882a593Smuzhiyun u32 port_mask;
600*4882a593Smuzhiyun int ret, i;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun ret = pm_runtime_get_sync(common->dev);
603*4882a593Smuzhiyun if (ret < 0) {
604*4882a593Smuzhiyun pm_runtime_put_noidle(common->dev);
605*4882a593Smuzhiyun return ret;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun /* Notify the stack of the actual queue counts. */
609*4882a593Smuzhiyun ret = netif_set_real_num_tx_queues(ndev, common->tx_ch_num);
610*4882a593Smuzhiyun if (ret) {
611*4882a593Smuzhiyun dev_err(common->dev, "cannot set real number of tx queues\n");
612*4882a593Smuzhiyun return ret;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun ret = netif_set_real_num_rx_queues(ndev, AM65_CPSW_MAX_RX_QUEUES);
616*4882a593Smuzhiyun if (ret) {
617*4882a593Smuzhiyun dev_err(common->dev, "cannot set real number of rx queues\n");
618*4882a593Smuzhiyun return ret;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++)
622*4882a593Smuzhiyun netdev_tx_reset_queue(netdev_get_tx_queue(ndev, i));
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun ret = am65_cpsw_nuss_common_open(common, ndev->features);
625*4882a593Smuzhiyun if (ret)
626*4882a593Smuzhiyun return ret;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun common->usage_count++;
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun am65_cpsw_port_set_sl_mac(port, ndev->dev_addr);
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (port->slave.mac_only)
633*4882a593Smuzhiyun /* enable mac-only mode on port */
634*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
635*4882a593Smuzhiyun ALE_PORT_MACONLY, 1);
636*4882a593Smuzhiyun if (AM65_CPSW_IS_CPSW2G(common))
637*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
638*4882a593Smuzhiyun ALE_PORT_NOLEARN, 1);
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun port_mask = BIT(port->port_id) | ALE_PORT_HOST;
641*4882a593Smuzhiyun cpsw_ale_add_ucast(common->ale, ndev->dev_addr,
642*4882a593Smuzhiyun HOST_PORT_NUM, ALE_SECURE, 0);
643*4882a593Smuzhiyun cpsw_ale_add_mcast(common->ale, ndev->broadcast,
644*4882a593Smuzhiyun port_mask, 0, 0, ALE_MCAST_FWD_2);
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun /* mac_sl should be configured via phy-link interface */
647*4882a593Smuzhiyun am65_cpsw_sl_ctl_reset(port);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun ret = phy_set_mode_ext(port->slave.ifphy, PHY_MODE_ETHERNET,
650*4882a593Smuzhiyun port->slave.phy_if);
651*4882a593Smuzhiyun if (ret)
652*4882a593Smuzhiyun goto error_cleanup;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (port->slave.phy_node) {
655*4882a593Smuzhiyun port->slave.phy = of_phy_connect(ndev,
656*4882a593Smuzhiyun port->slave.phy_node,
657*4882a593Smuzhiyun &am65_cpsw_nuss_adjust_link,
658*4882a593Smuzhiyun 0, port->slave.phy_if);
659*4882a593Smuzhiyun if (!port->slave.phy) {
660*4882a593Smuzhiyun dev_err(common->dev, "phy %pOF not found on slave %d\n",
661*4882a593Smuzhiyun port->slave.phy_node,
662*4882a593Smuzhiyun port->port_id);
663*4882a593Smuzhiyun ret = -ENODEV;
664*4882a593Smuzhiyun goto error_cleanup;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* restore vlan configurations */
669*4882a593Smuzhiyun vlan_for_each(ndev, cpsw_restore_vlans, port);
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun phy_attached_info(port->slave.phy);
672*4882a593Smuzhiyun phy_start(port->slave.phy);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun
676*4882a593Smuzhiyun error_cleanup:
677*4882a593Smuzhiyun am65_cpsw_nuss_ndo_slave_stop(ndev);
678*4882a593Smuzhiyun return ret;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
am65_cpsw_nuss_rx_cleanup(void * data,dma_addr_t desc_dma)681*4882a593Smuzhiyun static void am65_cpsw_nuss_rx_cleanup(void *data, dma_addr_t desc_dma)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct am65_cpsw_rx_chn *rx_chn = data;
684*4882a593Smuzhiyun struct cppi5_host_desc_t *desc_rx;
685*4882a593Smuzhiyun struct sk_buff *skb;
686*4882a593Smuzhiyun dma_addr_t buf_dma;
687*4882a593Smuzhiyun u32 buf_dma_len;
688*4882a593Smuzhiyun void **swdata;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun desc_rx = k3_cppi_desc_pool_dma2virt(rx_chn->desc_pool, desc_dma);
691*4882a593Smuzhiyun swdata = cppi5_hdesc_get_swdata(desc_rx);
692*4882a593Smuzhiyun skb = *swdata;
693*4882a593Smuzhiyun cppi5_hdesc_get_obuf(desc_rx, &buf_dma, &buf_dma_len);
694*4882a593Smuzhiyun
695*4882a593Smuzhiyun dma_unmap_single(rx_chn->dev, buf_dma, buf_dma_len, DMA_FROM_DEVICE);
696*4882a593Smuzhiyun k3_cppi_desc_pool_free(rx_chn->desc_pool, desc_rx);
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun dev_kfree_skb_any(skb);
699*4882a593Smuzhiyun }
700*4882a593Smuzhiyun
am65_cpsw_nuss_rx_ts(struct sk_buff * skb,u32 * psdata)701*4882a593Smuzhiyun static void am65_cpsw_nuss_rx_ts(struct sk_buff *skb, u32 *psdata)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun struct skb_shared_hwtstamps *ssh;
704*4882a593Smuzhiyun u64 ns;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun ns = ((u64)psdata[1] << 32) | psdata[0];
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun ssh = skb_hwtstamps(skb);
709*4882a593Smuzhiyun memset(ssh, 0, sizeof(*ssh));
710*4882a593Smuzhiyun ssh->hwtstamp = ns_to_ktime(ns);
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* RX psdata[2] word format - checksum information */
714*4882a593Smuzhiyun #define AM65_CPSW_RX_PSD_CSUM_ADD GENMASK(15, 0)
715*4882a593Smuzhiyun #define AM65_CPSW_RX_PSD_CSUM_ERR BIT(16)
716*4882a593Smuzhiyun #define AM65_CPSW_RX_PSD_IS_FRAGMENT BIT(17)
717*4882a593Smuzhiyun #define AM65_CPSW_RX_PSD_IS_TCP BIT(18)
718*4882a593Smuzhiyun #define AM65_CPSW_RX_PSD_IPV6_VALID BIT(19)
719*4882a593Smuzhiyun #define AM65_CPSW_RX_PSD_IPV4_VALID BIT(20)
720*4882a593Smuzhiyun
am65_cpsw_nuss_rx_csum(struct sk_buff * skb,u32 csum_info)721*4882a593Smuzhiyun static void am65_cpsw_nuss_rx_csum(struct sk_buff *skb, u32 csum_info)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun /* HW can verify IPv4/IPv6 TCP/UDP packets checksum
724*4882a593Smuzhiyun * csum information provides in psdata[2] word:
725*4882a593Smuzhiyun * AM65_CPSW_RX_PSD_CSUM_ERR bit - indicates csum error
726*4882a593Smuzhiyun * AM65_CPSW_RX_PSD_IPV6_VALID and AM65_CPSW_RX_PSD_IPV4_VALID
727*4882a593Smuzhiyun * bits - indicates IPv4/IPv6 packet
728*4882a593Smuzhiyun * AM65_CPSW_RX_PSD_IS_FRAGMENT bit - indicates fragmented packet
729*4882a593Smuzhiyun * AM65_CPSW_RX_PSD_CSUM_ADD has value 0xFFFF for non fragmented packets
730*4882a593Smuzhiyun * or csum value for fragmented packets if !AM65_CPSW_RX_PSD_CSUM_ERR
731*4882a593Smuzhiyun */
732*4882a593Smuzhiyun skb_checksum_none_assert(skb);
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (unlikely(!(skb->dev->features & NETIF_F_RXCSUM)))
735*4882a593Smuzhiyun return;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun if ((csum_info & (AM65_CPSW_RX_PSD_IPV6_VALID |
738*4882a593Smuzhiyun AM65_CPSW_RX_PSD_IPV4_VALID)) &&
739*4882a593Smuzhiyun !(csum_info & AM65_CPSW_RX_PSD_CSUM_ERR)) {
740*4882a593Smuzhiyun /* csum for fragmented packets is unsupported */
741*4882a593Smuzhiyun if (!(csum_info & AM65_CPSW_RX_PSD_IS_FRAGMENT))
742*4882a593Smuzhiyun skb->ip_summed = CHECKSUM_UNNECESSARY;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
am65_cpsw_nuss_rx_packets(struct am65_cpsw_common * common,u32 flow_idx)746*4882a593Smuzhiyun static int am65_cpsw_nuss_rx_packets(struct am65_cpsw_common *common,
747*4882a593Smuzhiyun u32 flow_idx)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun struct am65_cpsw_rx_chn *rx_chn = &common->rx_chns;
750*4882a593Smuzhiyun u32 buf_dma_len, pkt_len, port_id = 0, csum_info;
751*4882a593Smuzhiyun struct am65_cpsw_ndev_priv *ndev_priv;
752*4882a593Smuzhiyun struct am65_cpsw_ndev_stats *stats;
753*4882a593Smuzhiyun struct cppi5_host_desc_t *desc_rx;
754*4882a593Smuzhiyun struct device *dev = common->dev;
755*4882a593Smuzhiyun struct sk_buff *skb, *new_skb;
756*4882a593Smuzhiyun dma_addr_t desc_dma, buf_dma;
757*4882a593Smuzhiyun struct am65_cpsw_port *port;
758*4882a593Smuzhiyun struct net_device *ndev;
759*4882a593Smuzhiyun void **swdata;
760*4882a593Smuzhiyun u32 *psdata;
761*4882a593Smuzhiyun int ret = 0;
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun ret = k3_udma_glue_pop_rx_chn(rx_chn->rx_chn, flow_idx, &desc_dma);
764*4882a593Smuzhiyun if (ret) {
765*4882a593Smuzhiyun if (ret != -ENODATA)
766*4882a593Smuzhiyun dev_err(dev, "RX: pop chn fail %d\n", ret);
767*4882a593Smuzhiyun return ret;
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun if (desc_dma & 0x1) {
771*4882a593Smuzhiyun dev_dbg(dev, "%s RX tdown flow: %u\n", __func__, flow_idx);
772*4882a593Smuzhiyun return 0;
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun desc_rx = k3_cppi_desc_pool_dma2virt(rx_chn->desc_pool, desc_dma);
776*4882a593Smuzhiyun dev_dbg(dev, "%s flow_idx: %u desc %pad\n",
777*4882a593Smuzhiyun __func__, flow_idx, &desc_dma);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun swdata = cppi5_hdesc_get_swdata(desc_rx);
780*4882a593Smuzhiyun skb = *swdata;
781*4882a593Smuzhiyun cppi5_hdesc_get_obuf(desc_rx, &buf_dma, &buf_dma_len);
782*4882a593Smuzhiyun pkt_len = cppi5_hdesc_get_pktlen(desc_rx);
783*4882a593Smuzhiyun cppi5_desc_get_tags_ids(&desc_rx->hdr, &port_id, NULL);
784*4882a593Smuzhiyun dev_dbg(dev, "%s rx port_id:%d\n", __func__, port_id);
785*4882a593Smuzhiyun port = am65_common_get_port(common, port_id);
786*4882a593Smuzhiyun ndev = port->ndev;
787*4882a593Smuzhiyun skb->dev = ndev;
788*4882a593Smuzhiyun
789*4882a593Smuzhiyun psdata = cppi5_hdesc_get_psdata(desc_rx);
790*4882a593Smuzhiyun /* add RX timestamp */
791*4882a593Smuzhiyun if (port->rx_ts_enabled)
792*4882a593Smuzhiyun am65_cpsw_nuss_rx_ts(skb, psdata);
793*4882a593Smuzhiyun csum_info = psdata[2];
794*4882a593Smuzhiyun dev_dbg(dev, "%s rx csum_info:%#x\n", __func__, csum_info);
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun dma_unmap_single(dev, buf_dma, buf_dma_len, DMA_FROM_DEVICE);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun k3_cppi_desc_pool_free(rx_chn->desc_pool, desc_rx);
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun new_skb = netdev_alloc_skb_ip_align(ndev, AM65_CPSW_MAX_PACKET_SIZE);
801*4882a593Smuzhiyun if (new_skb) {
802*4882a593Smuzhiyun skb_put(skb, pkt_len);
803*4882a593Smuzhiyun skb->protocol = eth_type_trans(skb, ndev);
804*4882a593Smuzhiyun am65_cpsw_nuss_rx_csum(skb, csum_info);
805*4882a593Smuzhiyun napi_gro_receive(&common->napi_rx, skb);
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun ndev_priv = netdev_priv(ndev);
808*4882a593Smuzhiyun stats = this_cpu_ptr(ndev_priv->stats);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun u64_stats_update_begin(&stats->syncp);
811*4882a593Smuzhiyun stats->rx_packets++;
812*4882a593Smuzhiyun stats->rx_bytes += pkt_len;
813*4882a593Smuzhiyun u64_stats_update_end(&stats->syncp);
814*4882a593Smuzhiyun kmemleak_not_leak(new_skb);
815*4882a593Smuzhiyun } else {
816*4882a593Smuzhiyun ndev->stats.rx_dropped++;
817*4882a593Smuzhiyun new_skb = skb;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun
820*4882a593Smuzhiyun if (netif_dormant(ndev)) {
821*4882a593Smuzhiyun dev_kfree_skb_any(new_skb);
822*4882a593Smuzhiyun ndev->stats.rx_dropped++;
823*4882a593Smuzhiyun return 0;
824*4882a593Smuzhiyun }
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun ret = am65_cpsw_nuss_rx_push(common, new_skb);
827*4882a593Smuzhiyun if (WARN_ON(ret < 0)) {
828*4882a593Smuzhiyun dev_kfree_skb_any(new_skb);
829*4882a593Smuzhiyun ndev->stats.rx_errors++;
830*4882a593Smuzhiyun ndev->stats.rx_dropped++;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun return ret;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun
am65_cpsw_nuss_rx_poll(struct napi_struct * napi_rx,int budget)836*4882a593Smuzhiyun static int am65_cpsw_nuss_rx_poll(struct napi_struct *napi_rx, int budget)
837*4882a593Smuzhiyun {
838*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_cpsw_napi_to_common(napi_rx);
839*4882a593Smuzhiyun int flow = AM65_CPSW_MAX_RX_FLOWS;
840*4882a593Smuzhiyun int cur_budget, ret;
841*4882a593Smuzhiyun int num_rx = 0;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun /* process every flow */
844*4882a593Smuzhiyun while (flow--) {
845*4882a593Smuzhiyun cur_budget = budget - num_rx;
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun while (cur_budget--) {
848*4882a593Smuzhiyun ret = am65_cpsw_nuss_rx_packets(common, flow);
849*4882a593Smuzhiyun if (ret)
850*4882a593Smuzhiyun break;
851*4882a593Smuzhiyun num_rx++;
852*4882a593Smuzhiyun }
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun if (num_rx >= budget)
855*4882a593Smuzhiyun break;
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun dev_dbg(common->dev, "%s num_rx:%d %d\n", __func__, num_rx, budget);
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun if (num_rx < budget && napi_complete_done(napi_rx, num_rx))
861*4882a593Smuzhiyun enable_irq(common->rx_chns.irq);
862*4882a593Smuzhiyun
863*4882a593Smuzhiyun return num_rx;
864*4882a593Smuzhiyun }
865*4882a593Smuzhiyun
am65_cpsw_nuss_xmit_free(struct am65_cpsw_tx_chn * tx_chn,struct device * dev,struct cppi5_host_desc_t * desc)866*4882a593Smuzhiyun static void am65_cpsw_nuss_xmit_free(struct am65_cpsw_tx_chn *tx_chn,
867*4882a593Smuzhiyun struct device *dev,
868*4882a593Smuzhiyun struct cppi5_host_desc_t *desc)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun struct cppi5_host_desc_t *first_desc, *next_desc;
871*4882a593Smuzhiyun dma_addr_t buf_dma, next_desc_dma;
872*4882a593Smuzhiyun u32 buf_dma_len;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun first_desc = desc;
875*4882a593Smuzhiyun next_desc = first_desc;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun cppi5_hdesc_get_obuf(first_desc, &buf_dma, &buf_dma_len);
878*4882a593Smuzhiyun
879*4882a593Smuzhiyun dma_unmap_single(dev, buf_dma, buf_dma_len,
880*4882a593Smuzhiyun DMA_TO_DEVICE);
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun next_desc_dma = cppi5_hdesc_get_next_hbdesc(first_desc);
883*4882a593Smuzhiyun while (next_desc_dma) {
884*4882a593Smuzhiyun next_desc = k3_cppi_desc_pool_dma2virt(tx_chn->desc_pool,
885*4882a593Smuzhiyun next_desc_dma);
886*4882a593Smuzhiyun cppi5_hdesc_get_obuf(next_desc, &buf_dma, &buf_dma_len);
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun dma_unmap_page(dev, buf_dma, buf_dma_len,
889*4882a593Smuzhiyun DMA_TO_DEVICE);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun next_desc_dma = cppi5_hdesc_get_next_hbdesc(next_desc);
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun k3_cppi_desc_pool_free(tx_chn->desc_pool, next_desc);
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
896*4882a593Smuzhiyun k3_cppi_desc_pool_free(tx_chn->desc_pool, first_desc);
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun
am65_cpsw_nuss_tx_cleanup(void * data,dma_addr_t desc_dma)899*4882a593Smuzhiyun static void am65_cpsw_nuss_tx_cleanup(void *data, dma_addr_t desc_dma)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = data;
902*4882a593Smuzhiyun struct cppi5_host_desc_t *desc_tx;
903*4882a593Smuzhiyun struct sk_buff *skb;
904*4882a593Smuzhiyun void **swdata;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun desc_tx = k3_cppi_desc_pool_dma2virt(tx_chn->desc_pool, desc_dma);
907*4882a593Smuzhiyun swdata = cppi5_hdesc_get_swdata(desc_tx);
908*4882a593Smuzhiyun skb = *(swdata);
909*4882a593Smuzhiyun am65_cpsw_nuss_xmit_free(tx_chn, tx_chn->common->dev, desc_tx);
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun dev_kfree_skb_any(skb);
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
am65_cpsw_nuss_tx_compl_packets(struct am65_cpsw_common * common,int chn,unsigned int budget)914*4882a593Smuzhiyun static int am65_cpsw_nuss_tx_compl_packets(struct am65_cpsw_common *common,
915*4882a593Smuzhiyun int chn, unsigned int budget)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun struct cppi5_host_desc_t *desc_tx;
918*4882a593Smuzhiyun struct device *dev = common->dev;
919*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn;
920*4882a593Smuzhiyun struct netdev_queue *netif_txq;
921*4882a593Smuzhiyun unsigned int total_bytes = 0;
922*4882a593Smuzhiyun struct net_device *ndev;
923*4882a593Smuzhiyun struct sk_buff *skb;
924*4882a593Smuzhiyun dma_addr_t desc_dma;
925*4882a593Smuzhiyun int res, num_tx = 0;
926*4882a593Smuzhiyun void **swdata;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun tx_chn = &common->tx_chns[chn];
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun while (true) {
931*4882a593Smuzhiyun struct am65_cpsw_ndev_priv *ndev_priv;
932*4882a593Smuzhiyun struct am65_cpsw_ndev_stats *stats;
933*4882a593Smuzhiyun
934*4882a593Smuzhiyun res = k3_udma_glue_pop_tx_chn(tx_chn->tx_chn, &desc_dma);
935*4882a593Smuzhiyun if (res == -ENODATA)
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (desc_dma & 0x1) {
939*4882a593Smuzhiyun if (atomic_dec_and_test(&common->tdown_cnt))
940*4882a593Smuzhiyun complete(&common->tdown_complete);
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun desc_tx = k3_cppi_desc_pool_dma2virt(tx_chn->desc_pool,
945*4882a593Smuzhiyun desc_dma);
946*4882a593Smuzhiyun swdata = cppi5_hdesc_get_swdata(desc_tx);
947*4882a593Smuzhiyun skb = *(swdata);
948*4882a593Smuzhiyun am65_cpsw_nuss_xmit_free(tx_chn, dev, desc_tx);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun ndev = skb->dev;
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun am65_cpts_tx_timestamp(common->cpts, skb);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun ndev_priv = netdev_priv(ndev);
955*4882a593Smuzhiyun stats = this_cpu_ptr(ndev_priv->stats);
956*4882a593Smuzhiyun u64_stats_update_begin(&stats->syncp);
957*4882a593Smuzhiyun stats->tx_packets++;
958*4882a593Smuzhiyun stats->tx_bytes += skb->len;
959*4882a593Smuzhiyun u64_stats_update_end(&stats->syncp);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun total_bytes += skb->len;
962*4882a593Smuzhiyun napi_consume_skb(skb, budget);
963*4882a593Smuzhiyun num_tx++;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun if (!num_tx)
967*4882a593Smuzhiyun return 0;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun netif_txq = netdev_get_tx_queue(ndev, chn);
970*4882a593Smuzhiyun
971*4882a593Smuzhiyun netdev_tx_completed_queue(netif_txq, num_tx, total_bytes);
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (netif_tx_queue_stopped(netif_txq)) {
974*4882a593Smuzhiyun /* Check whether the queue is stopped due to stalled tx dma,
975*4882a593Smuzhiyun * if the queue is stopped then wake the queue as
976*4882a593Smuzhiyun * we have free desc for tx
977*4882a593Smuzhiyun */
978*4882a593Smuzhiyun __netif_tx_lock(netif_txq, smp_processor_id());
979*4882a593Smuzhiyun if (netif_running(ndev) &&
980*4882a593Smuzhiyun (k3_cppi_desc_pool_avail(tx_chn->desc_pool) >=
981*4882a593Smuzhiyun MAX_SKB_FRAGS))
982*4882a593Smuzhiyun netif_tx_wake_queue(netif_txq);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun __netif_tx_unlock(netif_txq);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun dev_dbg(dev, "%s:%u pkt:%d\n", __func__, chn, num_tx);
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun return num_tx;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun
am65_cpsw_nuss_tx_poll(struct napi_struct * napi_tx,int budget)991*4882a593Smuzhiyun static int am65_cpsw_nuss_tx_poll(struct napi_struct *napi_tx, int budget)
992*4882a593Smuzhiyun {
993*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = am65_cpsw_napi_to_tx_chn(napi_tx);
994*4882a593Smuzhiyun int num_tx;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun num_tx = am65_cpsw_nuss_tx_compl_packets(tx_chn->common, tx_chn->id,
997*4882a593Smuzhiyun budget);
998*4882a593Smuzhiyun num_tx = min(num_tx, budget);
999*4882a593Smuzhiyun if (num_tx < budget) {
1000*4882a593Smuzhiyun napi_complete(napi_tx);
1001*4882a593Smuzhiyun enable_irq(tx_chn->irq);
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun return num_tx;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
am65_cpsw_nuss_rx_irq(int irq,void * dev_id)1007*4882a593Smuzhiyun static irqreturn_t am65_cpsw_nuss_rx_irq(int irq, void *dev_id)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun struct am65_cpsw_common *common = dev_id;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun disable_irq_nosync(irq);
1012*4882a593Smuzhiyun napi_schedule(&common->napi_rx);
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun return IRQ_HANDLED;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
am65_cpsw_nuss_tx_irq(int irq,void * dev_id)1017*4882a593Smuzhiyun static irqreturn_t am65_cpsw_nuss_tx_irq(int irq, void *dev_id)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = dev_id;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun disable_irq_nosync(irq);
1022*4882a593Smuzhiyun napi_schedule(&tx_chn->napi_tx);
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun return IRQ_HANDLED;
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_xmit(struct sk_buff * skb,struct net_device * ndev)1027*4882a593Smuzhiyun static netdev_tx_t am65_cpsw_nuss_ndo_slave_xmit(struct sk_buff *skb,
1028*4882a593Smuzhiyun struct net_device *ndev)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
1031*4882a593Smuzhiyun struct cppi5_host_desc_t *first_desc, *next_desc, *cur_desc;
1032*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
1033*4882a593Smuzhiyun struct device *dev = common->dev;
1034*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn;
1035*4882a593Smuzhiyun struct netdev_queue *netif_txq;
1036*4882a593Smuzhiyun dma_addr_t desc_dma, buf_dma;
1037*4882a593Smuzhiyun int ret, q_idx, i;
1038*4882a593Smuzhiyun void **swdata;
1039*4882a593Smuzhiyun u32 *psdata;
1040*4882a593Smuzhiyun u32 pkt_len;
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* padding enabled in hw */
1043*4882a593Smuzhiyun pkt_len = skb_headlen(skb);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun /* SKB TX timestamp */
1046*4882a593Smuzhiyun if (port->tx_ts_enabled)
1047*4882a593Smuzhiyun am65_cpts_prep_tx_timestamp(common->cpts, skb);
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun q_idx = skb_get_queue_mapping(skb);
1050*4882a593Smuzhiyun dev_dbg(dev, "%s skb_queue:%d\n", __func__, q_idx);
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun tx_chn = &common->tx_chns[q_idx];
1053*4882a593Smuzhiyun netif_txq = netdev_get_tx_queue(ndev, q_idx);
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Map the linear buffer */
1056*4882a593Smuzhiyun buf_dma = dma_map_single(dev, skb->data, pkt_len,
1057*4882a593Smuzhiyun DMA_TO_DEVICE);
1058*4882a593Smuzhiyun if (unlikely(dma_mapping_error(dev, buf_dma))) {
1059*4882a593Smuzhiyun dev_err(dev, "Failed to map tx skb buffer\n");
1060*4882a593Smuzhiyun ndev->stats.tx_errors++;
1061*4882a593Smuzhiyun goto err_free_skb;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun first_desc = k3_cppi_desc_pool_alloc(tx_chn->desc_pool);
1065*4882a593Smuzhiyun if (!first_desc) {
1066*4882a593Smuzhiyun dev_dbg(dev, "Failed to allocate descriptor\n");
1067*4882a593Smuzhiyun dma_unmap_single(dev, buf_dma, pkt_len, DMA_TO_DEVICE);
1068*4882a593Smuzhiyun goto busy_stop_q;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun cppi5_hdesc_init(first_desc, CPPI5_INFO0_HDESC_EPIB_PRESENT,
1072*4882a593Smuzhiyun AM65_CPSW_NAV_PS_DATA_SIZE);
1073*4882a593Smuzhiyun cppi5_desc_set_pktids(&first_desc->hdr, 0, 0x3FFF);
1074*4882a593Smuzhiyun cppi5_hdesc_set_pkttype(first_desc, 0x7);
1075*4882a593Smuzhiyun cppi5_desc_set_tags_ids(&first_desc->hdr, 0, port->port_id);
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun cppi5_hdesc_attach_buf(first_desc, buf_dma, pkt_len, buf_dma, pkt_len);
1078*4882a593Smuzhiyun swdata = cppi5_hdesc_get_swdata(first_desc);
1079*4882a593Smuzhiyun *(swdata) = skb;
1080*4882a593Smuzhiyun psdata = cppi5_hdesc_get_psdata(first_desc);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun /* HW csum offload if enabled */
1083*4882a593Smuzhiyun psdata[2] = 0;
1084*4882a593Smuzhiyun if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
1085*4882a593Smuzhiyun unsigned int cs_start, cs_offset;
1086*4882a593Smuzhiyun
1087*4882a593Smuzhiyun cs_start = skb_transport_offset(skb);
1088*4882a593Smuzhiyun cs_offset = cs_start + skb->csum_offset;
1089*4882a593Smuzhiyun /* HW numerates bytes starting from 1 */
1090*4882a593Smuzhiyun psdata[2] = ((cs_offset + 1) << 24) |
1091*4882a593Smuzhiyun ((cs_start + 1) << 16) | (skb->len - cs_start);
1092*4882a593Smuzhiyun dev_dbg(dev, "%s tx psdata:%#x\n", __func__, psdata[2]);
1093*4882a593Smuzhiyun }
1094*4882a593Smuzhiyun
1095*4882a593Smuzhiyun if (!skb_is_nonlinear(skb))
1096*4882a593Smuzhiyun goto done_tx;
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun dev_dbg(dev, "fragmented SKB\n");
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun /* Handle the case where skb is fragmented in pages */
1101*4882a593Smuzhiyun cur_desc = first_desc;
1102*4882a593Smuzhiyun for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1103*4882a593Smuzhiyun skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1104*4882a593Smuzhiyun u32 frag_size = skb_frag_size(frag);
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun next_desc = k3_cppi_desc_pool_alloc(tx_chn->desc_pool);
1107*4882a593Smuzhiyun if (!next_desc) {
1108*4882a593Smuzhiyun dev_err(dev, "Failed to allocate descriptor\n");
1109*4882a593Smuzhiyun goto busy_free_descs;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun buf_dma = skb_frag_dma_map(dev, frag, 0, frag_size,
1113*4882a593Smuzhiyun DMA_TO_DEVICE);
1114*4882a593Smuzhiyun if (unlikely(dma_mapping_error(dev, buf_dma))) {
1115*4882a593Smuzhiyun dev_err(dev, "Failed to map tx skb page\n");
1116*4882a593Smuzhiyun k3_cppi_desc_pool_free(tx_chn->desc_pool, next_desc);
1117*4882a593Smuzhiyun ndev->stats.tx_errors++;
1118*4882a593Smuzhiyun goto err_free_descs;
1119*4882a593Smuzhiyun }
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun cppi5_hdesc_reset_hbdesc(next_desc);
1122*4882a593Smuzhiyun cppi5_hdesc_attach_buf(next_desc,
1123*4882a593Smuzhiyun buf_dma, frag_size, buf_dma, frag_size);
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun desc_dma = k3_cppi_desc_pool_virt2dma(tx_chn->desc_pool,
1126*4882a593Smuzhiyun next_desc);
1127*4882a593Smuzhiyun cppi5_hdesc_link_hbdesc(cur_desc, desc_dma);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun pkt_len += frag_size;
1130*4882a593Smuzhiyun cur_desc = next_desc;
1131*4882a593Smuzhiyun }
1132*4882a593Smuzhiyun WARN_ON(pkt_len != skb->len);
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun done_tx:
1135*4882a593Smuzhiyun skb_tx_timestamp(skb);
1136*4882a593Smuzhiyun
1137*4882a593Smuzhiyun /* report bql before sending packet */
1138*4882a593Smuzhiyun netdev_tx_sent_queue(netif_txq, pkt_len);
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun cppi5_hdesc_set_pktlen(first_desc, pkt_len);
1141*4882a593Smuzhiyun desc_dma = k3_cppi_desc_pool_virt2dma(tx_chn->desc_pool, first_desc);
1142*4882a593Smuzhiyun ret = k3_udma_glue_push_tx_chn(tx_chn->tx_chn, first_desc, desc_dma);
1143*4882a593Smuzhiyun if (ret) {
1144*4882a593Smuzhiyun dev_err(dev, "can't push desc %d\n", ret);
1145*4882a593Smuzhiyun /* inform bql */
1146*4882a593Smuzhiyun netdev_tx_completed_queue(netif_txq, 1, pkt_len);
1147*4882a593Smuzhiyun ndev->stats.tx_errors++;
1148*4882a593Smuzhiyun goto err_free_descs;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun if (k3_cppi_desc_pool_avail(tx_chn->desc_pool) < MAX_SKB_FRAGS) {
1152*4882a593Smuzhiyun netif_tx_stop_queue(netif_txq);
1153*4882a593Smuzhiyun /* Barrier, so that stop_queue visible to other cpus */
1154*4882a593Smuzhiyun smp_mb__after_atomic();
1155*4882a593Smuzhiyun dev_dbg(dev, "netif_tx_stop_queue %d\n", q_idx);
1156*4882a593Smuzhiyun
1157*4882a593Smuzhiyun /* re-check for smp */
1158*4882a593Smuzhiyun if (k3_cppi_desc_pool_avail(tx_chn->desc_pool) >=
1159*4882a593Smuzhiyun MAX_SKB_FRAGS) {
1160*4882a593Smuzhiyun netif_tx_wake_queue(netif_txq);
1161*4882a593Smuzhiyun dev_dbg(dev, "netif_tx_wake_queue %d\n", q_idx);
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun return NETDEV_TX_OK;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun err_free_descs:
1168*4882a593Smuzhiyun am65_cpsw_nuss_xmit_free(tx_chn, dev, first_desc);
1169*4882a593Smuzhiyun err_free_skb:
1170*4882a593Smuzhiyun ndev->stats.tx_dropped++;
1171*4882a593Smuzhiyun dev_kfree_skb_any(skb);
1172*4882a593Smuzhiyun return NETDEV_TX_OK;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun busy_free_descs:
1175*4882a593Smuzhiyun am65_cpsw_nuss_xmit_free(tx_chn, dev, first_desc);
1176*4882a593Smuzhiyun busy_stop_q:
1177*4882a593Smuzhiyun netif_tx_stop_queue(netif_txq);
1178*4882a593Smuzhiyun return NETDEV_TX_BUSY;
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_set_mac_address(struct net_device * ndev,void * addr)1181*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_set_mac_address(struct net_device *ndev,
1182*4882a593Smuzhiyun void *addr)
1183*4882a593Smuzhiyun {
1184*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
1185*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
1186*4882a593Smuzhiyun struct sockaddr *sockaddr = (struct sockaddr *)addr;
1187*4882a593Smuzhiyun int ret;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun ret = eth_prepare_mac_addr_change(ndev, addr);
1190*4882a593Smuzhiyun if (ret < 0)
1191*4882a593Smuzhiyun return ret;
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun ret = pm_runtime_get_sync(common->dev);
1194*4882a593Smuzhiyun if (ret < 0) {
1195*4882a593Smuzhiyun pm_runtime_put_noidle(common->dev);
1196*4882a593Smuzhiyun return ret;
1197*4882a593Smuzhiyun }
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun cpsw_ale_del_ucast(common->ale, ndev->dev_addr,
1200*4882a593Smuzhiyun HOST_PORT_NUM, 0, 0);
1201*4882a593Smuzhiyun cpsw_ale_add_ucast(common->ale, sockaddr->sa_data,
1202*4882a593Smuzhiyun HOST_PORT_NUM, ALE_SECURE, 0);
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun am65_cpsw_port_set_sl_mac(port, addr);
1205*4882a593Smuzhiyun eth_commit_mac_addr_change(ndev, sockaddr);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun pm_runtime_put(common->dev);
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun return 0;
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
am65_cpsw_nuss_hwtstamp_set(struct net_device * ndev,struct ifreq * ifr)1212*4882a593Smuzhiyun static int am65_cpsw_nuss_hwtstamp_set(struct net_device *ndev,
1213*4882a593Smuzhiyun struct ifreq *ifr)
1214*4882a593Smuzhiyun {
1215*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
1216*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
1217*4882a593Smuzhiyun u32 ts_ctrl, seq_id, ts_ctrl_ltype2, ts_vlan_ltype;
1218*4882a593Smuzhiyun struct hwtstamp_config cfg;
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_TI_K3_AM65_CPTS))
1221*4882a593Smuzhiyun return -EOPNOTSUPP;
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
1224*4882a593Smuzhiyun return -EFAULT;
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun /* TX HW timestamp */
1227*4882a593Smuzhiyun switch (cfg.tx_type) {
1228*4882a593Smuzhiyun case HWTSTAMP_TX_OFF:
1229*4882a593Smuzhiyun case HWTSTAMP_TX_ON:
1230*4882a593Smuzhiyun break;
1231*4882a593Smuzhiyun default:
1232*4882a593Smuzhiyun return -ERANGE;
1233*4882a593Smuzhiyun }
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun switch (cfg.rx_filter) {
1236*4882a593Smuzhiyun case HWTSTAMP_FILTER_NONE:
1237*4882a593Smuzhiyun port->rx_ts_enabled = false;
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun case HWTSTAMP_FILTER_ALL:
1240*4882a593Smuzhiyun case HWTSTAMP_FILTER_SOME:
1241*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1242*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1243*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1244*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1245*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1246*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1247*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1248*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1249*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1250*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_EVENT:
1251*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_SYNC:
1252*4882a593Smuzhiyun case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1253*4882a593Smuzhiyun case HWTSTAMP_FILTER_NTP_ALL:
1254*4882a593Smuzhiyun port->rx_ts_enabled = true;
1255*4882a593Smuzhiyun cfg.rx_filter = HWTSTAMP_FILTER_ALL;
1256*4882a593Smuzhiyun break;
1257*4882a593Smuzhiyun default:
1258*4882a593Smuzhiyun return -ERANGE;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun
1261*4882a593Smuzhiyun port->tx_ts_enabled = (cfg.tx_type == HWTSTAMP_TX_ON);
1262*4882a593Smuzhiyun
1263*4882a593Smuzhiyun /* cfg TX timestamp */
1264*4882a593Smuzhiyun seq_id = (AM65_CPSW_TS_SEQ_ID_OFFSET <<
1265*4882a593Smuzhiyun AM65_CPSW_PN_TS_SEQ_ID_OFFSET_SHIFT) | ETH_P_1588;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun ts_vlan_ltype = ETH_P_8021Q;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun ts_ctrl_ltype2 = ETH_P_1588 |
1270*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_107 |
1271*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_129 |
1272*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_130 |
1273*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_131 |
1274*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_132 |
1275*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_319 |
1276*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_320 |
1277*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_LTYPE2_TS_TTL_NONZERO;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun ts_ctrl = AM65_CPSW_TS_EVENT_MSG_TYPE_BITS <<
1280*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_MSG_TYPE_EN_SHIFT;
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun if (port->tx_ts_enabled)
1283*4882a593Smuzhiyun ts_ctrl |= AM65_CPSW_TS_TX_ANX_ALL_EN |
1284*4882a593Smuzhiyun AM65_CPSW_PN_TS_CTL_TX_VLAN_LT1_EN;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun writel(seq_id, port->port_base + AM65_CPSW_PORTN_REG_TS_SEQ_LTYPE_REG);
1287*4882a593Smuzhiyun writel(ts_vlan_ltype, port->port_base +
1288*4882a593Smuzhiyun AM65_CPSW_PORTN_REG_TS_VLAN_LTYPE_REG);
1289*4882a593Smuzhiyun writel(ts_ctrl_ltype2, port->port_base +
1290*4882a593Smuzhiyun AM65_CPSW_PORTN_REG_TS_CTL_LTYPE2);
1291*4882a593Smuzhiyun writel(ts_ctrl, port->port_base + AM65_CPSW_PORTN_REG_TS_CTL);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun /* en/dis RX timestamp */
1294*4882a593Smuzhiyun am65_cpts_rx_enable(common->cpts, port->rx_ts_enabled);
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
am65_cpsw_nuss_hwtstamp_get(struct net_device * ndev,struct ifreq * ifr)1299*4882a593Smuzhiyun static int am65_cpsw_nuss_hwtstamp_get(struct net_device *ndev,
1300*4882a593Smuzhiyun struct ifreq *ifr)
1301*4882a593Smuzhiyun {
1302*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
1303*4882a593Smuzhiyun struct hwtstamp_config cfg;
1304*4882a593Smuzhiyun
1305*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_TI_K3_AM65_CPTS))
1306*4882a593Smuzhiyun return -EOPNOTSUPP;
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun cfg.flags = 0;
1309*4882a593Smuzhiyun cfg.tx_type = port->tx_ts_enabled ?
1310*4882a593Smuzhiyun HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF;
1311*4882a593Smuzhiyun cfg.rx_filter = port->rx_ts_enabled ?
1312*4882a593Smuzhiyun HWTSTAMP_FILTER_ALL : HWTSTAMP_FILTER_NONE;
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_ioctl(struct net_device * ndev,struct ifreq * req,int cmd)1317*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_ioctl(struct net_device *ndev,
1318*4882a593Smuzhiyun struct ifreq *req, int cmd)
1319*4882a593Smuzhiyun {
1320*4882a593Smuzhiyun struct am65_cpsw_port *port = am65_ndev_to_port(ndev);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun if (!netif_running(ndev))
1323*4882a593Smuzhiyun return -EINVAL;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun switch (cmd) {
1326*4882a593Smuzhiyun case SIOCSHWTSTAMP:
1327*4882a593Smuzhiyun return am65_cpsw_nuss_hwtstamp_set(ndev, req);
1328*4882a593Smuzhiyun case SIOCGHWTSTAMP:
1329*4882a593Smuzhiyun return am65_cpsw_nuss_hwtstamp_get(ndev, req);
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun
1332*4882a593Smuzhiyun if (!port->slave.phy)
1333*4882a593Smuzhiyun return -EOPNOTSUPP;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun return phy_mii_ioctl(port->slave.phy, req, cmd);
1336*4882a593Smuzhiyun }
1337*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_get_stats(struct net_device * dev,struct rtnl_link_stats64 * stats)1338*4882a593Smuzhiyun static void am65_cpsw_nuss_ndo_get_stats(struct net_device *dev,
1339*4882a593Smuzhiyun struct rtnl_link_stats64 *stats)
1340*4882a593Smuzhiyun {
1341*4882a593Smuzhiyun struct am65_cpsw_ndev_priv *ndev_priv = netdev_priv(dev);
1342*4882a593Smuzhiyun unsigned int start;
1343*4882a593Smuzhiyun int cpu;
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun for_each_possible_cpu(cpu) {
1346*4882a593Smuzhiyun struct am65_cpsw_ndev_stats *cpu_stats;
1347*4882a593Smuzhiyun u64 rx_packets;
1348*4882a593Smuzhiyun u64 rx_bytes;
1349*4882a593Smuzhiyun u64 tx_packets;
1350*4882a593Smuzhiyun u64 tx_bytes;
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun cpu_stats = per_cpu_ptr(ndev_priv->stats, cpu);
1353*4882a593Smuzhiyun do {
1354*4882a593Smuzhiyun start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
1355*4882a593Smuzhiyun rx_packets = cpu_stats->rx_packets;
1356*4882a593Smuzhiyun rx_bytes = cpu_stats->rx_bytes;
1357*4882a593Smuzhiyun tx_packets = cpu_stats->tx_packets;
1358*4882a593Smuzhiyun tx_bytes = cpu_stats->tx_bytes;
1359*4882a593Smuzhiyun } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun stats->rx_packets += rx_packets;
1362*4882a593Smuzhiyun stats->rx_bytes += rx_bytes;
1363*4882a593Smuzhiyun stats->tx_packets += tx_packets;
1364*4882a593Smuzhiyun stats->tx_bytes += tx_bytes;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun stats->rx_errors = dev->stats.rx_errors;
1368*4882a593Smuzhiyun stats->rx_dropped = dev->stats.rx_dropped;
1369*4882a593Smuzhiyun stats->tx_dropped = dev->stats.tx_dropped;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
am65_cpsw_nuss_ndo_slave_set_features(struct net_device * ndev,netdev_features_t features)1372*4882a593Smuzhiyun static int am65_cpsw_nuss_ndo_slave_set_features(struct net_device *ndev,
1373*4882a593Smuzhiyun netdev_features_t features)
1374*4882a593Smuzhiyun {
1375*4882a593Smuzhiyun struct am65_cpsw_common *common = am65_ndev_to_common(ndev);
1376*4882a593Smuzhiyun netdev_features_t changes = features ^ ndev->features;
1377*4882a593Smuzhiyun struct am65_cpsw_host *host_p;
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun host_p = am65_common_get_host(common);
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun if (changes & NETIF_F_HW_CSUM) {
1382*4882a593Smuzhiyun bool enable = !!(features & NETIF_F_HW_CSUM);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun dev_info(common->dev, "Turn %s tx-checksum-ip-generic\n",
1385*4882a593Smuzhiyun enable ? "ON" : "OFF");
1386*4882a593Smuzhiyun if (enable)
1387*4882a593Smuzhiyun writel(AM65_CPSW_P0_REG_CTL_RX_CHECKSUM_EN,
1388*4882a593Smuzhiyun host_p->port_base + AM65_CPSW_P0_REG_CTL);
1389*4882a593Smuzhiyun else
1390*4882a593Smuzhiyun writel(0,
1391*4882a593Smuzhiyun host_p->port_base + AM65_CPSW_P0_REG_CTL);
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun
1397*4882a593Smuzhiyun static const struct net_device_ops am65_cpsw_nuss_netdev_ops_2g = {
1398*4882a593Smuzhiyun .ndo_open = am65_cpsw_nuss_ndo_slave_open,
1399*4882a593Smuzhiyun .ndo_stop = am65_cpsw_nuss_ndo_slave_stop,
1400*4882a593Smuzhiyun .ndo_start_xmit = am65_cpsw_nuss_ndo_slave_xmit,
1401*4882a593Smuzhiyun .ndo_set_rx_mode = am65_cpsw_nuss_ndo_slave_set_rx_mode,
1402*4882a593Smuzhiyun .ndo_get_stats64 = am65_cpsw_nuss_ndo_get_stats,
1403*4882a593Smuzhiyun .ndo_validate_addr = eth_validate_addr,
1404*4882a593Smuzhiyun .ndo_set_mac_address = am65_cpsw_nuss_ndo_slave_set_mac_address,
1405*4882a593Smuzhiyun .ndo_tx_timeout = am65_cpsw_nuss_ndo_host_tx_timeout,
1406*4882a593Smuzhiyun .ndo_vlan_rx_add_vid = am65_cpsw_nuss_ndo_slave_add_vid,
1407*4882a593Smuzhiyun .ndo_vlan_rx_kill_vid = am65_cpsw_nuss_ndo_slave_kill_vid,
1408*4882a593Smuzhiyun .ndo_do_ioctl = am65_cpsw_nuss_ndo_slave_ioctl,
1409*4882a593Smuzhiyun .ndo_set_features = am65_cpsw_nuss_ndo_slave_set_features,
1410*4882a593Smuzhiyun .ndo_setup_tc = am65_cpsw_qos_ndo_setup_tc,
1411*4882a593Smuzhiyun };
1412*4882a593Smuzhiyun
am65_cpsw_nuss_slave_disable_unused(struct am65_cpsw_port * port)1413*4882a593Smuzhiyun static void am65_cpsw_nuss_slave_disable_unused(struct am65_cpsw_port *port)
1414*4882a593Smuzhiyun {
1415*4882a593Smuzhiyun struct am65_cpsw_common *common = port->common;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun if (!port->disabled)
1418*4882a593Smuzhiyun return;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun common->disabled_ports_mask |= BIT(port->port_id);
1421*4882a593Smuzhiyun cpsw_ale_control_set(common->ale, port->port_id,
1422*4882a593Smuzhiyun ALE_PORT_STATE, ALE_PORT_STATE_DISABLE);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun cpsw_sl_reset(port->slave.mac_sl, 100);
1425*4882a593Smuzhiyun cpsw_sl_ctl_reset(port->slave.mac_sl);
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
am65_cpsw_nuss_free_tx_chns(void * data)1428*4882a593Smuzhiyun static void am65_cpsw_nuss_free_tx_chns(void *data)
1429*4882a593Smuzhiyun {
1430*4882a593Smuzhiyun struct am65_cpsw_common *common = data;
1431*4882a593Smuzhiyun int i;
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++) {
1434*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = &common->tx_chns[i];
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(tx_chn->desc_pool))
1437*4882a593Smuzhiyun k3_cppi_desc_pool_destroy(tx_chn->desc_pool);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(tx_chn->tx_chn))
1440*4882a593Smuzhiyun k3_udma_glue_release_tx_chn(tx_chn->tx_chn);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun memset(tx_chn, 0, sizeof(*tx_chn));
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun }
1445*4882a593Smuzhiyun
am65_cpsw_nuss_remove_tx_chns(struct am65_cpsw_common * common)1446*4882a593Smuzhiyun void am65_cpsw_nuss_remove_tx_chns(struct am65_cpsw_common *common)
1447*4882a593Smuzhiyun {
1448*4882a593Smuzhiyun struct device *dev = common->dev;
1449*4882a593Smuzhiyun int i;
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun devm_remove_action(dev, am65_cpsw_nuss_free_tx_chns, common);
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++) {
1454*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = &common->tx_chns[i];
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun if (tx_chn->irq)
1457*4882a593Smuzhiyun devm_free_irq(dev, tx_chn->irq, tx_chn);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun netif_napi_del(&tx_chn->napi_tx);
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(tx_chn->desc_pool))
1462*4882a593Smuzhiyun k3_cppi_desc_pool_destroy(tx_chn->desc_pool);
1463*4882a593Smuzhiyun
1464*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(tx_chn->tx_chn))
1465*4882a593Smuzhiyun k3_udma_glue_release_tx_chn(tx_chn->tx_chn);
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun memset(tx_chn, 0, sizeof(*tx_chn));
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun
am65_cpsw_nuss_init_tx_chns(struct am65_cpsw_common * common)1471*4882a593Smuzhiyun static int am65_cpsw_nuss_init_tx_chns(struct am65_cpsw_common *common)
1472*4882a593Smuzhiyun {
1473*4882a593Smuzhiyun u32 max_desc_num = ALIGN(AM65_CPSW_MAX_TX_DESC, MAX_SKB_FRAGS);
1474*4882a593Smuzhiyun struct k3_udma_glue_tx_channel_cfg tx_cfg = { 0 };
1475*4882a593Smuzhiyun struct device *dev = common->dev;
1476*4882a593Smuzhiyun struct k3_ring_cfg ring_cfg = {
1477*4882a593Smuzhiyun .elm_size = K3_RINGACC_RING_ELSIZE_8,
1478*4882a593Smuzhiyun .mode = K3_RINGACC_RING_MODE_RING,
1479*4882a593Smuzhiyun .flags = 0
1480*4882a593Smuzhiyun };
1481*4882a593Smuzhiyun u32 hdesc_size;
1482*4882a593Smuzhiyun int i, ret = 0;
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun hdesc_size = cppi5_hdesc_calc_size(true, AM65_CPSW_NAV_PS_DATA_SIZE,
1485*4882a593Smuzhiyun AM65_CPSW_NAV_SW_DATA_SIZE);
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun tx_cfg.swdata_size = AM65_CPSW_NAV_SW_DATA_SIZE;
1488*4882a593Smuzhiyun tx_cfg.tx_cfg = ring_cfg;
1489*4882a593Smuzhiyun tx_cfg.txcq_cfg = ring_cfg;
1490*4882a593Smuzhiyun tx_cfg.tx_cfg.size = max_desc_num;
1491*4882a593Smuzhiyun tx_cfg.txcq_cfg.size = max_desc_num;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++) {
1494*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = &common->tx_chns[i];
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun snprintf(tx_chn->tx_chn_name,
1497*4882a593Smuzhiyun sizeof(tx_chn->tx_chn_name), "tx%d", i);
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun tx_chn->common = common;
1500*4882a593Smuzhiyun tx_chn->id = i;
1501*4882a593Smuzhiyun tx_chn->descs_num = max_desc_num;
1502*4882a593Smuzhiyun tx_chn->desc_pool =
1503*4882a593Smuzhiyun k3_cppi_desc_pool_create_name(dev,
1504*4882a593Smuzhiyun tx_chn->descs_num,
1505*4882a593Smuzhiyun hdesc_size,
1506*4882a593Smuzhiyun tx_chn->tx_chn_name);
1507*4882a593Smuzhiyun if (IS_ERR(tx_chn->desc_pool)) {
1508*4882a593Smuzhiyun ret = PTR_ERR(tx_chn->desc_pool);
1509*4882a593Smuzhiyun dev_err(dev, "Failed to create poll %d\n", ret);
1510*4882a593Smuzhiyun goto err;
1511*4882a593Smuzhiyun }
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun tx_chn->tx_chn =
1514*4882a593Smuzhiyun k3_udma_glue_request_tx_chn(dev,
1515*4882a593Smuzhiyun tx_chn->tx_chn_name,
1516*4882a593Smuzhiyun &tx_cfg);
1517*4882a593Smuzhiyun if (IS_ERR(tx_chn->tx_chn)) {
1518*4882a593Smuzhiyun ret = PTR_ERR(tx_chn->tx_chn);
1519*4882a593Smuzhiyun dev_err(dev, "Failed to request tx dma channel %d\n",
1520*4882a593Smuzhiyun ret);
1521*4882a593Smuzhiyun goto err;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun tx_chn->irq = k3_udma_glue_tx_get_irq(tx_chn->tx_chn);
1525*4882a593Smuzhiyun if (tx_chn->irq <= 0) {
1526*4882a593Smuzhiyun dev_err(dev, "Failed to get tx dma irq %d\n",
1527*4882a593Smuzhiyun tx_chn->irq);
1528*4882a593Smuzhiyun goto err;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun snprintf(tx_chn->tx_chn_name,
1532*4882a593Smuzhiyun sizeof(tx_chn->tx_chn_name), "%s-tx%d",
1533*4882a593Smuzhiyun dev_name(dev), tx_chn->id);
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun err:
1537*4882a593Smuzhiyun i = devm_add_action(dev, am65_cpsw_nuss_free_tx_chns, common);
1538*4882a593Smuzhiyun if (i) {
1539*4882a593Smuzhiyun dev_err(dev, "Failed to add free_tx_chns action %d\n", i);
1540*4882a593Smuzhiyun return i;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun return ret;
1544*4882a593Smuzhiyun }
1545*4882a593Smuzhiyun
am65_cpsw_nuss_free_rx_chns(void * data)1546*4882a593Smuzhiyun static void am65_cpsw_nuss_free_rx_chns(void *data)
1547*4882a593Smuzhiyun {
1548*4882a593Smuzhiyun struct am65_cpsw_common *common = data;
1549*4882a593Smuzhiyun struct am65_cpsw_rx_chn *rx_chn;
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun rx_chn = &common->rx_chns;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(rx_chn->desc_pool))
1554*4882a593Smuzhiyun k3_cppi_desc_pool_destroy(rx_chn->desc_pool);
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun if (!IS_ERR_OR_NULL(rx_chn->rx_chn))
1557*4882a593Smuzhiyun k3_udma_glue_release_rx_chn(rx_chn->rx_chn);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun
am65_cpsw_nuss_init_rx_chns(struct am65_cpsw_common * common)1560*4882a593Smuzhiyun static int am65_cpsw_nuss_init_rx_chns(struct am65_cpsw_common *common)
1561*4882a593Smuzhiyun {
1562*4882a593Smuzhiyun struct am65_cpsw_rx_chn *rx_chn = &common->rx_chns;
1563*4882a593Smuzhiyun struct k3_udma_glue_rx_channel_cfg rx_cfg = { 0 };
1564*4882a593Smuzhiyun u32 max_desc_num = AM65_CPSW_MAX_RX_DESC;
1565*4882a593Smuzhiyun struct device *dev = common->dev;
1566*4882a593Smuzhiyun u32 hdesc_size;
1567*4882a593Smuzhiyun u32 fdqring_id;
1568*4882a593Smuzhiyun int i, ret = 0;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun hdesc_size = cppi5_hdesc_calc_size(true, AM65_CPSW_NAV_PS_DATA_SIZE,
1571*4882a593Smuzhiyun AM65_CPSW_NAV_SW_DATA_SIZE);
1572*4882a593Smuzhiyun
1573*4882a593Smuzhiyun rx_cfg.swdata_size = AM65_CPSW_NAV_SW_DATA_SIZE;
1574*4882a593Smuzhiyun rx_cfg.flow_id_num = AM65_CPSW_MAX_RX_FLOWS;
1575*4882a593Smuzhiyun rx_cfg.flow_id_base = common->rx_flow_id_base;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun /* init all flows */
1578*4882a593Smuzhiyun rx_chn->dev = dev;
1579*4882a593Smuzhiyun rx_chn->descs_num = max_desc_num;
1580*4882a593Smuzhiyun rx_chn->desc_pool = k3_cppi_desc_pool_create_name(dev,
1581*4882a593Smuzhiyun rx_chn->descs_num,
1582*4882a593Smuzhiyun hdesc_size, "rx");
1583*4882a593Smuzhiyun if (IS_ERR(rx_chn->desc_pool)) {
1584*4882a593Smuzhiyun ret = PTR_ERR(rx_chn->desc_pool);
1585*4882a593Smuzhiyun dev_err(dev, "Failed to create rx poll %d\n", ret);
1586*4882a593Smuzhiyun goto err;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun rx_chn->rx_chn = k3_udma_glue_request_rx_chn(dev, "rx", &rx_cfg);
1590*4882a593Smuzhiyun if (IS_ERR(rx_chn->rx_chn)) {
1591*4882a593Smuzhiyun ret = PTR_ERR(rx_chn->rx_chn);
1592*4882a593Smuzhiyun dev_err(dev, "Failed to request rx dma channel %d\n", ret);
1593*4882a593Smuzhiyun goto err;
1594*4882a593Smuzhiyun }
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun common->rx_flow_id_base =
1597*4882a593Smuzhiyun k3_udma_glue_rx_get_flow_id_base(rx_chn->rx_chn);
1598*4882a593Smuzhiyun dev_info(dev, "set new flow-id-base %u\n", common->rx_flow_id_base);
1599*4882a593Smuzhiyun
1600*4882a593Smuzhiyun fdqring_id = K3_RINGACC_RING_ID_ANY;
1601*4882a593Smuzhiyun for (i = 0; i < rx_cfg.flow_id_num; i++) {
1602*4882a593Smuzhiyun struct k3_ring_cfg rxring_cfg = {
1603*4882a593Smuzhiyun .elm_size = K3_RINGACC_RING_ELSIZE_8,
1604*4882a593Smuzhiyun .mode = K3_RINGACC_RING_MODE_RING,
1605*4882a593Smuzhiyun .flags = 0,
1606*4882a593Smuzhiyun };
1607*4882a593Smuzhiyun struct k3_ring_cfg fdqring_cfg = {
1608*4882a593Smuzhiyun .elm_size = K3_RINGACC_RING_ELSIZE_8,
1609*4882a593Smuzhiyun .mode = K3_RINGACC_RING_MODE_MESSAGE,
1610*4882a593Smuzhiyun .flags = K3_RINGACC_RING_SHARED,
1611*4882a593Smuzhiyun };
1612*4882a593Smuzhiyun struct k3_udma_glue_rx_flow_cfg rx_flow_cfg = {
1613*4882a593Smuzhiyun .rx_cfg = rxring_cfg,
1614*4882a593Smuzhiyun .rxfdq_cfg = fdqring_cfg,
1615*4882a593Smuzhiyun .ring_rxq_id = K3_RINGACC_RING_ID_ANY,
1616*4882a593Smuzhiyun .src_tag_lo_sel =
1617*4882a593Smuzhiyun K3_UDMA_GLUE_SRC_TAG_LO_USE_REMOTE_SRC_TAG,
1618*4882a593Smuzhiyun };
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun rx_flow_cfg.ring_rxfdq0_id = fdqring_id;
1621*4882a593Smuzhiyun rx_flow_cfg.rx_cfg.size = max_desc_num;
1622*4882a593Smuzhiyun rx_flow_cfg.rxfdq_cfg.size = max_desc_num;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun ret = k3_udma_glue_rx_flow_init(rx_chn->rx_chn,
1625*4882a593Smuzhiyun i, &rx_flow_cfg);
1626*4882a593Smuzhiyun if (ret) {
1627*4882a593Smuzhiyun dev_err(dev, "Failed to init rx flow%d %d\n", i, ret);
1628*4882a593Smuzhiyun goto err;
1629*4882a593Smuzhiyun }
1630*4882a593Smuzhiyun if (!i)
1631*4882a593Smuzhiyun fdqring_id =
1632*4882a593Smuzhiyun k3_udma_glue_rx_flow_get_fdq_id(rx_chn->rx_chn,
1633*4882a593Smuzhiyun i);
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun rx_chn->irq = k3_udma_glue_rx_get_irq(rx_chn->rx_chn, i);
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun if (rx_chn->irq <= 0) {
1638*4882a593Smuzhiyun dev_err(dev, "Failed to get rx dma irq %d\n",
1639*4882a593Smuzhiyun rx_chn->irq);
1640*4882a593Smuzhiyun ret = -ENXIO;
1641*4882a593Smuzhiyun goto err;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun err:
1646*4882a593Smuzhiyun i = devm_add_action(dev, am65_cpsw_nuss_free_rx_chns, common);
1647*4882a593Smuzhiyun if (i) {
1648*4882a593Smuzhiyun dev_err(dev, "Failed to add free_rx_chns action %d\n", i);
1649*4882a593Smuzhiyun return i;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun return ret;
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun
am65_cpsw_nuss_init_host_p(struct am65_cpsw_common * common)1655*4882a593Smuzhiyun static int am65_cpsw_nuss_init_host_p(struct am65_cpsw_common *common)
1656*4882a593Smuzhiyun {
1657*4882a593Smuzhiyun struct am65_cpsw_host *host_p = am65_common_get_host(common);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun host_p->common = common;
1660*4882a593Smuzhiyun host_p->port_base = common->cpsw_base + AM65_CPSW_NU_PORTS_BASE;
1661*4882a593Smuzhiyun host_p->stat_base = common->cpsw_base + AM65_CPSW_NU_STATS_BASE;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun return 0;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun
am65_cpsw_am654_get_efuse_macid(struct device_node * of_node,int slave,u8 * mac_addr)1666*4882a593Smuzhiyun static int am65_cpsw_am654_get_efuse_macid(struct device_node *of_node,
1667*4882a593Smuzhiyun int slave, u8 *mac_addr)
1668*4882a593Smuzhiyun {
1669*4882a593Smuzhiyun u32 mac_lo, mac_hi, offset;
1670*4882a593Smuzhiyun struct regmap *syscon;
1671*4882a593Smuzhiyun int ret;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun syscon = syscon_regmap_lookup_by_phandle(of_node, "ti,syscon-efuse");
1674*4882a593Smuzhiyun if (IS_ERR(syscon)) {
1675*4882a593Smuzhiyun if (PTR_ERR(syscon) == -ENODEV)
1676*4882a593Smuzhiyun return 0;
1677*4882a593Smuzhiyun return PTR_ERR(syscon);
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun ret = of_property_read_u32_index(of_node, "ti,syscon-efuse", 1,
1681*4882a593Smuzhiyun &offset);
1682*4882a593Smuzhiyun if (ret)
1683*4882a593Smuzhiyun return ret;
1684*4882a593Smuzhiyun
1685*4882a593Smuzhiyun regmap_read(syscon, offset, &mac_lo);
1686*4882a593Smuzhiyun regmap_read(syscon, offset + 4, &mac_hi);
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun mac_addr[0] = (mac_hi >> 8) & 0xff;
1689*4882a593Smuzhiyun mac_addr[1] = mac_hi & 0xff;
1690*4882a593Smuzhiyun mac_addr[2] = (mac_lo >> 24) & 0xff;
1691*4882a593Smuzhiyun mac_addr[3] = (mac_lo >> 16) & 0xff;
1692*4882a593Smuzhiyun mac_addr[4] = (mac_lo >> 8) & 0xff;
1693*4882a593Smuzhiyun mac_addr[5] = mac_lo & 0xff;
1694*4882a593Smuzhiyun
1695*4882a593Smuzhiyun return 0;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
am65_cpsw_init_cpts(struct am65_cpsw_common * common)1698*4882a593Smuzhiyun static int am65_cpsw_init_cpts(struct am65_cpsw_common *common)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun struct device *dev = common->dev;
1701*4882a593Smuzhiyun struct device_node *node;
1702*4882a593Smuzhiyun struct am65_cpts *cpts;
1703*4882a593Smuzhiyun void __iomem *reg_base;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun if (!IS_ENABLED(CONFIG_TI_K3_AM65_CPTS))
1706*4882a593Smuzhiyun return 0;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun node = of_get_child_by_name(dev->of_node, "cpts");
1709*4882a593Smuzhiyun if (!node) {
1710*4882a593Smuzhiyun dev_err(dev, "%s cpts not found\n", __func__);
1711*4882a593Smuzhiyun return -ENOENT;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
1714*4882a593Smuzhiyun reg_base = common->cpsw_base + AM65_CPSW_NU_CPTS_BASE;
1715*4882a593Smuzhiyun cpts = am65_cpts_create(dev, reg_base, node);
1716*4882a593Smuzhiyun if (IS_ERR(cpts)) {
1717*4882a593Smuzhiyun int ret = PTR_ERR(cpts);
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun of_node_put(node);
1720*4882a593Smuzhiyun if (ret == -EOPNOTSUPP) {
1721*4882a593Smuzhiyun dev_info(dev, "cpts disabled\n");
1722*4882a593Smuzhiyun return 0;
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun dev_err(dev, "cpts create err %d\n", ret);
1726*4882a593Smuzhiyun return ret;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun common->cpts = cpts;
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun return 0;
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
am65_cpsw_nuss_init_slave_ports(struct am65_cpsw_common * common)1733*4882a593Smuzhiyun static int am65_cpsw_nuss_init_slave_ports(struct am65_cpsw_common *common)
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun struct device_node *node, *port_np;
1736*4882a593Smuzhiyun struct device *dev = common->dev;
1737*4882a593Smuzhiyun int ret;
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun node = of_get_child_by_name(dev->of_node, "ethernet-ports");
1740*4882a593Smuzhiyun if (!node)
1741*4882a593Smuzhiyun return -ENOENT;
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun for_each_child_of_node(node, port_np) {
1744*4882a593Smuzhiyun struct am65_cpsw_port *port;
1745*4882a593Smuzhiyun const void *mac_addr;
1746*4882a593Smuzhiyun u32 port_id;
1747*4882a593Smuzhiyun
1748*4882a593Smuzhiyun /* it is not a slave port node, continue */
1749*4882a593Smuzhiyun if (strcmp(port_np->name, "port"))
1750*4882a593Smuzhiyun continue;
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun ret = of_property_read_u32(port_np, "reg", &port_id);
1753*4882a593Smuzhiyun if (ret < 0) {
1754*4882a593Smuzhiyun dev_err(dev, "%pOF error reading port_id %d\n",
1755*4882a593Smuzhiyun port_np, ret);
1756*4882a593Smuzhiyun return ret;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (!port_id || port_id > common->port_num) {
1760*4882a593Smuzhiyun dev_err(dev, "%pOF has invalid port_id %u %s\n",
1761*4882a593Smuzhiyun port_np, port_id, port_np->name);
1762*4882a593Smuzhiyun return -EINVAL;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun port = am65_common_get_port(common, port_id);
1766*4882a593Smuzhiyun port->port_id = port_id;
1767*4882a593Smuzhiyun port->common = common;
1768*4882a593Smuzhiyun port->port_base = common->cpsw_base + AM65_CPSW_NU_PORTS_BASE +
1769*4882a593Smuzhiyun AM65_CPSW_NU_PORTS_OFFSET * (port_id);
1770*4882a593Smuzhiyun port->stat_base = common->cpsw_base + AM65_CPSW_NU_STATS_BASE +
1771*4882a593Smuzhiyun (AM65_CPSW_NU_STATS_PORT_OFFSET * port_id);
1772*4882a593Smuzhiyun port->name = of_get_property(port_np, "label", NULL);
1773*4882a593Smuzhiyun port->fetch_ram_base =
1774*4882a593Smuzhiyun common->cpsw_base + AM65_CPSW_NU_FRAM_BASE +
1775*4882a593Smuzhiyun (AM65_CPSW_NU_FRAM_PORT_OFFSET * (port_id - 1));
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun port->slave.mac_sl = cpsw_sl_get("am65", dev, port->port_base);
1778*4882a593Smuzhiyun if (IS_ERR(port->slave.mac_sl))
1779*4882a593Smuzhiyun return PTR_ERR(port->slave.mac_sl);
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun port->disabled = !of_device_is_available(port_np);
1782*4882a593Smuzhiyun if (port->disabled)
1783*4882a593Smuzhiyun continue;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun port->slave.ifphy = devm_of_phy_get(dev, port_np, NULL);
1786*4882a593Smuzhiyun if (IS_ERR(port->slave.ifphy)) {
1787*4882a593Smuzhiyun ret = PTR_ERR(port->slave.ifphy);
1788*4882a593Smuzhiyun dev_err(dev, "%pOF error retrieving port phy: %d\n",
1789*4882a593Smuzhiyun port_np, ret);
1790*4882a593Smuzhiyun return ret;
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun port->slave.mac_only =
1794*4882a593Smuzhiyun of_property_read_bool(port_np, "ti,mac-only");
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun /* get phy/link info */
1797*4882a593Smuzhiyun if (of_phy_is_fixed_link(port_np)) {
1798*4882a593Smuzhiyun ret = of_phy_register_fixed_link(port_np);
1799*4882a593Smuzhiyun if (ret) {
1800*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
1801*4882a593Smuzhiyun dev_err(dev, "%pOF failed to register fixed-link phy: %d\n",
1802*4882a593Smuzhiyun port_np, ret);
1803*4882a593Smuzhiyun return ret;
1804*4882a593Smuzhiyun }
1805*4882a593Smuzhiyun port->slave.phy_node = of_node_get(port_np);
1806*4882a593Smuzhiyun } else {
1807*4882a593Smuzhiyun port->slave.phy_node =
1808*4882a593Smuzhiyun of_parse_phandle(port_np, "phy-handle", 0);
1809*4882a593Smuzhiyun }
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun if (!port->slave.phy_node) {
1812*4882a593Smuzhiyun dev_err(dev,
1813*4882a593Smuzhiyun "slave[%d] no phy found\n", port_id);
1814*4882a593Smuzhiyun return -ENODEV;
1815*4882a593Smuzhiyun }
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun ret = of_get_phy_mode(port_np, &port->slave.phy_if);
1818*4882a593Smuzhiyun if (ret) {
1819*4882a593Smuzhiyun dev_err(dev, "%pOF read phy-mode err %d\n",
1820*4882a593Smuzhiyun port_np, ret);
1821*4882a593Smuzhiyun return ret;
1822*4882a593Smuzhiyun }
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun mac_addr = of_get_mac_address(port_np);
1825*4882a593Smuzhiyun if (!IS_ERR(mac_addr)) {
1826*4882a593Smuzhiyun ether_addr_copy(port->slave.mac_addr, mac_addr);
1827*4882a593Smuzhiyun } else if (am65_cpsw_am654_get_efuse_macid(port_np,
1828*4882a593Smuzhiyun port->port_id,
1829*4882a593Smuzhiyun port->slave.mac_addr) ||
1830*4882a593Smuzhiyun !is_valid_ether_addr(port->slave.mac_addr)) {
1831*4882a593Smuzhiyun random_ether_addr(port->slave.mac_addr);
1832*4882a593Smuzhiyun dev_err(dev, "Use random MAC address\n");
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun }
1835*4882a593Smuzhiyun of_node_put(node);
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun return 0;
1838*4882a593Smuzhiyun }
1839*4882a593Smuzhiyun
am65_cpsw_pcpu_stats_free(void * data)1840*4882a593Smuzhiyun static void am65_cpsw_pcpu_stats_free(void *data)
1841*4882a593Smuzhiyun {
1842*4882a593Smuzhiyun struct am65_cpsw_ndev_stats __percpu *stats = data;
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun free_percpu(stats);
1845*4882a593Smuzhiyun }
1846*4882a593Smuzhiyun
am65_cpsw_nuss_init_ndev_2g(struct am65_cpsw_common * common)1847*4882a593Smuzhiyun static int am65_cpsw_nuss_init_ndev_2g(struct am65_cpsw_common *common)
1848*4882a593Smuzhiyun {
1849*4882a593Smuzhiyun struct am65_cpsw_ndev_priv *ndev_priv;
1850*4882a593Smuzhiyun struct device *dev = common->dev;
1851*4882a593Smuzhiyun struct am65_cpsw_port *port;
1852*4882a593Smuzhiyun int ret;
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun port = am65_common_get_port(common, 1);
1855*4882a593Smuzhiyun
1856*4882a593Smuzhiyun /* alloc netdev */
1857*4882a593Smuzhiyun port->ndev = devm_alloc_etherdev_mqs(common->dev,
1858*4882a593Smuzhiyun sizeof(struct am65_cpsw_ndev_priv),
1859*4882a593Smuzhiyun AM65_CPSW_MAX_TX_QUEUES,
1860*4882a593Smuzhiyun AM65_CPSW_MAX_RX_QUEUES);
1861*4882a593Smuzhiyun if (!port->ndev) {
1862*4882a593Smuzhiyun dev_err(dev, "error allocating slave net_device %u\n",
1863*4882a593Smuzhiyun port->port_id);
1864*4882a593Smuzhiyun return -ENOMEM;
1865*4882a593Smuzhiyun }
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun ndev_priv = netdev_priv(port->ndev);
1868*4882a593Smuzhiyun ndev_priv->port = port;
1869*4882a593Smuzhiyun ndev_priv->msg_enable = AM65_CPSW_DEBUG;
1870*4882a593Smuzhiyun SET_NETDEV_DEV(port->ndev, dev);
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun ether_addr_copy(port->ndev->dev_addr, port->slave.mac_addr);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun port->ndev->min_mtu = AM65_CPSW_MIN_PACKET_SIZE;
1875*4882a593Smuzhiyun port->ndev->max_mtu = AM65_CPSW_MAX_PACKET_SIZE;
1876*4882a593Smuzhiyun port->ndev->hw_features = NETIF_F_SG |
1877*4882a593Smuzhiyun NETIF_F_RXCSUM |
1878*4882a593Smuzhiyun NETIF_F_HW_CSUM |
1879*4882a593Smuzhiyun NETIF_F_HW_TC;
1880*4882a593Smuzhiyun port->ndev->features = port->ndev->hw_features |
1881*4882a593Smuzhiyun NETIF_F_HW_VLAN_CTAG_FILTER;
1882*4882a593Smuzhiyun port->ndev->vlan_features |= NETIF_F_SG;
1883*4882a593Smuzhiyun port->ndev->netdev_ops = &am65_cpsw_nuss_netdev_ops_2g;
1884*4882a593Smuzhiyun port->ndev->ethtool_ops = &am65_cpsw_ethtool_ops_slave;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* Disable TX checksum offload by default due to HW bug */
1887*4882a593Smuzhiyun if (common->pdata.quirks & AM65_CPSW_QUIRK_I2027_NO_TX_CSUM)
1888*4882a593Smuzhiyun port->ndev->features &= ~NETIF_F_HW_CSUM;
1889*4882a593Smuzhiyun
1890*4882a593Smuzhiyun ndev_priv->stats = netdev_alloc_pcpu_stats(struct am65_cpsw_ndev_stats);
1891*4882a593Smuzhiyun if (!ndev_priv->stats)
1892*4882a593Smuzhiyun return -ENOMEM;
1893*4882a593Smuzhiyun
1894*4882a593Smuzhiyun ret = devm_add_action_or_reset(dev, am65_cpsw_pcpu_stats_free,
1895*4882a593Smuzhiyun ndev_priv->stats);
1896*4882a593Smuzhiyun if (ret) {
1897*4882a593Smuzhiyun dev_err(dev, "Failed to add percpu stat free action %d\n", ret);
1898*4882a593Smuzhiyun return ret;
1899*4882a593Smuzhiyun }
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun netif_napi_add(port->ndev, &common->napi_rx,
1902*4882a593Smuzhiyun am65_cpsw_nuss_rx_poll, NAPI_POLL_WEIGHT);
1903*4882a593Smuzhiyun
1904*4882a593Smuzhiyun return ret;
1905*4882a593Smuzhiyun }
1906*4882a593Smuzhiyun
am65_cpsw_nuss_ndev_add_napi_2g(struct am65_cpsw_common * common)1907*4882a593Smuzhiyun static int am65_cpsw_nuss_ndev_add_napi_2g(struct am65_cpsw_common *common)
1908*4882a593Smuzhiyun {
1909*4882a593Smuzhiyun struct device *dev = common->dev;
1910*4882a593Smuzhiyun struct am65_cpsw_port *port;
1911*4882a593Smuzhiyun int i, ret = 0;
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun port = am65_common_get_port(common, 1);
1914*4882a593Smuzhiyun
1915*4882a593Smuzhiyun for (i = 0; i < common->tx_ch_num; i++) {
1916*4882a593Smuzhiyun struct am65_cpsw_tx_chn *tx_chn = &common->tx_chns[i];
1917*4882a593Smuzhiyun
1918*4882a593Smuzhiyun netif_tx_napi_add(port->ndev, &tx_chn->napi_tx,
1919*4882a593Smuzhiyun am65_cpsw_nuss_tx_poll, NAPI_POLL_WEIGHT);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun ret = devm_request_irq(dev, tx_chn->irq,
1922*4882a593Smuzhiyun am65_cpsw_nuss_tx_irq,
1923*4882a593Smuzhiyun IRQF_TRIGGER_HIGH,
1924*4882a593Smuzhiyun tx_chn->tx_chn_name, tx_chn);
1925*4882a593Smuzhiyun if (ret) {
1926*4882a593Smuzhiyun dev_err(dev, "failure requesting tx%u irq %u, %d\n",
1927*4882a593Smuzhiyun tx_chn->id, tx_chn->irq, ret);
1928*4882a593Smuzhiyun goto err;
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun err:
1933*4882a593Smuzhiyun return ret;
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun
am65_cpsw_nuss_ndev_reg_2g(struct am65_cpsw_common * common)1936*4882a593Smuzhiyun static int am65_cpsw_nuss_ndev_reg_2g(struct am65_cpsw_common *common)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun struct device *dev = common->dev;
1939*4882a593Smuzhiyun struct am65_cpsw_port *port;
1940*4882a593Smuzhiyun int ret = 0;
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun port = am65_common_get_port(common, 1);
1943*4882a593Smuzhiyun ret = am65_cpsw_nuss_ndev_add_napi_2g(common);
1944*4882a593Smuzhiyun if (ret)
1945*4882a593Smuzhiyun goto err;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun ret = devm_request_irq(dev, common->rx_chns.irq,
1948*4882a593Smuzhiyun am65_cpsw_nuss_rx_irq,
1949*4882a593Smuzhiyun IRQF_TRIGGER_HIGH, dev_name(dev), common);
1950*4882a593Smuzhiyun if (ret) {
1951*4882a593Smuzhiyun dev_err(dev, "failure requesting rx irq %u, %d\n",
1952*4882a593Smuzhiyun common->rx_chns.irq, ret);
1953*4882a593Smuzhiyun goto err;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun ret = register_netdev(port->ndev);
1957*4882a593Smuzhiyun if (ret)
1958*4882a593Smuzhiyun dev_err(dev, "error registering slave net device %d\n", ret);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun /* can't auto unregister ndev using devm_add_action() due to
1961*4882a593Smuzhiyun * devres release sequence in DD core for DMA
1962*4882a593Smuzhiyun */
1963*4882a593Smuzhiyun err:
1964*4882a593Smuzhiyun return ret;
1965*4882a593Smuzhiyun }
1966*4882a593Smuzhiyun
am65_cpsw_nuss_update_tx_chns(struct am65_cpsw_common * common,int num_tx)1967*4882a593Smuzhiyun int am65_cpsw_nuss_update_tx_chns(struct am65_cpsw_common *common, int num_tx)
1968*4882a593Smuzhiyun {
1969*4882a593Smuzhiyun int ret;
1970*4882a593Smuzhiyun
1971*4882a593Smuzhiyun common->tx_ch_num = num_tx;
1972*4882a593Smuzhiyun ret = am65_cpsw_nuss_init_tx_chns(common);
1973*4882a593Smuzhiyun if (ret)
1974*4882a593Smuzhiyun return ret;
1975*4882a593Smuzhiyun
1976*4882a593Smuzhiyun return am65_cpsw_nuss_ndev_add_napi_2g(common);
1977*4882a593Smuzhiyun }
1978*4882a593Smuzhiyun
am65_cpsw_nuss_cleanup_ndev(struct am65_cpsw_common * common)1979*4882a593Smuzhiyun static void am65_cpsw_nuss_cleanup_ndev(struct am65_cpsw_common *common)
1980*4882a593Smuzhiyun {
1981*4882a593Smuzhiyun struct am65_cpsw_port *port;
1982*4882a593Smuzhiyun int i;
1983*4882a593Smuzhiyun
1984*4882a593Smuzhiyun for (i = 0; i < common->port_num; i++) {
1985*4882a593Smuzhiyun port = &common->ports[i];
1986*4882a593Smuzhiyun if (port->ndev)
1987*4882a593Smuzhiyun unregister_netdev(port->ndev);
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun }
1990*4882a593Smuzhiyun
1991*4882a593Smuzhiyun struct am65_cpsw_soc_pdata {
1992*4882a593Smuzhiyun u32 quirks_dis;
1993*4882a593Smuzhiyun };
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun static const struct am65_cpsw_soc_pdata am65x_soc_sr2_0 = {
1996*4882a593Smuzhiyun .quirks_dis = AM65_CPSW_QUIRK_I2027_NO_TX_CSUM,
1997*4882a593Smuzhiyun };
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun static const struct soc_device_attribute am65_cpsw_socinfo[] = {
2000*4882a593Smuzhiyun { .family = "AM65X",
2001*4882a593Smuzhiyun .revision = "SR2.0",
2002*4882a593Smuzhiyun .data = &am65x_soc_sr2_0
2003*4882a593Smuzhiyun },
2004*4882a593Smuzhiyun {/* sentinel */}
2005*4882a593Smuzhiyun };
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun static const struct am65_cpsw_pdata am65x_sr1_0 = {
2008*4882a593Smuzhiyun .quirks = AM65_CPSW_QUIRK_I2027_NO_TX_CSUM,
2009*4882a593Smuzhiyun };
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun static const struct am65_cpsw_pdata j721e_pdata = {
2012*4882a593Smuzhiyun .quirks = 0,
2013*4882a593Smuzhiyun };
2014*4882a593Smuzhiyun
2015*4882a593Smuzhiyun static const struct of_device_id am65_cpsw_nuss_of_mtable[] = {
2016*4882a593Smuzhiyun { .compatible = "ti,am654-cpsw-nuss", .data = &am65x_sr1_0},
2017*4882a593Smuzhiyun { .compatible = "ti,j721e-cpsw-nuss", .data = &j721e_pdata},
2018*4882a593Smuzhiyun { /* sentinel */ },
2019*4882a593Smuzhiyun };
2020*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, am65_cpsw_nuss_of_mtable);
2021*4882a593Smuzhiyun
am65_cpsw_nuss_apply_socinfo(struct am65_cpsw_common * common)2022*4882a593Smuzhiyun static void am65_cpsw_nuss_apply_socinfo(struct am65_cpsw_common *common)
2023*4882a593Smuzhiyun {
2024*4882a593Smuzhiyun const struct soc_device_attribute *soc;
2025*4882a593Smuzhiyun
2026*4882a593Smuzhiyun soc = soc_device_match(am65_cpsw_socinfo);
2027*4882a593Smuzhiyun if (soc && soc->data) {
2028*4882a593Smuzhiyun const struct am65_cpsw_soc_pdata *socdata = soc->data;
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun /* disable quirks */
2031*4882a593Smuzhiyun common->pdata.quirks &= ~socdata->quirks_dis;
2032*4882a593Smuzhiyun }
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun
am65_cpsw_nuss_probe(struct platform_device * pdev)2035*4882a593Smuzhiyun static int am65_cpsw_nuss_probe(struct platform_device *pdev)
2036*4882a593Smuzhiyun {
2037*4882a593Smuzhiyun struct cpsw_ale_params ale_params = { 0 };
2038*4882a593Smuzhiyun const struct of_device_id *of_id;
2039*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2040*4882a593Smuzhiyun struct am65_cpsw_common *common;
2041*4882a593Smuzhiyun struct device_node *node;
2042*4882a593Smuzhiyun struct resource *res;
2043*4882a593Smuzhiyun struct clk *clk;
2044*4882a593Smuzhiyun int ret, i;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun common = devm_kzalloc(dev, sizeof(struct am65_cpsw_common), GFP_KERNEL);
2047*4882a593Smuzhiyun if (!common)
2048*4882a593Smuzhiyun return -ENOMEM;
2049*4882a593Smuzhiyun common->dev = dev;
2050*4882a593Smuzhiyun
2051*4882a593Smuzhiyun of_id = of_match_device(am65_cpsw_nuss_of_mtable, dev);
2052*4882a593Smuzhiyun if (!of_id)
2053*4882a593Smuzhiyun return -EINVAL;
2054*4882a593Smuzhiyun common->pdata = *(const struct am65_cpsw_pdata *)of_id->data;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun am65_cpsw_nuss_apply_socinfo(common);
2057*4882a593Smuzhiyun
2058*4882a593Smuzhiyun res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cpsw_nuss");
2059*4882a593Smuzhiyun common->ss_base = devm_ioremap_resource(&pdev->dev, res);
2060*4882a593Smuzhiyun if (IS_ERR(common->ss_base))
2061*4882a593Smuzhiyun return PTR_ERR(common->ss_base);
2062*4882a593Smuzhiyun common->cpsw_base = common->ss_base + AM65_CPSW_CPSW_NU_BASE;
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun node = of_get_child_by_name(dev->of_node, "ethernet-ports");
2065*4882a593Smuzhiyun if (!node)
2066*4882a593Smuzhiyun return -ENOENT;
2067*4882a593Smuzhiyun common->port_num = of_get_child_count(node);
2068*4882a593Smuzhiyun of_node_put(node);
2069*4882a593Smuzhiyun if (common->port_num < 1 || common->port_num > AM65_CPSW_MAX_PORTS)
2070*4882a593Smuzhiyun return -ENOENT;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun if (common->port_num != 1)
2073*4882a593Smuzhiyun return -EOPNOTSUPP;
2074*4882a593Smuzhiyun
2075*4882a593Smuzhiyun common->rx_flow_id_base = -1;
2076*4882a593Smuzhiyun init_completion(&common->tdown_complete);
2077*4882a593Smuzhiyun common->tx_ch_num = 1;
2078*4882a593Smuzhiyun common->pf_p0_rx_ptype_rrobin = false;
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(48));
2081*4882a593Smuzhiyun if (ret) {
2082*4882a593Smuzhiyun dev_err(dev, "error setting dma mask: %d\n", ret);
2083*4882a593Smuzhiyun return ret;
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun common->ports = devm_kcalloc(dev, common->port_num,
2087*4882a593Smuzhiyun sizeof(*common->ports),
2088*4882a593Smuzhiyun GFP_KERNEL);
2089*4882a593Smuzhiyun if (!common->ports)
2090*4882a593Smuzhiyun return -ENOMEM;
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun clk = devm_clk_get(dev, "fck");
2093*4882a593Smuzhiyun if (IS_ERR(clk)) {
2094*4882a593Smuzhiyun ret = PTR_ERR(clk);
2095*4882a593Smuzhiyun
2096*4882a593Smuzhiyun if (ret != -EPROBE_DEFER)
2097*4882a593Smuzhiyun dev_err(dev, "error getting fck clock %d\n", ret);
2098*4882a593Smuzhiyun return ret;
2099*4882a593Smuzhiyun }
2100*4882a593Smuzhiyun common->bus_freq = clk_get_rate(clk);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun pm_runtime_enable(dev);
2103*4882a593Smuzhiyun ret = pm_runtime_get_sync(dev);
2104*4882a593Smuzhiyun if (ret < 0) {
2105*4882a593Smuzhiyun pm_runtime_put_noidle(dev);
2106*4882a593Smuzhiyun pm_runtime_disable(dev);
2107*4882a593Smuzhiyun return ret;
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun node = of_get_child_by_name(dev->of_node, "mdio");
2111*4882a593Smuzhiyun if (!node) {
2112*4882a593Smuzhiyun dev_warn(dev, "MDIO node not found\n");
2113*4882a593Smuzhiyun } else if (of_device_is_available(node)) {
2114*4882a593Smuzhiyun struct platform_device *mdio_pdev;
2115*4882a593Smuzhiyun
2116*4882a593Smuzhiyun mdio_pdev = of_platform_device_create(node, NULL, dev);
2117*4882a593Smuzhiyun if (!mdio_pdev) {
2118*4882a593Smuzhiyun ret = -ENODEV;
2119*4882a593Smuzhiyun goto err_pm_clear;
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun common->mdio_dev = &mdio_pdev->dev;
2123*4882a593Smuzhiyun }
2124*4882a593Smuzhiyun of_node_put(node);
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun am65_cpsw_nuss_get_ver(common);
2127*4882a593Smuzhiyun
2128*4882a593Smuzhiyun /* init tx channels */
2129*4882a593Smuzhiyun ret = am65_cpsw_nuss_init_tx_chns(common);
2130*4882a593Smuzhiyun if (ret)
2131*4882a593Smuzhiyun goto err_of_clear;
2132*4882a593Smuzhiyun ret = am65_cpsw_nuss_init_rx_chns(common);
2133*4882a593Smuzhiyun if (ret)
2134*4882a593Smuzhiyun goto err_of_clear;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun ret = am65_cpsw_nuss_init_host_p(common);
2137*4882a593Smuzhiyun if (ret)
2138*4882a593Smuzhiyun goto err_of_clear;
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun ret = am65_cpsw_nuss_init_slave_ports(common);
2141*4882a593Smuzhiyun if (ret)
2142*4882a593Smuzhiyun goto err_of_clear;
2143*4882a593Smuzhiyun
2144*4882a593Smuzhiyun /* init common data */
2145*4882a593Smuzhiyun ale_params.dev = dev;
2146*4882a593Smuzhiyun ale_params.ale_ageout = AM65_CPSW_ALE_AGEOUT_DEFAULT;
2147*4882a593Smuzhiyun ale_params.ale_ports = common->port_num + 1;
2148*4882a593Smuzhiyun ale_params.ale_regs = common->cpsw_base + AM65_CPSW_NU_ALE_BASE;
2149*4882a593Smuzhiyun ale_params.dev_id = "am65x-cpsw2g";
2150*4882a593Smuzhiyun ale_params.bus_freq = common->bus_freq;
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun common->ale = cpsw_ale_create(&ale_params);
2153*4882a593Smuzhiyun if (IS_ERR(common->ale)) {
2154*4882a593Smuzhiyun dev_err(dev, "error initializing ale engine\n");
2155*4882a593Smuzhiyun ret = PTR_ERR(common->ale);
2156*4882a593Smuzhiyun goto err_of_clear;
2157*4882a593Smuzhiyun }
2158*4882a593Smuzhiyun
2159*4882a593Smuzhiyun ret = am65_cpsw_init_cpts(common);
2160*4882a593Smuzhiyun if (ret)
2161*4882a593Smuzhiyun goto err_of_clear;
2162*4882a593Smuzhiyun
2163*4882a593Smuzhiyun /* init ports */
2164*4882a593Smuzhiyun for (i = 0; i < common->port_num; i++)
2165*4882a593Smuzhiyun am65_cpsw_nuss_slave_disable_unused(&common->ports[i]);
2166*4882a593Smuzhiyun
2167*4882a593Smuzhiyun dev_set_drvdata(dev, common);
2168*4882a593Smuzhiyun
2169*4882a593Smuzhiyun ret = am65_cpsw_nuss_init_ndev_2g(common);
2170*4882a593Smuzhiyun if (ret)
2171*4882a593Smuzhiyun goto err_of_clear;
2172*4882a593Smuzhiyun
2173*4882a593Smuzhiyun ret = am65_cpsw_nuss_ndev_reg_2g(common);
2174*4882a593Smuzhiyun if (ret)
2175*4882a593Smuzhiyun goto err_of_clear;
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun pm_runtime_put(dev);
2178*4882a593Smuzhiyun return 0;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun err_of_clear:
2181*4882a593Smuzhiyun of_platform_device_destroy(common->mdio_dev, NULL);
2182*4882a593Smuzhiyun err_pm_clear:
2183*4882a593Smuzhiyun pm_runtime_put_sync(dev);
2184*4882a593Smuzhiyun pm_runtime_disable(dev);
2185*4882a593Smuzhiyun return ret;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun
am65_cpsw_nuss_remove(struct platform_device * pdev)2188*4882a593Smuzhiyun static int am65_cpsw_nuss_remove(struct platform_device *pdev)
2189*4882a593Smuzhiyun {
2190*4882a593Smuzhiyun struct device *dev = &pdev->dev;
2191*4882a593Smuzhiyun struct am65_cpsw_common *common;
2192*4882a593Smuzhiyun int ret;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun common = dev_get_drvdata(dev);
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun ret = pm_runtime_get_sync(&pdev->dev);
2197*4882a593Smuzhiyun if (ret < 0) {
2198*4882a593Smuzhiyun pm_runtime_put_noidle(&pdev->dev);
2199*4882a593Smuzhiyun return ret;
2200*4882a593Smuzhiyun }
2201*4882a593Smuzhiyun
2202*4882a593Smuzhiyun /* must unregister ndevs here because DD release_driver routine calls
2203*4882a593Smuzhiyun * dma_deconfigure(dev) before devres_release_all(dev)
2204*4882a593Smuzhiyun */
2205*4882a593Smuzhiyun am65_cpsw_nuss_cleanup_ndev(common);
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun of_platform_device_destroy(common->mdio_dev, NULL);
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun pm_runtime_put_sync(&pdev->dev);
2210*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
2211*4882a593Smuzhiyun return 0;
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun
2214*4882a593Smuzhiyun static struct platform_driver am65_cpsw_nuss_driver = {
2215*4882a593Smuzhiyun .driver = {
2216*4882a593Smuzhiyun .name = AM65_CPSW_DRV_NAME,
2217*4882a593Smuzhiyun .of_match_table = am65_cpsw_nuss_of_mtable,
2218*4882a593Smuzhiyun },
2219*4882a593Smuzhiyun .probe = am65_cpsw_nuss_probe,
2220*4882a593Smuzhiyun .remove = am65_cpsw_nuss_remove,
2221*4882a593Smuzhiyun };
2222*4882a593Smuzhiyun
2223*4882a593Smuzhiyun module_platform_driver(am65_cpsw_nuss_driver);
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
2226*4882a593Smuzhiyun MODULE_AUTHOR("Grygorii Strashko <grygorii.strashko@ti.com>");
2227*4882a593Smuzhiyun MODULE_DESCRIPTION("TI AM65 CPSW Ethernet driver");
2228