1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Tehuti Networks(R) Network Driver 4*4882a593Smuzhiyun * Copyright (C) 2007 Tehuti Networks Ltd. All rights reserved 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef _TEHUTI_H 8*4882a593Smuzhiyun #define _TEHUTI_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include <linux/module.h> 11*4882a593Smuzhiyun #include <linux/kernel.h> 12*4882a593Smuzhiyun #include <linux/netdevice.h> 13*4882a593Smuzhiyun #include <linux/etherdevice.h> 14*4882a593Smuzhiyun #include <linux/pci.h> 15*4882a593Smuzhiyun #include <linux/delay.h> 16*4882a593Smuzhiyun #include <linux/ethtool.h> 17*4882a593Smuzhiyun #include <linux/mii.h> 18*4882a593Smuzhiyun #include <linux/crc32.h> 19*4882a593Smuzhiyun #include <linux/uaccess.h> 20*4882a593Smuzhiyun #include <linux/in.h> 21*4882a593Smuzhiyun #include <linux/ip.h> 22*4882a593Smuzhiyun #include <linux/tcp.h> 23*4882a593Smuzhiyun #include <linux/sched.h> 24*4882a593Smuzhiyun #include <linux/tty.h> 25*4882a593Smuzhiyun #include <linux/if_vlan.h> 26*4882a593Smuzhiyun #include <linux/interrupt.h> 27*4882a593Smuzhiyun #include <linux/vmalloc.h> 28*4882a593Smuzhiyun #include <linux/firmware.h> 29*4882a593Smuzhiyun #include <asm/byteorder.h> 30*4882a593Smuzhiyun #include <linux/dma-mapping.h> 31*4882a593Smuzhiyun #include <linux/slab.h> 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun /* Compile Time Switches */ 34*4882a593Smuzhiyun /* start */ 35*4882a593Smuzhiyun #define BDX_TSO 36*4882a593Smuzhiyun #define BDX_LLTX 37*4882a593Smuzhiyun #define BDX_DELAY_WPTR 38*4882a593Smuzhiyun /* #define BDX_MSI */ 39*4882a593Smuzhiyun /* end */ 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun #if !defined CONFIG_PCI_MSI 42*4882a593Smuzhiyun # undef BDX_MSI 43*4882a593Smuzhiyun #endif 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define BDX_DEF_MSG_ENABLE (NETIF_MSG_DRV | \ 46*4882a593Smuzhiyun NETIF_MSG_PROBE | \ 47*4882a593Smuzhiyun NETIF_MSG_LINK) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* ioctl ops */ 50*4882a593Smuzhiyun #define BDX_OP_READ 1 51*4882a593Smuzhiyun #define BDX_OP_WRITE 2 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun /* RX copy break size */ 54*4882a593Smuzhiyun #define BDX_COPYBREAK 257 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define DRIVER_AUTHOR "Tehuti Networks(R)" 57*4882a593Smuzhiyun #define BDX_DRV_DESC "Tehuti Networks(R) Network Driver" 58*4882a593Smuzhiyun #define BDX_DRV_NAME "tehuti" 59*4882a593Smuzhiyun #define BDX_NIC_NAME "Tehuti 10 Giga TOE SmartNIC" 60*4882a593Smuzhiyun #define BDX_NIC2PORT_NAME "Tehuti 2-Port 10 Giga TOE SmartNIC" 61*4882a593Smuzhiyun #define BDX_DRV_VERSION "7.29.3" 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun #ifdef BDX_MSI 64*4882a593Smuzhiyun # define BDX_MSI_STRING "msi " 65*4882a593Smuzhiyun #else 66*4882a593Smuzhiyun # define BDX_MSI_STRING "" 67*4882a593Smuzhiyun #endif 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun /* netdev tx queue len for Luxor. default value is, btw, 1000 70*4882a593Smuzhiyun * ifcontig eth1 txqueuelen 3000 - to change it at runtime */ 71*4882a593Smuzhiyun #define BDX_NDEV_TXQ_LEN 3000 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun /* Max MTU for Jumbo Frame mode, per tehutinetworks.net Features FAQ is 16k */ 74*4882a593Smuzhiyun #define BDX_MAX_MTU (16 * 1024) 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define FIFO_SIZE 4096 77*4882a593Smuzhiyun #define FIFO_EXTRA_SPACE 1024 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #if BITS_PER_LONG == 64 80*4882a593Smuzhiyun # define H32_64(x) (u32) ((u64)(x) >> 32) 81*4882a593Smuzhiyun # define L32_64(x) (u32) ((u64)(x) & 0xffffffff) 82*4882a593Smuzhiyun #elif BITS_PER_LONG == 32 83*4882a593Smuzhiyun # define H32_64(x) 0 84*4882a593Smuzhiyun # define L32_64(x) ((u32) (x)) 85*4882a593Smuzhiyun #else /* BITS_PER_LONG == ?? */ 86*4882a593Smuzhiyun # error BITS_PER_LONG is undefined. Must be 64 or 32 87*4882a593Smuzhiyun #endif /* BITS_PER_LONG */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #ifdef __BIG_ENDIAN 90*4882a593Smuzhiyun # define CPU_CHIP_SWAP32(x) swab32(x) 91*4882a593Smuzhiyun # define CPU_CHIP_SWAP16(x) swab16(x) 92*4882a593Smuzhiyun #else 93*4882a593Smuzhiyun # define CPU_CHIP_SWAP32(x) (x) 94*4882a593Smuzhiyun # define CPU_CHIP_SWAP16(x) (x) 95*4882a593Smuzhiyun #endif 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define READ_REG(pp, reg) readl(pp->pBdxRegs + reg) 98*4882a593Smuzhiyun #define WRITE_REG(pp, reg, val) writel(val, pp->pBdxRegs + reg) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #ifndef NET_IP_ALIGN 101*4882a593Smuzhiyun # define NET_IP_ALIGN 2 102*4882a593Smuzhiyun #endif 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun #ifndef NETDEV_TX_OK 105*4882a593Smuzhiyun # define NETDEV_TX_OK 0 106*4882a593Smuzhiyun #endif 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define LUXOR_MAX_PORT 2 109*4882a593Smuzhiyun #define BDX_MAX_RX_DONE 150 110*4882a593Smuzhiyun #define BDX_TXF_DESC_SZ 16 111*4882a593Smuzhiyun #define BDX_MAX_TX_LEVEL (priv->txd_fifo0.m.memsz - 16) 112*4882a593Smuzhiyun #define BDX_MIN_TX_LEVEL 256 113*4882a593Smuzhiyun #define BDX_NO_UPD_PACKETS 40 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun struct pci_nic { 116*4882a593Smuzhiyun int port_num; 117*4882a593Smuzhiyun void __iomem *regs; 118*4882a593Smuzhiyun int irq_type; 119*4882a593Smuzhiyun struct bdx_priv *priv[LUXOR_MAX_PORT]; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun enum { IRQ_INTX, IRQ_MSI, IRQ_MSIX }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun #define PCK_TH_MULT 128 125*4882a593Smuzhiyun #define INT_COAL_MULT 2 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define BITS_MASK(nbits) ((1<<nbits)-1) 128*4882a593Smuzhiyun #define GET_BITS_SHIFT(x, nbits, nshift) (((x)>>nshift)&BITS_MASK(nbits)) 129*4882a593Smuzhiyun #define BITS_SHIFT_MASK(nbits, nshift) (BITS_MASK(nbits)<<nshift) 130*4882a593Smuzhiyun #define BITS_SHIFT_VAL(x, nbits, nshift) (((x)&BITS_MASK(nbits))<<nshift) 131*4882a593Smuzhiyun #define BITS_SHIFT_CLEAR(x, nbits, nshift) \ 132*4882a593Smuzhiyun ((x)&(~BITS_SHIFT_MASK(nbits, nshift))) 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #define GET_INT_COAL(x) GET_BITS_SHIFT(x, 15, 0) 135*4882a593Smuzhiyun #define GET_INT_COAL_RC(x) GET_BITS_SHIFT(x, 1, 15) 136*4882a593Smuzhiyun #define GET_RXF_TH(x) GET_BITS_SHIFT(x, 4, 16) 137*4882a593Smuzhiyun #define GET_PCK_TH(x) GET_BITS_SHIFT(x, 4, 20) 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define INT_REG_VAL(coal, coal_rc, rxf_th, pck_th) \ 140*4882a593Smuzhiyun ((coal)|((coal_rc)<<15)|((rxf_th)<<16)|((pck_th)<<20)) 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun struct fifo { 143*4882a593Smuzhiyun dma_addr_t da; /* physical address of fifo (used by HW) */ 144*4882a593Smuzhiyun char *va; /* virtual address of fifo (used by SW) */ 145*4882a593Smuzhiyun u32 rptr, wptr; /* cached values of RPTR and WPTR registers, 146*4882a593Smuzhiyun they're 32 bits on both 32 and 64 archs */ 147*4882a593Smuzhiyun u16 reg_CFG0, reg_CFG1; 148*4882a593Smuzhiyun u16 reg_RPTR, reg_WPTR; 149*4882a593Smuzhiyun u16 memsz; /* memory size allocated for fifo */ 150*4882a593Smuzhiyun u16 size_mask; 151*4882a593Smuzhiyun u16 pktsz; /* skb packet size to allocate */ 152*4882a593Smuzhiyun u16 rcvno; /* number of buffers that come from this RXF */ 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun struct txf_fifo { 156*4882a593Smuzhiyun struct fifo m; /* minimal set of variables used by all fifos */ 157*4882a593Smuzhiyun }; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun struct txd_fifo { 160*4882a593Smuzhiyun struct fifo m; /* minimal set of variables used by all fifos */ 161*4882a593Smuzhiyun }; 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun struct rxf_fifo { 164*4882a593Smuzhiyun struct fifo m; /* minimal set of variables used by all fifos */ 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun struct rxd_fifo { 168*4882a593Smuzhiyun struct fifo m; /* minimal set of variables used by all fifos */ 169*4882a593Smuzhiyun }; 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun struct rx_map { 172*4882a593Smuzhiyun u64 dma; 173*4882a593Smuzhiyun struct sk_buff *skb; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun struct rxdb { 177*4882a593Smuzhiyun int *stack; 178*4882a593Smuzhiyun struct rx_map *elems; 179*4882a593Smuzhiyun int nelem; 180*4882a593Smuzhiyun int top; 181*4882a593Smuzhiyun }; 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun union bdx_dma_addr { 184*4882a593Smuzhiyun dma_addr_t dma; 185*4882a593Smuzhiyun struct sk_buff *skb; 186*4882a593Smuzhiyun }; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* Entry in the db. 189*4882a593Smuzhiyun * if len == 0 addr is dma 190*4882a593Smuzhiyun * if len != 0 addr is skb */ 191*4882a593Smuzhiyun struct tx_map { 192*4882a593Smuzhiyun union bdx_dma_addr addr; 193*4882a593Smuzhiyun int len; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* tx database - implemented as circular fifo buffer*/ 197*4882a593Smuzhiyun struct txdb { 198*4882a593Smuzhiyun struct tx_map *start; /* points to the first element */ 199*4882a593Smuzhiyun struct tx_map *end; /* points just AFTER the last element */ 200*4882a593Smuzhiyun struct tx_map *rptr; /* points to the next element to read */ 201*4882a593Smuzhiyun struct tx_map *wptr; /* points to the next element to write */ 202*4882a593Smuzhiyun int size; /* number of elements in the db */ 203*4882a593Smuzhiyun }; 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /*Internal stats structure*/ 206*4882a593Smuzhiyun struct bdx_stats { 207*4882a593Smuzhiyun u64 InUCast; /* 0x7200 */ 208*4882a593Smuzhiyun u64 InMCast; /* 0x7210 */ 209*4882a593Smuzhiyun u64 InBCast; /* 0x7220 */ 210*4882a593Smuzhiyun u64 InPkts; /* 0x7230 */ 211*4882a593Smuzhiyun u64 InErrors; /* 0x7240 */ 212*4882a593Smuzhiyun u64 InDropped; /* 0x7250 */ 213*4882a593Smuzhiyun u64 FrameTooLong; /* 0x7260 */ 214*4882a593Smuzhiyun u64 FrameSequenceErrors; /* 0x7270 */ 215*4882a593Smuzhiyun u64 InVLAN; /* 0x7280 */ 216*4882a593Smuzhiyun u64 InDroppedDFE; /* 0x7290 */ 217*4882a593Smuzhiyun u64 InDroppedIntFull; /* 0x72A0 */ 218*4882a593Smuzhiyun u64 InFrameAlignErrors; /* 0x72B0 */ 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* 0x72C0-0x72E0 RSRV */ 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun u64 OutUCast; /* 0x72F0 */ 223*4882a593Smuzhiyun u64 OutMCast; /* 0x7300 */ 224*4882a593Smuzhiyun u64 OutBCast; /* 0x7310 */ 225*4882a593Smuzhiyun u64 OutPkts; /* 0x7320 */ 226*4882a593Smuzhiyun 227*4882a593Smuzhiyun /* 0x7330-0x7360 RSRV */ 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun u64 OutVLAN; /* 0x7370 */ 230*4882a593Smuzhiyun u64 InUCastOctects; /* 0x7380 */ 231*4882a593Smuzhiyun u64 OutUCastOctects; /* 0x7390 */ 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun /* 0x73A0-0x73B0 RSRV */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun u64 InBCastOctects; /* 0x73C0 */ 236*4882a593Smuzhiyun u64 OutBCastOctects; /* 0x73D0 */ 237*4882a593Smuzhiyun u64 InOctects; /* 0x73E0 */ 238*4882a593Smuzhiyun u64 OutOctects; /* 0x73F0 */ 239*4882a593Smuzhiyun }; 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun struct bdx_priv { 242*4882a593Smuzhiyun void __iomem *pBdxRegs; 243*4882a593Smuzhiyun struct net_device *ndev; 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun struct napi_struct napi; 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* RX FIFOs: 1 for data (full) descs, and 2 for free descs */ 248*4882a593Smuzhiyun struct rxd_fifo rxd_fifo0; 249*4882a593Smuzhiyun struct rxf_fifo rxf_fifo0; 250*4882a593Smuzhiyun struct rxdb *rxdb; /* rx dbs to store skb pointers */ 251*4882a593Smuzhiyun int napi_stop; 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun /* Tx FIFOs: 1 for data desc, 1 for empty (acks) desc */ 254*4882a593Smuzhiyun struct txd_fifo txd_fifo0; 255*4882a593Smuzhiyun struct txf_fifo txf_fifo0; 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun struct txdb txdb; 258*4882a593Smuzhiyun int tx_level; 259*4882a593Smuzhiyun #ifdef BDX_DELAY_WPTR 260*4882a593Smuzhiyun int tx_update_mark; 261*4882a593Smuzhiyun int tx_noupd; 262*4882a593Smuzhiyun #endif 263*4882a593Smuzhiyun spinlock_t tx_lock; /* NETIF_F_LLTX mode */ 264*4882a593Smuzhiyun 265*4882a593Smuzhiyun /* rarely used */ 266*4882a593Smuzhiyun u8 port; 267*4882a593Smuzhiyun u32 msg_enable; 268*4882a593Smuzhiyun int stats_flag; 269*4882a593Smuzhiyun struct bdx_stats hw_stats; 270*4882a593Smuzhiyun struct pci_dev *pdev; 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun struct pci_nic *nic; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun u8 txd_size; 275*4882a593Smuzhiyun u8 txf_size; 276*4882a593Smuzhiyun u8 rxd_size; 277*4882a593Smuzhiyun u8 rxf_size; 278*4882a593Smuzhiyun u32 rdintcm; 279*4882a593Smuzhiyun u32 tdintcm; 280*4882a593Smuzhiyun }; 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun /* RX FREE descriptor - 64bit*/ 283*4882a593Smuzhiyun struct rxf_desc { 284*4882a593Smuzhiyun u32 info; /* Buffer Count + Info - described below */ 285*4882a593Smuzhiyun u32 va_lo; /* VAdr[31:0] */ 286*4882a593Smuzhiyun u32 va_hi; /* VAdr[63:32] */ 287*4882a593Smuzhiyun u32 pa_lo; /* PAdr[31:0] */ 288*4882a593Smuzhiyun u32 pa_hi; /* PAdr[63:32] */ 289*4882a593Smuzhiyun u32 len; /* Buffer Length */ 290*4882a593Smuzhiyun }; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define GET_RXD_BC(x) GET_BITS_SHIFT((x), 5, 0) 293*4882a593Smuzhiyun #define GET_RXD_RXFQ(x) GET_BITS_SHIFT((x), 2, 8) 294*4882a593Smuzhiyun #define GET_RXD_TO(x) GET_BITS_SHIFT((x), 1, 15) 295*4882a593Smuzhiyun #define GET_RXD_TYPE(x) GET_BITS_SHIFT((x), 4, 16) 296*4882a593Smuzhiyun #define GET_RXD_ERR(x) GET_BITS_SHIFT((x), 6, 21) 297*4882a593Smuzhiyun #define GET_RXD_RXP(x) GET_BITS_SHIFT((x), 1, 27) 298*4882a593Smuzhiyun #define GET_RXD_PKT_ID(x) GET_BITS_SHIFT((x), 3, 28) 299*4882a593Smuzhiyun #define GET_RXD_VTAG(x) GET_BITS_SHIFT((x), 1, 31) 300*4882a593Smuzhiyun #define GET_RXD_VLAN_ID(x) GET_BITS_SHIFT((x), 12, 0) 301*4882a593Smuzhiyun #define GET_RXD_VLAN_TCI(x) GET_BITS_SHIFT((x), 16, 0) 302*4882a593Smuzhiyun #define GET_RXD_CFI(x) GET_BITS_SHIFT((x), 1, 12) 303*4882a593Smuzhiyun #define GET_RXD_PRIO(x) GET_BITS_SHIFT((x), 3, 13) 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun struct rxd_desc { 306*4882a593Smuzhiyun u32 rxd_val1; 307*4882a593Smuzhiyun u16 len; 308*4882a593Smuzhiyun u16 rxd_vlan; 309*4882a593Smuzhiyun u32 va_lo; 310*4882a593Smuzhiyun u32 va_hi; 311*4882a593Smuzhiyun }; 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun /* PBL describes each virtual buffer to be */ 314*4882a593Smuzhiyun /* transmitted from the host.*/ 315*4882a593Smuzhiyun struct pbl { 316*4882a593Smuzhiyun u32 pa_lo; 317*4882a593Smuzhiyun u32 pa_hi; 318*4882a593Smuzhiyun u32 len; 319*4882a593Smuzhiyun }; 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun /* First word for TXD descriptor. It means: type = 3 for regular Tx packet, 322*4882a593Smuzhiyun * hw_csum = 7 for ip+udp+tcp hw checksums */ 323*4882a593Smuzhiyun #define TXD_W1_VAL(bc, checksum, vtag, lgsnd, vlan_id) \ 324*4882a593Smuzhiyun ((bc) | ((checksum)<<5) | ((vtag)<<8) | \ 325*4882a593Smuzhiyun ((lgsnd)<<9) | (0x30000) | ((vlan_id)<<20)) 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun struct txd_desc { 328*4882a593Smuzhiyun u32 txd_val1; 329*4882a593Smuzhiyun u16 mss; 330*4882a593Smuzhiyun u16 length; 331*4882a593Smuzhiyun u32 va_lo; 332*4882a593Smuzhiyun u32 va_hi; 333*4882a593Smuzhiyun struct pbl pbl[]; /* Fragments */ 334*4882a593Smuzhiyun } __packed; 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun /* Register region size */ 337*4882a593Smuzhiyun #define BDX_REGS_SIZE 0x1000 338*4882a593Smuzhiyun 339*4882a593Smuzhiyun /* Registers from 0x0000-0x00fc were remapped to 0x4000-0x40fc */ 340*4882a593Smuzhiyun #define regTXD_CFG1_0 0x4000 341*4882a593Smuzhiyun #define regRXF_CFG1_0 0x4010 342*4882a593Smuzhiyun #define regRXD_CFG1_0 0x4020 343*4882a593Smuzhiyun #define regTXF_CFG1_0 0x4030 344*4882a593Smuzhiyun #define regTXD_CFG0_0 0x4040 345*4882a593Smuzhiyun #define regRXF_CFG0_0 0x4050 346*4882a593Smuzhiyun #define regRXD_CFG0_0 0x4060 347*4882a593Smuzhiyun #define regTXF_CFG0_0 0x4070 348*4882a593Smuzhiyun #define regTXD_WPTR_0 0x4080 349*4882a593Smuzhiyun #define regRXF_WPTR_0 0x4090 350*4882a593Smuzhiyun #define regRXD_WPTR_0 0x40A0 351*4882a593Smuzhiyun #define regTXF_WPTR_0 0x40B0 352*4882a593Smuzhiyun #define regTXD_RPTR_0 0x40C0 353*4882a593Smuzhiyun #define regRXF_RPTR_0 0x40D0 354*4882a593Smuzhiyun #define regRXD_RPTR_0 0x40E0 355*4882a593Smuzhiyun #define regTXF_RPTR_0 0x40F0 356*4882a593Smuzhiyun #define regTXF_RPTR_3 0x40FC 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun /* hardware versioning */ 359*4882a593Smuzhiyun #define FW_VER 0x5010 360*4882a593Smuzhiyun #define SROM_VER 0x5020 361*4882a593Smuzhiyun #define FPGA_VER 0x5030 362*4882a593Smuzhiyun #define FPGA_SEED 0x5040 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* Registers from 0x0100-0x0150 were remapped to 0x5100-0x5150 */ 365*4882a593Smuzhiyun #define regISR regISR0 366*4882a593Smuzhiyun #define regISR0 0x5100 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun #define regIMR regIMR0 369*4882a593Smuzhiyun #define regIMR0 0x5110 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define regRDINTCM0 0x5120 372*4882a593Smuzhiyun #define regRDINTCM2 0x5128 373*4882a593Smuzhiyun 374*4882a593Smuzhiyun #define regTDINTCM0 0x5130 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun #define regISR_MSK0 0x5140 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun #define regINIT_SEMAPHORE 0x5170 379*4882a593Smuzhiyun #define regINIT_STATUS 0x5180 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define regMAC_LNK_STAT 0x0200 382*4882a593Smuzhiyun #define MAC_LINK_STAT 0x4 /* Link state */ 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun #define regGMAC_RXF_A 0x1240 385*4882a593Smuzhiyun 386*4882a593Smuzhiyun #define regUNC_MAC0_A 0x1250 387*4882a593Smuzhiyun #define regUNC_MAC1_A 0x1260 388*4882a593Smuzhiyun #define regUNC_MAC2_A 0x1270 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define regVLAN_0 0x1800 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #define regMAX_FRAME_A 0x12C0 393*4882a593Smuzhiyun 394*4882a593Smuzhiyun #define regRX_MAC_MCST0 0x1A80 395*4882a593Smuzhiyun #define regRX_MAC_MCST1 0x1A84 396*4882a593Smuzhiyun #define MAC_MCST_NUM 15 397*4882a593Smuzhiyun #define regRX_MCST_HASH0 0x1A00 398*4882a593Smuzhiyun #define MAC_MCST_HASH_NUM 8 399*4882a593Smuzhiyun 400*4882a593Smuzhiyun #define regVPC 0x2300 401*4882a593Smuzhiyun #define regVIC 0x2320 402*4882a593Smuzhiyun #define regVGLB 0x2340 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun #define regCLKPLL 0x5000 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun /*for 10G only*/ 407*4882a593Smuzhiyun #define regREVISION 0x6000 408*4882a593Smuzhiyun #define regSCRATCH 0x6004 409*4882a593Smuzhiyun #define regCTRLST 0x6008 410*4882a593Smuzhiyun #define regMAC_ADDR_0 0x600C 411*4882a593Smuzhiyun #define regMAC_ADDR_1 0x6010 412*4882a593Smuzhiyun #define regFRM_LENGTH 0x6014 413*4882a593Smuzhiyun #define regPAUSE_QUANT 0x6018 414*4882a593Smuzhiyun #define regRX_FIFO_SECTION 0x601C 415*4882a593Smuzhiyun #define regTX_FIFO_SECTION 0x6020 416*4882a593Smuzhiyun #define regRX_FULLNESS 0x6024 417*4882a593Smuzhiyun #define regTX_FULLNESS 0x6028 418*4882a593Smuzhiyun #define regHASHTABLE 0x602C 419*4882a593Smuzhiyun #define regMDIO_ST 0x6030 420*4882a593Smuzhiyun #define regMDIO_CTL 0x6034 421*4882a593Smuzhiyun #define regMDIO_DATA 0x6038 422*4882a593Smuzhiyun #define regMDIO_ADDR 0x603C 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun #define regRST_PORT 0x7000 425*4882a593Smuzhiyun #define regDIS_PORT 0x7010 426*4882a593Smuzhiyun #define regRST_QU 0x7020 427*4882a593Smuzhiyun #define regDIS_QU 0x7030 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun #define regCTRLST_TX_ENA 0x0001 430*4882a593Smuzhiyun #define regCTRLST_RX_ENA 0x0002 431*4882a593Smuzhiyun #define regCTRLST_PRM_ENA 0x0010 432*4882a593Smuzhiyun #define regCTRLST_PAD_ENA 0x0020 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define regCTRLST_BASE (regCTRLST_PAD_ENA|regCTRLST_PRM_ENA) 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun #define regRX_FLT 0x1400 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun /* TXD TXF RXF RXD CONFIG 0x0000 --- 0x007c*/ 439*4882a593Smuzhiyun #define TX_RX_CFG1_BASE 0xffffffff /*0-31 */ 440*4882a593Smuzhiyun #define TX_RX_CFG0_BASE 0xfffff000 /*31:12 */ 441*4882a593Smuzhiyun #define TX_RX_CFG0_RSVD 0x0ffc /*11:2 */ 442*4882a593Smuzhiyun #define TX_RX_CFG0_SIZE 0x0003 /*1:0 */ 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun /* TXD TXF RXF RXD WRITE 0x0080 --- 0x00BC */ 445*4882a593Smuzhiyun #define TXF_WPTR_WR_PTR 0x7ff8 /*14:3 */ 446*4882a593Smuzhiyun 447*4882a593Smuzhiyun /* TXD TXF RXF RXD READ 0x00CO --- 0x00FC */ 448*4882a593Smuzhiyun #define TXF_RPTR_RD_PTR 0x7ff8 /*14:3 */ 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun #define TXF_WPTR_MASK 0x7ff0 /* last 4 bits are dropped 451*4882a593Smuzhiyun * size is rounded to 16 */ 452*4882a593Smuzhiyun 453*4882a593Smuzhiyun /* regISR 0x0100 */ 454*4882a593Smuzhiyun /* regIMR 0x0110 */ 455*4882a593Smuzhiyun #define IMR_INPROG 0x80000000 /*31 */ 456*4882a593Smuzhiyun #define IR_LNKCHG1 0x10000000 /*28 */ 457*4882a593Smuzhiyun #define IR_LNKCHG0 0x08000000 /*27 */ 458*4882a593Smuzhiyun #define IR_GPIO 0x04000000 /*26 */ 459*4882a593Smuzhiyun #define IR_RFRSH 0x02000000 /*25 */ 460*4882a593Smuzhiyun #define IR_RSVD 0x01000000 /*24 */ 461*4882a593Smuzhiyun #define IR_SWI 0x00800000 /*23 */ 462*4882a593Smuzhiyun #define IR_RX_FREE_3 0x00400000 /*22 */ 463*4882a593Smuzhiyun #define IR_RX_FREE_2 0x00200000 /*21 */ 464*4882a593Smuzhiyun #define IR_RX_FREE_1 0x00100000 /*20 */ 465*4882a593Smuzhiyun #define IR_RX_FREE_0 0x00080000 /*19 */ 466*4882a593Smuzhiyun #define IR_TX_FREE_3 0x00040000 /*18 */ 467*4882a593Smuzhiyun #define IR_TX_FREE_2 0x00020000 /*17 */ 468*4882a593Smuzhiyun #define IR_TX_FREE_1 0x00010000 /*16 */ 469*4882a593Smuzhiyun #define IR_TX_FREE_0 0x00008000 /*15 */ 470*4882a593Smuzhiyun #define IR_RX_DESC_3 0x00004000 /*14 */ 471*4882a593Smuzhiyun #define IR_RX_DESC_2 0x00002000 /*13 */ 472*4882a593Smuzhiyun #define IR_RX_DESC_1 0x00001000 /*12 */ 473*4882a593Smuzhiyun #define IR_RX_DESC_0 0x00000800 /*11 */ 474*4882a593Smuzhiyun #define IR_PSE 0x00000400 /*10 */ 475*4882a593Smuzhiyun #define IR_TMR3 0x00000200 /*9 */ 476*4882a593Smuzhiyun #define IR_TMR2 0x00000100 /*8 */ 477*4882a593Smuzhiyun #define IR_TMR1 0x00000080 /*7 */ 478*4882a593Smuzhiyun #define IR_TMR0 0x00000040 /*6 */ 479*4882a593Smuzhiyun #define IR_VNT 0x00000020 /*5 */ 480*4882a593Smuzhiyun #define IR_RxFL 0x00000010 /*4 */ 481*4882a593Smuzhiyun #define IR_SDPERR 0x00000008 /*3 */ 482*4882a593Smuzhiyun #define IR_TR 0x00000004 /*2 */ 483*4882a593Smuzhiyun #define IR_PCIE_LINK 0x00000002 /*1 */ 484*4882a593Smuzhiyun #define IR_PCIE_TOUT 0x00000001 /*0 */ 485*4882a593Smuzhiyun 486*4882a593Smuzhiyun #define IR_EXTRA (IR_RX_FREE_0 | IR_LNKCHG0 | IR_PSE | \ 487*4882a593Smuzhiyun IR_TMR0 | IR_PCIE_LINK | IR_PCIE_TOUT) 488*4882a593Smuzhiyun #define IR_RUN (IR_EXTRA | IR_RX_DESC_0 | IR_TX_FREE_0) 489*4882a593Smuzhiyun #define IR_ALL 0xfdfffff7 490*4882a593Smuzhiyun 491*4882a593Smuzhiyun #define IR_LNKCHG0_ofst 27 492*4882a593Smuzhiyun 493*4882a593Smuzhiyun #define GMAC_RX_FILTER_OSEN 0x1000 /* shared OS enable */ 494*4882a593Smuzhiyun #define GMAC_RX_FILTER_TXFC 0x0400 /* Tx flow control */ 495*4882a593Smuzhiyun #define GMAC_RX_FILTER_RSV0 0x0200 /* reserved */ 496*4882a593Smuzhiyun #define GMAC_RX_FILTER_FDA 0x0100 /* filter out direct address */ 497*4882a593Smuzhiyun #define GMAC_RX_FILTER_AOF 0x0080 /* accept over run */ 498*4882a593Smuzhiyun #define GMAC_RX_FILTER_ACF 0x0040 /* accept control frames */ 499*4882a593Smuzhiyun #define GMAC_RX_FILTER_ARUNT 0x0020 /* accept under run */ 500*4882a593Smuzhiyun #define GMAC_RX_FILTER_ACRC 0x0010 /* accept crc error */ 501*4882a593Smuzhiyun #define GMAC_RX_FILTER_AM 0x0008 /* accept multicast */ 502*4882a593Smuzhiyun #define GMAC_RX_FILTER_AB 0x0004 /* accept broadcast */ 503*4882a593Smuzhiyun #define GMAC_RX_FILTER_PRM 0x0001 /* [0:1] promiscuous mode */ 504*4882a593Smuzhiyun 505*4882a593Smuzhiyun #define MAX_FRAME_AB_VAL 0x3fff /* 13:0 */ 506*4882a593Smuzhiyun 507*4882a593Smuzhiyun #define CLKPLL_PLLLKD 0x0200 /*9 */ 508*4882a593Smuzhiyun #define CLKPLL_RSTEND 0x0100 /*8 */ 509*4882a593Smuzhiyun #define CLKPLL_SFTRST 0x0001 /*0 */ 510*4882a593Smuzhiyun 511*4882a593Smuzhiyun #define CLKPLL_LKD (CLKPLL_PLLLKD|CLKPLL_RSTEND) 512*4882a593Smuzhiyun 513*4882a593Smuzhiyun /* 514*4882a593Smuzhiyun * PCI-E Device Control Register (Offset 0x88) 515*4882a593Smuzhiyun * Source: Luxor Data Sheet, 7.1.3.3.3 516*4882a593Smuzhiyun */ 517*4882a593Smuzhiyun #define PCI_DEV_CTRL_REG 0x88 518*4882a593Smuzhiyun #define GET_DEV_CTRL_MAXPL(x) GET_BITS_SHIFT(x, 3, 5) 519*4882a593Smuzhiyun #define GET_DEV_CTRL_MRRS(x) GET_BITS_SHIFT(x, 3, 12) 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* 522*4882a593Smuzhiyun * PCI-E Link Status Register (Offset 0x92) 523*4882a593Smuzhiyun * Source: Luxor Data Sheet, 7.1.3.3.7 524*4882a593Smuzhiyun */ 525*4882a593Smuzhiyun #define PCI_LINK_STATUS_REG 0x92 526*4882a593Smuzhiyun #define GET_LINK_STATUS_LANES(x) GET_BITS_SHIFT(x, 6, 4) 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun /* Debugging Macros */ 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun #define DBG2(fmt, args...) \ 531*4882a593Smuzhiyun pr_err("%s:%-5d: " fmt, __func__, __LINE__, ## args) 532*4882a593Smuzhiyun 533*4882a593Smuzhiyun #define BDX_ASSERT(x) BUG_ON(x) 534*4882a593Smuzhiyun 535*4882a593Smuzhiyun #ifdef DEBUG 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun #define ENTER \ 538*4882a593Smuzhiyun do { \ 539*4882a593Smuzhiyun pr_err("%s:%-5d: ENTER\n", __func__, __LINE__); \ 540*4882a593Smuzhiyun } while (0) 541*4882a593Smuzhiyun 542*4882a593Smuzhiyun #define RET(args...) \ 543*4882a593Smuzhiyun do { \ 544*4882a593Smuzhiyun pr_err("%s:%-5d: RETURN\n", __func__, __LINE__); \ 545*4882a593Smuzhiyun return args; \ 546*4882a593Smuzhiyun } while (0) 547*4882a593Smuzhiyun 548*4882a593Smuzhiyun #define DBG(fmt, args...) \ 549*4882a593Smuzhiyun pr_err("%s:%-5d: " fmt, __func__, __LINE__, ## args) 550*4882a593Smuzhiyun #else 551*4882a593Smuzhiyun #define ENTER do { } while (0) 552*4882a593Smuzhiyun #define RET(args...) return args 553*4882a593Smuzhiyun #define DBG(fmt, args...) \ 554*4882a593Smuzhiyun do { \ 555*4882a593Smuzhiyun if (0) \ 556*4882a593Smuzhiyun pr_err(fmt, ##args); \ 557*4882a593Smuzhiyun } while (0) 558*4882a593Smuzhiyun #endif 559*4882a593Smuzhiyun 560*4882a593Smuzhiyun #endif /* _BDX__H */ 561